







# CSC / NAG Autumn School on

# Core Algorithms in High-Performance Scientific Computing

NAG IV

**Robert Tong** 

GPU accelerated numerical computing



### Outline

- Hardware: GPU is a vector processor
- Accessing the GPU on your system
- Programming your GPU
- NAG routines for GPUs
  - □ Application 1: Monte Carlo simulation
  - □ Application 2: PDE solvers

nag

.

### The need for speed

### The challenge

e.g. Financial markets

- High speed data feeds
- Algorithmic trading
- Risk assessment overnight → intraday
- Reduce power consumption and cost of computation

### The solution

GPU computing

nag

## Top 5 supercomputers – June 2011 (www.top500.org)

| 1 | Fujitsu   | K computer, SPARC64 VIIIfx 2.0GHz,<br>Tofu interconnect           | Japan |
|---|-----------|-------------------------------------------------------------------|-------|
| 2 | NUDT      | NUDT TH MPP, X5670 2.93Ghz 6C,<br>NVIDIA GPU, FT-1000 8C          | China |
| 3 | Cray Inc. | Cray XT5-HE Opteron 6-core 2.6 GHz                                | us    |
| 4 | Dawning   | Dawning TC3600 Blade, Intel X5650,<br>NVidia Tesla C2050 GPU      | China |
| 5 | NEC/HP    | HP ProLiant SL390s G7 Xeon 6C<br>X5670, Nvidia GPU, Linux/Windows | Japan |

Vector processors - an important element in HPC

- SIMD Single Instruction Multiple Data
   Instructions operate on arrays of data
- Basis of supercomputers through 1980s
   e.g. IBM 3090
- Vector processing included in most current CPUs as SSE (Streaming SIMD Extensions) instruction set
- GPUs are vector processors
   Particularly effective for updating graphics display

nag

Smoke particles - GPU simulation and visualisation



nag

### Accessing your GPU

1. Need CUDA-enabled GPU

(NVIDIA - most GeForce, Tesla, Quadro) Check with

- Windows -> Control Panel System Hardware Device Manager - Display adapters
- Linux -> Ispci | grep -i nvidia
- 2. When installing GPU, get appropriate driver
- 3. Download:
  - · CUDA Toolkit & GPU Computing SDK

See: http://www.nvidia.com/cuda CUDA\_C\_Getting\_Started\_Windows.pdf CUDA\_C\_Getting\_Started\_Linux.pdf

### Run: deviceQuery (included in NVIDIA\_CUDA\_SDK)

CUDA Device Query (Runtime API) version (CUDART static linking) There is 1 device supporting CUDA s 6294246400 bytes

concurrent copy and execution on time limit on kernels:

Integrated: Support host page-locked memo Compute mode: this device simultaneously) Test PASSED

No Yes Default (multiple host threads man use

nag

nag

### Run: bandwidthTest (included in NVIDIA\_CUDA\_SDK)

Running on......
device 0:Quadro FX 5800 Quick Mode Host to Device Bandwidth for Pageable memory Transfer Size (Bytes) Bandwidth (MB/s) 33554432 2799.1 Quick Mode Device to Host Bandwidth for Pageable memory

Transfer Size (Bytes) Bandwidth(MB/s) 33554432 2391.6

Quick Mode Device to Device Sandwidth Transfer Size (Bytes) Bandwidth(MB/s) 33554432 73117.6

6666 Test PASSED Press ENTER to exit ...

nag

### Programming your GPU

- Access through
  - □ OpenCL standard programming language for heterogeneous systems/devices (multi-core, GPU, ...)
  - □ CUDA C/C++ for NVIDIA GPUs
  - □ PGI Fortran for NVIDIA GPUs
  - □ OpenGL, DirectX for graphics
  - ☐ GPU assembly language (PTX for NVIDIA GPUs)

nag

### Host (CPU) - Device (GPU) Relationship

- Application program initiated on Host (CPU)
- Device 'kernels' execute on GPU in SIMT (Single Instruction Multiple Thread) manner
- Host program
  - □ Transfers data from Host memory to Device (GPU) memory
  - Specifies number and organisation of threads on Device
  - □ Calls Device 'kernel' as a C function, passing parameters
  - Copies output from Device back to Host memory

nag

11

### Compute Unified Device Architecture (CUDA)

- Extension of C to enable programming of GPU devices
- Developed by NVIDIA
- Parallel threads managed as 'kernels' (sequence of operations in each thread)
- 'kernels' are scalar 'kernel' invoked as a thread over the set of specified threads
- Threads synchronise using barriers
- Synchronisation among thread blocks achieved on completion of 'kernel'

nag

12

### Compilers

- nvcc compiler driver required for CUDA extensions
  - D Compiles to PTX (Parallel Thread eXecution)
    - g Object file or
  - p PTX interpreted at runtime
  - □ Executable depends on
    - p cudart CUDA runtime library
    - o cuda core library
- Requires C compiler on Host system
  - □ MS Visual Studio C/C++
  - □ Linux: gcc

nag

13



### Organisation of threads on GPU

- Tesla GPU divided into SM (Streaming Multiprocessor) units with typically 32 cores per SM
- SM manages threads
- Each thread is identified by threadIdx.x
- Threads execute as Warps of 32 threads
- Threads are grouped in blocks identified by blockIdx.x (user specifies number of threads per block, blockDim.x)
- Blocks make up a grid, size given as gridDim.x

nag

A first GPU program (1)

- 1. Define kernel function to be executed on GPU (Device):
  - · Identify as \_\_global\_\_
- 2. Allocate memory on Device: cudaMalloc
- 3. Copy data from Host to Device: cudaMemCpy
- 4. Call kernel function
  - kernelFun<<<numBlocks, threadsPerBlock>>>(...)
- 5. Copy data from Device to Host (if needed): cudaMemCpy
- 6. Free memory on Device: cudaFree

nag

16



A first GPU program (2) - kernel (executes on Device)

// Kernel to add 2 vectors
\_\_global\_\_ void vecAdd\_gpu(float\* d\_a, float\* d\_b, float\* d\_c)
{
 int i = threadIdx.x + blockDim.x\*blockIdx.x;
 d\_c[i] = d\_a[i] + d\_b[i];
}

Nag.

### A first GPU program (3) - calling program (Host)

nag

### Memory hierarchy

| Memory   | Location<br>On/off chip | Cached    | Access | Scope                 | Lifetime           |
|----------|-------------------------|-----------|--------|-----------------------|--------------------|
| Register | On                      | -         | R/W    | 1 thread              | Thread             |
| Local    | Off                     | Yes (2.x) | R/W    | 1 thread              | Thread             |
| Shared   | On                      | -         | R/W    | All threads in block  | Block              |
| Global   | Off                     | Yes (2.x) | R/W    | All threads<br>+ host | Host<br>allocation |
| Constant | Off                     | Yes       | R      | All threads<br>+ host | Host<br>allocation |
| Texture  | Off                     | Yes       | R      | All threads<br>+ host | Host<br>allocation |

nag

### Books on CUDA C for GPUs

- Rob Farber (Dec 2011)
   CUDA Application Design and Development
- David Kirk & Wen-mei Hwu (2010)
   Programming Massively Parallel Processors: A Hands
   On Approach
- Jason Sanders & Edward Kandrot (2010)
   CUDA by Example: An Introduction to General-Purpose GPU Programming

nag

### NAG routines for GPUs

- Developing applications for GPUs should be straightforward
- Must eliminate
  - The time-consuming work of writing basic numerical components
  - $\ensuremath{\,\scriptscriptstyle\square}$  Repeating standard programming tasks on the GPU
- The solution
  - Numerical components should be available as libraries for GPUs .... NAG routines

nag

22

### NAG GPU library functions

- Provide a set of algorithms that
  - □ Make efficient use of the GPU architecture
  - Facilitate the development of applications at different levels of complexity
    - D Low level insert library functions on the device (GPU)
    - a High level hide GPU complexity by working from host (CPU)
- Enable maximum flexibility in use of hardware systems
  - □ Multi-core CPU + GPU

nag

Application 1: Monte Carlo simulation

- Random Number Generators (RNGs)
  - Pseudo-random
  - Quasi-random
     Randomization
  - Randomization
     Brownian bridge constructor
- Solve Stochastic Differential Equation



(drift + Srownian motion)

□ Discretize and use RNGs to simulate paths

nag

23

### Random Number Generators: choice of algorithm for GPU

- ■Must be highly parallel
  - Use skip ahead to initialise streams of numbers
- Implementation must satisfy statistical tests of randomness
- Some common generators do not guarantee randomness properties when split into parallel streams
- ■A suitable choice:
  - MRG32k3a (L'Ecuyer) with fast skip ahead
  - Mersenne Twister (MT19937) skip ahead, but large initial state

nag<sup>-</sup>

| Gryseta  | 100  | Fermi GPU                |                   | intel MKL a | n Xeon E541 | Ď.       |
|----------|------|--------------------------|-------------------|-------------|-------------|----------|
|          |      | GPU pisonis              | 1 Tures:          | 2 Threads   | 3 Intends   | 1 Thread |
| FillC    | Unit | 7.7127E+06               | 88,108x           | 32.851z     | 41.900x     | 34.0222  |
|          |      | 7.4453E+06               | 188.64x           | 74.197x     | 73.703x     | 71.321x  |
|          | Exp  | 5,4268E+06               | 76 H24x           | 11.0134     | 31.37AX     | 28 767x  |
|          |      | 2.0090E-06               | 47.935x           | 29.682x     | 26.143x     | 25.148x  |
|          | Sorm | 3.61298.466              | 81 1:s/cz         | 11.31%x     | 31 (222);   | 26/250 s |
|          | L    | 2.4418E+06               | 00.789x           | 38.034x     | 27.873×     | 23.044x  |
| Schul    | Unit | 1.7434E+67               | 110 97x           | 103.76x     | 11/3,965    | 71 7245  |
|          |      | 1.3452E+07               | 142.68x           | 132.10x     | 123.00x     | 129.88x  |
|          | Exp  | 7.9GG1E+06               | 60,732x           | 16.1578     | 20 014x     | 37 213v  |
|          |      | 3.2094E+08               | 43.312x           | 35.404x     | 30.188x     | 30.304x  |
|          | Sorm | N. CARENCE 4 CHG         | 66.137x           | 52 291x     | H SHOOL     | 40 3146x |
|          |      | 1.0202E+06               | 21.904x           | 18.179x     | 15.547x     | 15.314x  |
| /ba-same | Palt | 2 907715 (18)            | 27,200x           |             |             |          |
|          |      | 2.8728E+06               | 44.901x           |             |             |          |
|          | Exp  | 2.2352E+int              | 26.09h            |             |             |          |
|          | **   | 1.2465E+06               | 23.097x           |             |             |          |
|          | Norm | 2.1965E+05<br>8.6145E+05 | 26 430<br>10.407x |             |             |          |
|          |      | 8.5145E+85               | 10.407X           |             |             |          |

### LIBOR Market Model on GPU

Equally weighted portfolio of 15 swaptions each with same maturity, but different lengths and different strikes

| Seed         | Value (bps) | GPU time(msec) | CPU time(msec) |
|--------------|-------------|----------------|----------------|
| 78, 234, 786 | 4938,8      | 2879           | 216360         |
| AND MEDICALE | 1           |                |                |

nag

### Early Success with BNP Paribas

- Working with Fixed Income Research & Strategies Team (FIRST)
  - NAG mrg32k3a works well in BNP Paribas CUDA "Local Vol Monte-Carlo"
  - ☐ Passes rigorous statistical tests for randomness properties (TestU01, L'Ecuyer et al)
  - □ Performance good
  - Being able to match the GPU random numbers with the CPU version of mrg32k3a has been very valuable for establishing validity of output

nag

27

28



### Application 2: NAG PDE solvers

■ Solve generic 3D PDE

$$\begin{split} \frac{\partial V}{\partial t} + \mu_1 \frac{\partial V}{\partial x_1} + \mu_2 \frac{\partial V}{\partial x_2} + \mu_3 \frac{\partial V}{\partial x_3} + \sigma_1^2 \frac{\partial^2 V}{\partial x_1^2} + \sigma_2^2 \frac{\partial^2 V}{\partial x_2^2} + \sigma_3^2 \frac{\partial^2 V}{\partial x_2^2} \\ + \beta_1 \sigma_2 \sigma_3 \frac{\partial^2 V}{\partial x_2 \partial x_3} + \beta_2 \sigma_3 \sigma_1 \frac{\partial^2 V}{\partial x_3 \partial x_1} + \beta_3 \sigma_1 \sigma_2 \frac{\partial^2 V}{\partial x_1 \partial x_2} &= s \ V \end{split}$$

- Method: finite difference
  - Alternating Direction Implicit (ADI)
  - Output: price and Greeks

nag

5

### 3D ADI for option pricing

- Suitable for
  - Multi-asset options, rainbow options, basket options, cross-currency swaps, power reverse dual currency swaps see Dang et al (2010)
- Some initial timings

```
Using device: Quadro FX 5800 (N=number of time steps)

CPU..........N = 40, 2332.266113 (ms)

GPU.........N = 40, 108.735001 (ms), speedup = 21.5x

CPU........N = 80, 37175.652344 (ms)

GPU.......N = 80, 1412.394043 (ms), speedup = 23.3x
```

nag

### Using the NAG GPU routines

- Program in CUDA C/C++
  - □ For greatest flexibility

### OR

- Access the power of GPUs from
  - □ C++
  - □ Excel
  - □ Python
  - п ...

(Note: much research is currently being directed at developing high level application specific languages to facilitate use of multi-core and GPU systems)

nag

32

nag

checkNagError(&error);

NAG Numerical Routines for GPUs
Function Document

naggpuRandNormalA

+ Contents

1 Purpose
nagppuRandNormatA generates a values X, from a Normal distribution with mean p and wireless of the first call to nagppuRandNormatA generates, the similarization function napppuRandInIIA must be called price to the first call to napppuRandNormatA. Theresher, this function may be called properted to generate additional sets of remdom values. Cose all distribution whether host notating, the function

nag

34

5 Arguments

1: n - int
0: entry: the number of random values to be generated.
Constraint in 2: 1.
2: enter - NagOpurandorder
Constraint in 2: 1.
2: enter - NagOpurandorder
Constraint in 2: 1.
3: enter - NagOpurandorder
Constraint in 3: 1.
Constraint in 4: 1.
Constraint in 5: 1.
Constraint in 6: 1.
Constr

This parameter has type float or double depending on whether the single or double precision version of this function is called.

On entry, the standard deviation, e, of the distribution.

Constraint eigens > 0.

6: d leafing 1. loat. — Output
7: d leafing 1. loat or double depending on whether the single or double precision version of this function is called.

This parameter has type float or double depending on whether the single or double precision version of this function is called.

This parameter has type float or double depending on whether the single or double precision version of this function is called.

This buffer must read in the CPU memory space.

Ga self the to pevalencemation numbers from the specified distribution. The output tuning structure comm — time Parametis from the specified distribution. The output tuning structure comm — time Parametis from the specified the learned. He end of the parameter is described by the learned. He end of the parameter is of the selected GPU served. Upon a successful return from this function, the relevant data will be copied to the volgent float is not performance tuning.

10: outstroam — coalfact points to a Niggipuland float one relevance coalfact parametized. Please see NagGpuland float for the single for accessful return from this function, the relevant data will be copied to the volgent than any successful return from this function, the relevant data will be copied to the volgent float put many subcurance committee.

Plane see NagGpuland float or the single for accessful return from the function, the relevant data will be copied to the volgent float or successful return from the function, the relevant data will be copied to the volgent float or successful return from the function, the relevant data will be copied to the volgent float or successful return from the function, the relevant data will be copied to the volgent float or successful return from the function of the functi

| nopus Pandiferenth: MAC Hemorus Remines for CPUs, Starb D.4                                                                                                   | Ein, Marrich Schaler (CPU), Serificiones, et Sabbasi CPU, COShangan Fand                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| streams are used, set this parameter to<br>Programming Guide for further details.                                                                             | D. Plasse see the chapter on Streams in the CUDA                                                                                                                                                                                                                              |
| 11: cemm - NagGpuRandComm *                                                                                                                                   | Communication Data                                                                                                                                                                                                                                                            |
|                                                                                                                                                               | ch holds state and communication information and<br>all required points have been obtained, comm<br>upA to free allocated system resources.                                                                                                                                   |
| underlying GPU kernels may be observe<br>interest to users wanting to fine tune it<br>NagGpuRandTune for details on perfo<br>NagGpuRandComm documentation for | on, the launch configurations applied to the<br>d through comm. This will spinolly only be of<br>the performance of this function. Please see<br>manner tuning, and consult the<br>thow to observe the launch personstern. Note that<br>ble after calling nagypuRundCleanupA. |
| 12: errer - NagGpuError*                                                                                                                                      | Error Reporting                                                                                                                                                                                                                                                               |
| indicated through the value of error $\rightarrow$<br>this function. If error $\rightarrow$ code = 0 then                                                     |                                                                                                                                                                                                                                                                               |
| 6 Error Indicators and Wa                                                                                                                                     | rnings                                                                                                                                                                                                                                                                        |
| error code = 1                                                                                                                                                |                                                                                                                                                                                                                                                                               |
| 4 nd 10                                                                                                                                                       | 0903527011 04:41 751                                                                                                                                                                                                                                                          |
| ממי                                                                                                                                                           | 3                                                                                                                                                                                                                                                                             |

| megalantin | mily, 1940 Numerical Newtons for GPDs, Mark 9.6                                                    | fale Mannischenbart (CT), der (Release, et Liebten). | 20,000 important. |
|------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------|
|            | On entry: the CUDA runtime error status h<br>CUDA error. Call communication in the CUDA<br>stants. |                                                      |                   |
|            | rror code = 2                                                                                      |                                                      |                   |
|            | During execution: a CUDA runtime error w                                                           | as detected.                                         |                   |
|            | rrer code = 3                                                                                      |                                                      |                   |
|            | On entry: an ettempt was made to launch a<br>that does not support double precision.               | double precision function on a GP                    | U device          |
| •          | rror code = 100                                                                                    |                                                      |                   |
|            | On entry: the value of comm is NULL.                                                               |                                                      |                   |
| **         | rror cnde = 101                                                                                    |                                                      |                   |
|            | On entry: comm has not been initialized, o                                                         | or the internal state of comm is con                 | rapted.           |
|            | rrer code = 110                                                                                    |                                                      |                   |
|            | On entry: n ≤ 0.                                                                                   |                                                      |                   |
|            | rror - code = III                                                                                  |                                                      |                   |
|            | On entry: order does not specify a valid or<br>permitted values.                                   | dering. See NagCpuRandOrder fo                       | <i>x</i>          |
|            | rror code = 112                                                                                    |                                                      |                   |
|            | On entry: d_buff is NULL.                                                                          |                                                      |                   |
| e          | rrer code = 115                                                                                    |                                                      |                   |
| 2 44 10    |                                                                                                    |                                                      | MICRORIA 66.41 TH |
| nag        |                                                                                                    |                                                      | 38                |

| NAG GPU routines (1)                                         | _ |
|--------------------------------------------------------------|---|
| Functionality Index                                          |   |
| Host-Callable Generator Functions and Error Handling         |   |
| Brownian bridge, depth-ordered construction,                 |   |
| free generator resourcesnaggpuDepthBBCleanupA                |   |
| generate Brownian bridgenaggpuDepthBBA                       |   |
| generate Brownian bridge incrementsnaggpuDepthBBIncA         |   |
| initialize bridge generatornaggpuDepthBBInitA                |   |
| initialize incremental bridge generatornaggpuDepthBBIncInitA |   |
| Error handling,                                              |   |
| retrieve an error messagenaggpuErrorCopyMsg                  |   |
|                                                              |   |
|                                                              |   |
| nag <sup>-</sup>                                             |   |

| NAG GPU routines (2)                                      | _ |
|-----------------------------------------------------------|---|
| NAG GPO Foutines (2)                                      | _ |
| Pseudorandom numbers,                                     |   |
| free generator resourcesnaggpuRandCleanupA                |   |
| initialize generatornaggpuRandInitA                       |   |
| variates from exponential distributionnaggpuRandExpA      |   |
| variates from Normal distributionnaggpuRandNormalA        |   |
| variates from uniform distributionnaggpuRandUniformA      |   |
| Quasi-random numbers,                                     |   |
| free generator resourcesnaggpuQuasiRandCleanupA           |   |
| initialize generatornaggpuQuasiRandInitA                  |   |
| variates from exponential distributionnaggpuQuasiRandExpA |   |
| variates from Normal distributionnaggpuQuasiRandNormalA   |   |
| variates from uniform distributionnaggpuQuasiRandUniformA |   |
|                                                           |   |
| מימי                                                      |   |
| iiag                                                      |   |

| host cleanup for inline device function general | etor                                       |
|-------------------------------------------------|--------------------------------------------|
|                                                 | puMrq32k3aDeviceCleanu                     |
| pA                                              | paining between the control of the control |
| host setup for inline device function generate  | or                                         |
|                                                 |                                            |
| naggpuMrg32k3aDeviceInitA                       |                                            |
| initialize inline device function generator     |                                            |
| nnanudauttra22k2nlaitA                          |                                            |
| naggpudevMrg32k3aInitA                          |                                            |
| next variate from exponential distribution      |                                            |
| naggpudevMrg32k3aExpA                           | ***************************************    |
| next variate from Normal distribution           |                                            |
| next variate iron Normal distribution           |                                            |
| naggpudevMrg32k3aNormalA                        |                                            |
| next variate from uniform distribution          |                                            |
| nag.                                            |                                            |
| IIdSnaggpudevMrg32k3aUniformA                   |                                            |

| host cleanup for inline device function gen  | erator                                  |
|----------------------------------------------|-----------------------------------------|
| gpuSobolDeviceCleanupA                       | nag                                     |
| host setup for inline device function genera | ator                                    |
| naggpuSobolDeviceInitA                       | *************************************** |
| 001                                          |                                         |
| initialize inline device function generator  |                                         |
| naggpudevSobolInitA                          |                                         |
| next point from exponential distribution     |                                         |
| none point none original and a second        | *******************************         |
| naggpudevSobolExpA                           |                                         |
| next point from Normal distribution          |                                         |
|                                              |                                         |
| naggpudevSobolNormalA                        |                                         |
| next point from uniform distribution         |                                         |

# NAG GPU routines (5) Host-Callable Linear Equation (LAPACK) Functions Linear Equations Cholesky factorization of a real symmetric positive definite matrix naggpuDpotrfA free system resources naggpuLinAlgCleanupA initialise the linear equation functions LU factorization of a real m by n matrix naggpuDgetrfA

43

47

nag

### Calling the NAG GPU routines from C++ data[0] = new MyCallData(0.10f, 0.20f, 100.0f, 100.0f, 1.7f); MultiOptionSobol<float> demo( false. CACHED\_MIL, // Type of algorithm 1<<18, // nTrials - must be less than 2^21 nTimes. // nTimeSteps - must be less than 4095 times, // Array of times, in increasing order data, nCalist: // Compute GPU value demo.runGPUsim(); nag

Results: NAG Sobol generator with Brownian bridge

Using NVIDIA Device: Quadro FX 5800

DESCRIPTION:
Simple Black-Scholes path dynamics with deterministic term structures of interest and volatility. Uses NAG GPU guasi-random (Sobol) generator, and constructs sample paths using a Brownian bridge.
ALGORITHM:
Milistein (with caching), SINGLE precision
RESULTS:
CPU option price = 12.66961843 GPU runtime = 12344.74219ms
GPU option price = 12.66961843 GPU runtime = 243.1423035ms
Speedup = 50.77167511x

\_\_\_device\_\_ qualifier declares function

. Executed on Device (GPU)

. Callable from Device only

Supplying Device level library functions provides greater flexibility for developers of GPU applications

Device functions

template <typename FP>
#include <nag\_gpu.h>
#include <nag\_gpu\_sobolDevFuncs.h>

\_\_device\_\_\_ void naggpudevSobolNormalA(FP \*x, FP mu,
FF sigma, const int comm1, unsigned int &comm2,
unsigned int \*comm3,
const NagGpuSobolDeviceComm \*devComm)

### Maximizing performance

- Auto-tuning required
- Performance affected by mapping of algorithm to GPU via threads, blocks and warps
- Implement a code generator to produce variants using the relevant parameters
- Determine optimal performance

nag'

### Example: auto-tuning

Start of Auto-tuning: Tuning workPerThd=10...

Found new min: workPerThd=10, runtime=49.4908ms

thdsPerBlk=32, Est.Blks/SM=109.233, OptionVal=12.6696

Tuning workPerThd=10...

Tuning workPerThd=119... Tuning workPerThd=120...

Auto-tuning complete

Runtime Statistics: nRuns=1776 ave=29.4808 min=16.674 max=84.7275

nag

### Conclusions

- Heterogeneous systems (multi-core processors with GPUs) offer faster computing at lower cost and lower energy consumption
- These systems already exist from budget PCs to supercomputers
- Numerical libraries are essential to fully exploit this computing power
- The development of high quality software is a collaborative effort - your input is welcome

nag

### Acknowledgments

- Mike Giles (Mathematical Institute, University of Oxford) - algorithmic input
- Funding from Technology Strategy Board through Knowledge Transfer Partnership with Smith Institute
- NVIDIA for supply of Tesla C1060, Quadro FX 5800 and Tesla C2050
- ■See

www.nag.co.uk/numeric/gpus/index.asp

nag