### Process Management



# Three types of operating systems

- Single-user
  - Hand-held devices, e.g. cell phones
- Multi-user
  - Personal computers and workstations
- Real-time
  - ▶ Equipment control, e.g. car engine



### The Pep/8 OS

- An operating system is a program
- One function of an operating system is to manage the jobs (application programs) that users submit
- Because the operating system is itself a program, it is stored in memory
- The location of the OS program relative to the application programs is the memory map



|      | Mem                  |
|------|----------------------|
| 0000 | Applications program |
|      | Heap                 |
|      | User stack           |
| FBCF | System stack         |
| FC4F | I/O buffer           |
| FC57 | Loader               |
| FC9B | Trap<br>handler      |
| FFF8 | FBCF                 |
| FFFA | FC4F                 |
| FFFC | FC57                 |
| FFFE | FC9B                 |



### The Pep/8 loader

- The purpose is to load the application program into memory starting at address 0000
- When you invoke the Pep/8 loader:

SP←Mem[FFFA]

PC←Mem[FFFC]



#### The .BURN command

- If .BURN is in a program, the assembler assumes the program will be burned into ROM
- It generates code for instructions that follow the .BURN
- It does not generate code for instructions that precede the .BURN
- It computes symbol values assuming the operand of .BURN is the last address

```
; ***** Pep/8 Operating System
             TRUE:
                      .EQUATE 1
                      .EQUATE 0
             FALSE:
             ; ***** Operating system RAM
                      . BLOCK
                              128
FBCF
             osRAM:
                                          ;System stack area
             wordBuff:.BLOCK
FC4F
                              1
                                          ;Input/output buffer
FC50
                                          ;Least significant byte of wordBuff
             byteBuff:.BLOCK
                                          ;Temporary word storage
             wordTemp:.BLOCK
FC51
                              1
                                          ;Least significant byte of tempWord
FC52
             byteTemp:.BLOCK
             addrMask:.BLOCK
FC53
                                          ;Addressing mode mask
                                          ;Trap instruction operand address
FC55
             opAddr:
                      .BLOCK
             ; ***** Operating system ROM
FC57
                      .BURN
                              Oxffff
```

```
; ***** System Loader
             ;Data must be in the following format:
             ; Each hex number representing a byte must contain exactly two
             ; characters. Each character must be in 0..9, A..F, or a..f and
             ; must be followed by exactly one space. There must be no
             ; leading spaces at the beginning of a line and no trailing
             ; spaces at the end of a line. The last two characters in the
             ; file must be lowercase zz, which is used as the terminating
             ; sentinel by the loader.
      C80000 loader:
                               0,i
                                          ; x := 0
FC57
                      LDX
      E9FC4F
                              wordBuff,d ;Clear input buffer word
FC5A
                      STX
             ;
```



```
FC5D
      49FC50 getChar: CHARI
                               byteBuff,d ;Get first hex character
FC60
      C1FC4F
                       LDA
                               wordBuff,d; Put ASCII into low byte of A
FC63
                               'z',i
                                           ; If end of file sentinel 'z'
      B0007A
                       CPA
FC66
                                           ; then exit loader routine
      OAFC9A
                               stopLoad
                       BREO
                               '9',i
                                           ; If characer <= '9', assume decimal
FC69
      B00039
                       CPA
FC6C
                                           ; and right nybble is correct digit
      06FC72
                       BRLE
                               shift
      700009
                               9,i
FC6F
                                           ;else convert nybble to correct digit
                       ADDA
             shift:
FC72
      1C
                       ASLA
                                           ;Shift left by four bits to send
FC73
                       ASLA
      1C
                                           ; the digit to the most significant
FC74
      1C
                       ASLA
                                           ;position in the byte
FC75
      1C
                       ASLA
                       STBYTEA byteTemp,d ;Save the most significant nybble
FC76
     F1FC52
FC79
      49FC50
                       CHARI
                               byteBuff,d ;Get second hex character
FC7C
      C1FC4F
                       LDA
                               wordBuff,d; Put ASCII into low byte of A
                               '9',i
FC7F
      B00039
                       CPA
                                           ; If characer <= '9', assume decimal
FC82
      06FC88
                               combine
                                           ; and right nybble is correct digit
                       BRLE
FC85
      700009
                       ADDA
                               9,i
                                           ;else convert nybble to correct digit
      90000F combine: ANDA
                               0x000F,i
FC88
                                           ; Mask out the left nybble
FC8B
      A1FC51
                               wordTemp,d ;Combine both hex digits in binary
                       ORA
FC8E
      F50000
                                           ;Store in Mem[X]
                       STBYTEA 0,x
FC91
      780001
                       ADDX
                               1,i
                                           ; X := X + 1
FC94
      49FC50
                               byteBuff,d ;Skip blank or <LF>
                       CHARI
FC97
      04FC5D
                               getChar
                       BR
FC9A
      00
             stopLoad:STOP
                                           ;
```



#### Program termination

- Pep/8 OS
  - When a program terminates with STOP, control returns to the user of the Pep/8 simulator
- Real-world OS
  - When a program terminates, the computer does not stop, but returns control to the operating system





### Traps

- Executed by the unimplemented nonunary instructions DECI, DECO, STRO, NOP and the unary instructions NOP0, NOP1, NOP2, NOP3
- Similar to the CALL instruction, but all the registers, not just SP, are stored on the system stack



#### The trap mechanism

```
\leftarrow Mem[7FFA];
Temp
                              \leftarrow \text{IR}\langle 0...7 \rangle ;
Mem[Temp - 1]
Mem[Temp - 3]
                       \leftarrow SP;
Mem[Temp - 5]
                       \leftarrow PC;
Mem[Temp - 7]
                             \leftarrow X;
Mem[Temp - 9]
                             \leftarrow A;
Mem[Temp - 10]\langle 4...7 \rangle \leftarrow NZVC;
SP
                              \leftarrow Temp -10;
                              \leftarrow Mem[FFFE]
PC
```





#### Processes

- Process
  - A program during execution
- Process Control Block
  - The block of information in main memory that contains a copy of the trapped processes' registers



# The return from trap instruction

- Instruction specifier: 0101 Irrr
- Mnemonic: RETn (RET0, RET1, ... RET7)

```
NZVC \leftarrow Mem[SP]\langle 4...7 \rangle;

A \leftarrow Mem[SP + 1];

X \leftarrow Mem[SP + 3];

PC \leftarrow Mem[SP + 5];

SP \leftarrow Mem[SP + 7]
```



#### The trap handlers

0010 01nn NOPn Unary no-operation

0010 Iaaa NOP Nonunary no-operation

0011 0aaa DECI Nonunary decimal input

0011 Iaaa DECO Nonunary decimal output

0100 0aaa STRO Nonunary string output



#### The test for NOPn

0010 0100 NOP0 Right-most two bits 00

0010 0101 NOP1 Right-most two bits 01

0010 0110 NOP2 Right-most two bits 10

0010 0111 NOP3 Right-most two bits 11

```
; ***** Trap handler
             oldIR:
                       .EQUATE 9
                                           ;Stack address of IR on trap
      C80000 trap:
                       LDX
                               0,i
FC9B
                                           ;Clear X for a byte compare
FC9E
      DB0009
                       LDBYTEX oldIR,s
                                           ;X := trapped IR
                               0x0028,i
                                           ;If X >= first nonunary trap opcode
FCA1
      B80028
                       CPX
FCA4
      0EFCB7
                                           ;trap opcode is nonunary
                       BRGE
                               nonUnary
FCA7
      980003 unary:
                       ANDX
                               0x0003,i
                                           ; Mask out all but rightmost two bits
                                           ;An address is two bytes
FCAA
                       ASLX
      1D
FCAB
      17FCAF
                       CALL
                               unaryJT,x
                                           ;Call unary trap routine
                                           ;Return from trap
FCAE
      01
                       RETTR
FCAF
      FDB6
             unaryJT: .ADDRSS opcode24
                                           ; Address of NOPO subroutine
                       .ADDRSS opcode25
FCB1
      FDB7
                                           ; Address of NOP1 subroutine
FCB3
      FDB8
                       .ADDRSS opcode26
                                           ; Address of NOP2 subroutine
FCB5
      FDB9
                       .ADDRSS opcode27
                                           ; Address of NOP3 subroutine
             ;
```



# The test for the nonunary trap instructions

0 if the trap IR contains 0010 laaa NOP

I if the trap IR contains 0011 Oaaa DECI

2 if the trap IR contains 0011 Iaaa DECO

3 if the trap IR contains 0100 0aaa STRO

```
FCB7
                                            ;Trap opcode is nonunary
      1F
             nonUnary: ASRX
FCB8
                       ASRX
                                            ;Discard addressing mode bits
      1F
FCB9
                       ASRX
      1F
      880005
                                5,i
                                            ;Adjust so that NOP opcode = 0
FCBA
                       SUBX
                                            ;An address is two bytes
FCBD
                       ASLX
      1D
                                            ;Call nonunary trap routine
FCBE
      17FCC2
                       CALL
                                nonUnJT, x
FCC1
                                            ;Return from trap
      01
              return:
                       RETTR
      FDBA
                                            ; Address of NOP subroutine
FCC2
             nonUnJT: .ADDRSS opcode28
                       .ADDRSS opcode30
                                            ; Address of DECI subroutine
FCC4
      FDC4
                                            ; Address of DECO subroutine
FCC6
      FF3B
                       .ADDRSS opcode38
                       .ADDRSS opcode40
                                            ; Address of STRO subroutine
FCC8
      FFC6
```

#### Computer Systems



(a) Immediately after a trap.

(b) With two return addresses on the run-time stack.The shaded region is the PCB.



# Trap addressing mode assertion

- Precondition
  - addrMask is a bit mask representation of the set of allowable addressing modes, and the PCB of the stack instruction is on the system stack







# Trap addressing mode assertion

- Postcondition
  - If the addressing mode of the trap instruction is in the set of allowable addressing modes, control is returned to the trap handler. Otherwise, an invalid addressing mode message is output and the program halts with a fatal run-time error

. . .

```
; ***** Assert valid trap addressing mode
             oldIR4:
                       .EQUATE 13
                                          ;oldIR + 4 with two return addresses
FCCA
      C00001 assertAd:LDA
                               1,i
                                          ;A := 1
FCCD
      DB000D
                      LDBYTEX oldIR4,s
                                          ;X := OldIR
                                          ; Keep only the addressing mode bits
FCD0
      980007
                               0x0007,i
                      ANDX
                                          ;000 = immediate addressing
                               testAd
FCD3
      OAFCDD
                      BREO
FCD6
                                          ;Shift the 1 bit left
      1C
             loop:
                      ASLA
FCD7
      880001
                      SUBX
                               1,i
                                          ;Subtract from addressing mode count
                                          ;Try next addressing mode
FCDA
     OCFCD6
                      BRNE
                               loop
FCDD
      91FC53 testAd:
                               addrMask,d; AND the 1 bit with legal modes
                      ANDA
FCEO
      OAFCE4
                      BREQ
                               addrErr
                                          ;Legal addressing mode, return
FCE3
      58
                      RETO
FCE4
      50000A addrErr: CHARO
                               '\n',i
                               trapMsg,i
FCE7
      COFCF4
                      LDA
                                          ; Push address of error message
FCEA
     E3FFFE
                      STA
                               -2,s
FCED
      680002
                                          ;Call print subroutine
                      SUBSP
                               2,i
FCFO
     16FFE2
                               prntMsg
                      CALL
                                          ;Halt: Fatal runtime error
FCF3
                      STOP
      00
                               "ERROR: Invalid trap addressing mode.\x00"
FCF4
      455252 trapMsg: .ASCII
```



# Trap operand address computation

- Precondition
  - ▶ The PCB of the stack instruction is on the system stack
- Postcondition
  - opAddr contains the address of the operand according to the addressing mode of the trap instruction

```
; ***** Set address of trap operand
             oldX4:
                                           ;oldX + 4 with two return addresses
                       .EQUATE 7
             oldPC4: .EQUATE 9
                                           ;oldPC + 4 with two return addresses
             oldSP4: .EQUATE 11
                                           ;oldSP + 4 with two return addresses
                                           ;X := old instruction register
FD19
      DB000D setAddr: LDBYTEX oldIR4,s
                               0x0007,i
                                           ; Keep only the addressing mode bits
FD1C
      980007
                      ANDX
FD1F
                                           ;An address is two bytes
                      ASLX
      1D
FD20
      05FD23
                               addrJT,x
                      BR
FD23
     FD33
             addrJT:
                       .ADDRSS addrI
                                           ; Immediate addressing
                                           ;Direct addressing
FD25
      FD3D
                       .ADDRSS addrD
FD27
      FD4A
                       .ADDRSS addrN
                                           ;Indirect addressing
                       .ADDRSS addrS
                                           ;Stack relative addressing
FD29
     FD5A
     FD6A
                                           ;Stack relative deferred addressing
FD2B
                       .ADDRSS addrSF
FD2D
     FD7D
                       .ADDRSS addrX
                                           ;Indexed addressing
FD2F
      FD8D
                       .ADDRSS addrSX
                                           ;Stack indexed addressing
FD31
                                           ;Stack indexed deferred addressing
      FDAO
                       .ADDRSS addrSXF
      CB0009 addrI:
FD33
                      LDX
                               oldPC4,s
                                           ; Immediate addressing
FD36
      880002
                               2,i
                                           ;Oprnd = OprndsSpec
                      SUBX
FD39
      E9FC55
                               opAddr,d
                      STX
FD3C
      58
                      RETO
             ;
```



```
FD3D
      CB0009 addrD:
                                              ;Direct addressing
                        LDX
                                 oldPC4,s
FD40
      880002
                                  2,i
                                              ;Oprnd = Mem[OprndSpec]
                        SUBX
FD43
      CD0000
                        LDX
                                 0,x
FD46
                                 opAddr,d
      E9FC55
                        STX
FD49
      58
                        RETO
      CB0009 addrN:
FD4A
                        LDX
                                 oldPC4,s
                                              ; Indirect addressing
FD4D
      880002
                                  2,i
                                              ;Oprnd = Mem[Mem[OprndSpec]]
                        SUBX
FD50
      CD0000
                        LDX
                                  0,x
FD53
      CD0000
                        LDX
                                  0,x
      E9FC55
FD56
                        STX
                                 opAddr,d
FD59
      58
                        RETO
FD5A
      CB0009 addrS:
                        LDX
                                 oldPC4,s
                                              ;Stack relative addressing
FD5D
      880002
                        SUBX
                                  2,i
                                              ;Oprnd = Mem[SP + OprndSpec]
FD60
      CD0000
                        LDX
                                  0,x
FD63
      7B000B
                                 oldSP4,s
                        ADDX
FD66
      E9FC55
                        STX
                                 opAddr,d
FD69
      58
                        RETO
      CB0009 addrSF:
FD6A
                        LDX
                                 oldPC4,s
                                              ;Stack relative deferred addressing
FD6D
      880002
                                  2,i
                                              ;Oprnd = Mem[Mem[SP + OprndSpec]]
                        SUBX
FD70
      CD0000
                        LDX
                                  0,x
      7B000B
FD73
                        ADDX
                                 oldSP4,s
FD76
      CD0000
                        LDX
                                  0,x
FD79
      E9FC55
                                  opAddr,d
                        STX
                                                        © 2010 Jones and Bartlett Publishers, LLC (www.jbpub.com)
FD7C
      58
                        RETO
```



```
FD7D
      CB0009 addrX:
                                oldPC4,s
                                            ;Indexed addressing
                       LDX
FD80
      880002
                                2,i
                                            ;Oprnd = Mem[OprndSpec + X]
                        SUBX
      CD0000
FD83
                        LDX
                                0,x
FD86
      7B0007
                                oldX4,s
                        ADDX
FD89
                        STX
                                opAddr,d
      E9FC55
FD8C
      58
                        RETO
FD8D
      CB0009
              addrSX:
                        LDX
                                oldPC4,s
                                            ;Stack indexed addressing
                                            ;Oprnd = Mem[SP + OprndSpec + X]
FD90
      880002
                        SUBX
                                2,i
FD93
      CD0000
                        LDX
                                0,x
FD96
      7B0007
                                oldX4,s
                        ADDX
                                oldSP4,s
FD99
      7B000B
                        ADDX
FD9C
      E9FC55
                        STX
                                opAddr, d
FD9F
      58
                        RETO
      CB0009 addrSXF: LDX
                                oldPC4,s
                                            ;Stack indexed deferred addressing
FDAO
FDA3
      880002
                                2,i
                                            ;Oprnd = Mem[Mem[SP + OprndSpec] + X]
                        SUBX
FDA6
      CD0000
                        LDX
                                0,x
FDA9
      7B000B
                                oldSP4,s
                        ADDX
FDAC
      CD0000
                                0,x
                        LDX
FDAF
      7B0007
                        ADDX
                                oldX4,s
FDB2
      E9FC55
                                opAddr,d
                        STX
FDB5
      58
                        RETO
```



# The no-operation trap handlers

- Do nothing when executed
- Provided for systems programmer to write her own trap handler

```
;***** Opcode 0x24
             ;The NOPO instruction.
             opcode24:RET0
FDB6
      58
             ;***** Opcode 0x25
             ;The NOP1 instruction.
             opcode25:RET0
FDB7
      58
             ;***** Opcode 0x26
             ;The NOP2 instruction.
      58
             opcode26:RETO
FDB8
             ;***** Opcode 0x27
             ;The NOP3 instruction.
      58
             opcode27:RETO
FDB9
             ;****** Opcode 0x28
             ;The NOP instruction.
      C00001 opcode28:LDA
FDBA
                              0x0001,i
                                         ;Assert i
FDBD
     E1FC53
                      STA
                              addrMask,d
FDC0
      16FCCA
                      CALL
                              assertAd
                      RETO
FDC3
      58
```



### The DECI trap handler

- Parses the input, converting the string of ASCII characters to the proper bits in two's complement representation
- Based on a finite state machine







#### Computer Systems

```
isOvfl := false
state := init
do
   CHARI asciiCh
   switch state
   case init:
      if (asciiCh == '+') {
         isNeg := false
         state := sign
      else if (asciiCh == '-') {
         isNeg := true
         state := sign
      }
      else if (asciiCh is a Digit) {
         isNeg := false
         total := Value (asciiCh)
         state := digit
      else if (asciiCh is not <SPACE> or <LF>) {
         Exit with DECI error
```

```
case sign:
      if (asciiCh is a Digit) {
         total := Value (asciiCh)
         state := digit
      else {
         Exit with DECI error
   case digit:
      if (asciiCh is a Digit) {
         total := 10 * total + Value (asciiCh)
         if (overflow) {
             isOvfl := true
      else {
         Exit normally
   end switch
while (not exit)
```

```
;***** Opcode 0x30
:The DECI instruction.
; Input format: Any number of leading spaces or line feeds are
;allowed, followed by '+', '-' or a digit as the first character,
; after which digits are input until the first nondigit is
; encountered. The status flags N,Z and V are set appropriately
; by this DECI routine. The C status flag is not affected.
oldNZVC: .EQUATE 14
                             ;Stack address of NZVC on interrupt
total:
                             ;Cumulative total of DECI number
         .EQUATE 10
valAscii:.EQUATE 8
                             ; Value (asciiCH)
                             ;Overflow boolean
isOvfl:
         .EQUATE 6
isNeg:
        .EQUATE 4
                             ; Negative boolean
state:
        .EQUATE 2
                             ;State variable
         .EQUATE 0
temp:
init:
         .EQUATE 0
                             ;Enumerated values for state
sign:
         .EQUATE 1
digit:
         .EQUATE 2
;
```

```
C000FE opcode30:LDA
                               OxOOFE, i
FDC4
                                           ; Assert d, n, s, sf, x, sx, sxf
FDC7
      E1FC53
                       STA
                               addrMask,d
      16FCCA
                               assertAd
FDCA
                       CALL
FDCD
      16FD19
                       CALL
                               setAddr
                                           ;Set address of trap operand
                                           ;Allocate storage for locals
      68000C
                       SUBSP
                               12,i
FDD0
      C00000
                                           ;isOvfl := FALSE
FDD3
                       LDA
                               FALSE, i
FDD6
      E30006
                               isOvfl,s
                       STA
FDD9
      C00000
                               init,i
                                           ;state := init
                       LDA
      E30002
FDDC
                       STA
                               state,s
      C00000
                               0,i
                                           ;wordBuff := 0 for input
FDDF
                       LDA
FDE2
      E1FC4F
                       STA
                               wordBuff,d
FDE5
      49FC50 do:
                       CHARI
                               byteBuff,d ;Get asciiCh
FDE8
      C1FC4F
                       LDA
                               wordBuff,d ;Set value(asciiCH)
FDEB
      90000F
                       ANDA
                               0x000F,i
      E30008
                               valAscii,s
FDEE
                       STA
FDF1
      C1FC4F
                       LDA
                               wordBuff,d ;A = asciiCh throughout the loop
                                           ;switch (state)
FDF4
      CB0002
                       LDX
                               state,s
                                           ;An address is two bytes
FDF7
                       ASLX
      1D
FDF8
      05FDFB
                       BR
                               stateJT, x
      FE01
FDFB
             stateJT: .ADDRSS sInit
                       .ADDRSS sSign
FDFD
      FE5B
FDFF
      FE76
                       .ADDRSS sDigit
              ;
```

### Computer Systems

FOURTH EDITION

```
FE01
      B0002B sInit:
                                  '+',i
                                              ;if (asciiCh == '+')
                        CPA
FE04
      OCFE16
                                 ifMinus
                        BRNE
      C80000
FE07
                        LDX
                                 FALSE, i
                                              ;isNeg := FALSE
FEOA
      EB0004
                                 isNeg,s
                        STX
FEOD
      C80001
                                 sign,i
                                              ;state := sign
                        LDX
FE10
      EB0002
                        STX
                                 state,s
FE13
      04FDE5
                        BR
                                 do
      B0002D ifMinus: CPA
                                              ;else if (asciiCh == '-')
                                  '-',i
FE16
FE19
      OCFE2B
                                 ifDigit
                        BRNE
FE1C
      C80001
                                 TRUE, i
                                              ;isNeg := TRUE
                        LDX
FE1F
      EB0004
                        STX
                                 isNeg,s
      C80001
                                 sign,i
                                              ;state := sign
FE22
                        LDX
FE25
      EB0002
                        STX
                                 state,s
FE28
      04FDE5
                        BR
                                 do
FE2B
      B00030 ifDigit: CPA
                                 'O',i
                                              ;else if (asciiCh is a digit)
                                 ifWhite
FE2E
      08FE4C
                        BRLT
      B00039
                                  '9',i
FE31
                        CPA
FE34
      10FE4C
                                 ifWhite
                        BRGT
FE37
      C80000
                        LDX
                                 FALSE, i
                                              ;isNeq := FALSE
FE3A
      EB0004
                                 isNeg,s
                        STX
FE3D
      CB0008
                                 valAscii,s ;total := Value(asciiCh)
                        LDX
                                 total,s
FE40
      EB000A
                        STX
FE43
      C80002
                                 digit,i
                                              ;state := digit
                        LDX
FE46
      EB0002
                                 state,s
                        STX
                                                        © 2010 Jones and Bartlett Publishers, LLC (www.jbpub.com)
FE49
      04FDE5
                        BR
                                 do
```



```
B00020 ifWhite: CPA
                                ' ',i
                                            ;else if (asciiCh is not a space
FE4C
FE4F
      OAFDE5
                       BREQ
                                do
FE52
      B0000A
                                '\n',i
                                            ;or line feed)
                       CPA
FE55
                                deciErr
                                            ;exit with DECI error
      OCFF11
                       BRNE
FE58
      04FDE5
                                do
                       BR
      B00030 sSign:
                                            ; if asciiCh (is not a digit)
                       CPA
                                '0',i
FE5B
FE5E
      08FF11
                       BRLT
                                deciErr
                                '9',i
FE61
      B00039
                       CPA
FE64
                                deciErr
      10FF11
                                            ;exit with DECI error
                       BRGT
FE67
      CB0008
                       LDX
                                valAscii,s ;else total := Value(asciiCh)
FE6A
      EB000A
                       STX
                                total,s
      C80002
                                digit,i
                                           ;state := digit
FE6D
                       LDX
FE70
      EB0002
                       STX
                                state,s
FE73
      04FDE5
                       BR
                                do
              ;
```



```
FE76
      B00030 sDigit:
                                '0',i
                                            ; if (asciiCh is not a digit)
                       CPA
FE79
      08FEC7
                       BRLT
                                deciNorm
FE7C
      B00039
                       CPA
                                '9',i
FE7F
                                deciNorm
      10FEC7
                       BRGT
                                            ;exit normaly
FE82
      C80001
                       LDX
                                TRUE, i
                                            ;else X := TRUE for later assignments
      C3000A
                                            ;Multiply total by 10 as follows:
FE85
                       LDA
                                total,s
FE88
                                            ;First, times 2
                       ASLA
      1C
                                            ; If overflow then
FE89
      12FE8F
                       BRV
                                ovfl1
FE8C
      04FE92
                                L1
                       BR
      EB0006 ovfl1:
FE8F
                       STX
                                isOvfl,s
                                            ;isOvfl := TRUE
FE92
      E30000 L1:
                       STA
                                temp,s
                                            ;Save 2 * total in temp
FE95
      1C
                       ASLA
                                            ; Now, 4 * total
FE96
                                ovfl2
                                            ; If overflow then
      12FE9C
                       BRV
FE99
      04FE9F
                       BR
                                L2
```

```
FE9C
      EB0006 ovfl2:
                               isOvfl,s
                                          ;isOvfl := TRUE
                       STX
FE9F
      1C
             L2:
                       ASLA
                                           ;Now, 8 * total
      12FEA6
                               ovfl3
                                           ; If overflow then
FEAO
                       BRV
FEA3
      04FEA9
                      BR
                               L3
      EB0006 ovfl3:
FEA6
                       STX
                               isOvfl,s
                                          ;isOvfl := TRUE
      730000 L3:
                               temp,s
FEA9
                      ADDA
                                          ;Finally, 8 * total + 2 * total
                               ovfl4
                                           ; If overflow then
FEAC
      12FEB2
                      BRV
FEAF
      04FEB5
                       BR
                               L4
      EB0006 ovfl4:
                               isOvfl,s
                                          ;isOvfl := TRUE
FEB2
                       STX
                               valAscii,s ;A := 10 * total + valAscii
FEB5
      730008 L4:
                       ADDA
                                          ; If overflow then
FEB8
      12FEBE
                       BRV
                               ovf15
FEBB
      04FEC1
                      BR
                               L5
                               isOvfl,s
FEBE
      EB0006 ovf15:
                      STX
                                          ;isOvfl := TRUE
FEC1
      E3000A L5:
                       STA
                               total,s
                                          ;Update total
FEC4
      04FDE5
                       BR
                               do
             ;
```



```
FEC7
      C30004 deciNorm:LDA
                                            ; If is Neg then
                                isNeg,s
FECA
      OAFEE3
                       BREQ
                                setNZ
FECD
      C3000A
                                total,s
                                            ;If total != 0x8000 then
                       LDA
      B08000
                                0x8000,i
FED0
                       CPA
FED3
      OAFEDD
                                L6
                       BREQ
                                            ; Negate total
FED6
      1A
                       NEGA
FED7
      E3000A
                       STA
                                total,s
FEDA
      04FEE3
                       BR
                                setNZ
FEDD
      C00000 L6:
                       LDA
                                FALSE, i
                                            ;else -32768 is a special case
      E30006
                                isOvfl,s
                                            ;isOvfl := FALSE
FEEO
                       STA
              ;
```

```
FEE3
                                            ;Set NZ according to total result:
      DB000E setNZ:
                       LDBYTEX oldNZVC,s
FEE6
      980001
                                0x0001,i
                                            ;First initialize NZV to 000
                       ANDX
      C3000A
FEE9
                       LDA
                                total,s
                                            ; If total is negative then
                                checkZ
      OEFEF2
FEEC
                       BRGE
      80008
                                0x0008,i
                                            ;set N to 1
FEEF
                       ORX
                                            ;If total is not zero then
FEF2
      B00000 checkZ:
                       CPA
                                0,i
FEF5
      OCFEFB
                       BRNE
                                setV
FEF8
      A80004
                       ORX
                                0x0004,i
                                            ;set Z to 1
      C30006 setV:
FEFB
                       LDA
                                isOvfl,s
                                            ; If not isOvfl then
      OAFFO4
                                storeFl
FEFE
                       BREO
FF01
      A80002
                       ORX
                                0x0002,i
                                            ;set V to 1
FFO4
      FB000E storeFl: STBYTEX oldNZVC,s
                                            ;Store the NZVC flags
      C3000A exitDeci:LDA
                                total,s
                                            ;Put total in memory
FF07
FFOA
      E2FC55
                       STA
                                opAddr,n
      60000C
                                12,i
                                            ;Deallocate locals
FFOD
                       ADDSP
FF10
      58
                       RET0
                                            ;Return to trap handler
      50000A deciErr: CHARO
                                '\n',i
FF11
FF14
      COFF21
                       LDA
                                deciMsg,i ; Push address of message onto stack
FF17
      E3FFFE
                       STA
                                -2,s
FF1A
      680002
                       SUBSP
                                2,i
FF1D
      16FFE2
                                            ; and print
                       CALL
                                prntMsg
FF20
      00
                       STOP
                                            ;Fatal error: program terminates
                                "ERROR: Invalid DECI input\x00"
© 2010 Jones and Bartlett Publishers, LLC (www.jbpub.com)
FF21
      455252 deciMsg: .ASCII
```



## The DECO trap handler

- Outputs the operand of DECO in a format that is equivalent to the C++ cout << operation on an integer value
- Outputs at most five characters, preceded by the hyphen character – if necessary

```
;***** Opcode 0x38
             ;The DECO instruction.
             ;Output format: If the operand is negative, the algorithm prints
             ;a single '-' followed by the magnitude. Otherwise it prints the
             ;magnitude without a leading '+'. It suppresses leading zeros.
             remain:
                      .EQUATE 0
                                          ;Remainder of value to output
                      .EQUATE 2
             chOut:
                                          ; Has a character been output yet?
                                          ;Place value for division
             place:
                      .EQUATE 4
      C000FF opcode38:LDA
                               OxOOFF,i
                                          ; Assert i, d, n, s, sf, x, sx, sxf
FF3B
FF3E
     E1FC53
                      STA
                               addrMask,d
FF41
      16FCCA
                      CALL
                               assertAd
FF44
      16FD19
                      CALL
                               setAddr
                                          ;Set address of trap operand
FF47
      680006
                      SUBSP
                               6,i
                                          ;Allocate storage for locals
      C2FC55
                               opAddr,n
                                          ;A := oprnd
FF4A
                      LDA
FF4D
     B00000
                      CPA
                               0,i
                                          ; If oprnd is negative then
                               printMag
FF50
      OEFF57
                      BRGE
                               '-',i
                                          ;Print leading '-' and
FF53
      50002D
                      CHARO
FF56
                      NEGA
                                          ; make magnitude positive
      1A
```

```
FF57
                                remain,s
                                           ;remain := abs(oprnd)
      E30000 printMag:STA
FF5A
      C00000
                                FALSE, i
                                           ;Initialize chOut := FALSE
                       LDA
FF5D
      E30002
                       STA
                                chOut,s
FF60
      C02710
                                10000,i
                                           ;place := 10,000
                       LDA
FF63
      E30004
                       STA
                                place,s
                                           ;Write 10,000's place
                                divide
FF66
      16FF91
                       CALL
                                1000,i
                                           ;place := 1,000
FF69
      C003E8
                       LDA
FF6C
      E30004
                       STA
                                place,s
                                divide
                                           ;Write 1000's place
FF6F
      16FF91
                       CALL
                                           ;place := 100
FF72
      C00064
                       LDA
                                100,i
FF75
      E30004
                       STA
                               place,s
                                divide
                                           ;Write 100's place
FF78
      16FF91
                       CALL
                                10,i
FF7B
      C0000A
                       LDA
                                           ;place := 10
FF7E
      E30004
                       STA
                                place,s
FF81
      16FF91
                       CALL
                                divide
                                           ;Write 10's place
FF84
      C30000
                                remain,s
                                           ;Always write 1's place
                       LDA
FF87
      A00030
                       ORA
                                0x0030,i
                                           ;Convert decimal to ASCII
                               byteBuff,d
FF8A
      F1FC50
                       STBYTEA
FF8D
      51FC50
                                byteBuff,d
                       CHARO
FF90
                       RET6
      5E
```

```
;Subroutine to print the most significant decimal digit of the ;remainder. It assumes that place (place2 here) contains the ;decimal place value. It updates the remainder. ;
remain2: .EQUATE 2 ;Stack addresses while executing a chOut2: .EQUATE 4 ;subroutine are greater by two becaus place2: .EQUATE 6 ;the retAddr is on the stack ;
```

```
FF91
      C30002 divide:
                               remain2,s
                                           ;A := remainder
                      LDA
FF94
      C80000
                       LDX
                               0,i
                                           ; x := 0
      830006 divLoop: SUBA
FF97
                               place2,s
                                           ;Division by repeated subtraction
      08FFA6
                               writeNum
FF9A
                       BRLT
                                           ; If remainder is negative then done
FF9D
      780001
                               1,i
                                           ; X := X + 1
                       ADDX
                                          ;Store the new remainder
FFAO
      E30002
                       STA
                               remain2,s
FFA3
      04FF97
                               divLoop
                       BR
      B80000 writeNum:CPX
                               0,i
FFA6
                                           ; If X != 0 then
                               checkOut
FFA9
      OAFFB5
                       BREO
      C00001
                       LDA
                               TRUE, i
                                           ;chOut := TRUE
FFAC
      E30004
FFAF
                       STA
                               chOut2,s
                               printDqt
FFB2
      04FFBC
                       BR
                                           ; and branch to print this digit
      C30004 checkOut:LDA
FFB5
                               chOut2,s
                                           ;else if a previous char was output
FFB8
      OCFFBC
                       BRNE
                               printDqt
                                           ; then branch to print this zero
                                           ;else return to calling routine
FFBB
      58
                       RETO
      A80030 printDgt:ORX
FFBC
                               0x0030,i
                                           ;Convert decimal to ASCII
      E9FC4F
                       STX
                               wordBuff,d; for output
FFBF
FFC2
                               byteBuff,d
      51FC50
                       CHARO
FFC5
      58
                       RETO
                                           ;return to calling routine
```



### The STRO instruction

Outputs a null-terminated string from memory

### The OS vectors

Established with .ADDRSS command

```
;***** Opcode 0x40
              ; The STRO instruction.
              ;Outputs a null-terminated string from memory.
      C00016 opcode40:LDA
                               0x0016,i
                                           ;Assert d, n, sf
FFC6
      E1FC53
                               addrMask, d
FFC9
                       STA
                               assertAd
FFCC
      16FCCA
                       CALL
FFCF
      16FD19
                       CALL
                               setAddr
                                           ;Set address of trap operand
                       LDA
                               opAddr,d
                                           ; Push address of string to print
FFD2
      C1FC55
                               -2,s
FFD5
      E3FFFE
                       STA
      680002
FFD8
                       SUBSP
                               2,i
                               prntMsg
                                           ; and print
FFDB
      16FFE2
                       CALL
FFDE
      600002
                       ADDSP
                               2,i
FFE1
      58
                       RET0
```

```
;***** Print subroutine
             ;Prints a string of ASCII bytes until it encounters a null
             ; byte (eight zero bits). Assumes one parameter, which
             ; contains the address of the message.
             msgAddr: .EQUATE 2
                                         ; Address of message to print
                              0,i
FFE2
      C80000 prntMsq: LDX
                                         ; X := 0
                                         :A := 0
      C00000
                              0,i
                      LDA
FFE5
      D70002 prntMore:LDBYTEA msgAddr,sxf;Test next char
FFE8
                              exitPrnt ; If null then exit
FFEB
     OAFFF7
                      BREO
FFEE
      570002
                      CHARO
                              msqAddr,sxf;else print
FFF1
     780001
                      ADDX
                              1,i
                                         ;X := X + 1 for next character
FFF4
     04FFE8
                              prntMore
                      BR
      58
             exitPrnt:RETO
FFF7
             ; ***** Vectors for System Memory Format
                      .ADDRSS osRAM
                                         ;User stack pointer
FFF8
     FBCF
                                         ;System stack pointer
     FC4F
                      .ADDRSS wordBuff
FFFA
                                         ;Loader program counter
FFFC
     FC57
                      .ADDRSS loader
     FC9B
                                         ;Trap program counter
                      .ADDRSS trap
FFFE
```





## Asynchronous interrupts

- Time outs
- I/O completions



## Multiprogramming

- An operating system that can switch back and forth between processes to keep the CPU busy is called a multiprogramming system
- It maintains a queue of process control blocks (PCBs)







## Multiprocessing

- A computer system with more than one physical CPU
- Also maintains a queue of PCBs, but more than one process can be running at the same time





#### C++ Level

Process P1

• • •

NumRes++

• • •

**Process P2** 

• • •

NumRes++

• • •

#### **Assembly Level**

**Process P1** 

• • •

LDA numRes, d

ADDA 1,i

STA numRes, d

**Process P2** 

• • •

LDA numRes, d

ADDA 1,i

STA numRes, d

• • •

| (P1) LDA numRes,d       ?       ?       4         (P1) ADDA 1,i       48       ?       4         (P2) LDA numRes,d       48       47       4         (P2) ADDA 1,i       48       48       4         (P2) STA numRes,d       48       48       4         (P1) STA numRes,d       48       48       48 | 7<br>7<br>7<br>7<br>8 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|



## Critical sections

- Critical sections are code sections in two processes that are mutually exclusive
- An entry section comes before a critical section to prevent illegal entry
- An exit section comes after a critical section to allow another process to enter its critical section
- A remainder section is not critical



#### **Process P1**

do

entry section
critical section
exit section
remainder section
while (!done1);

#### **Process P2**

do

entry section
critical section
exit section
remainder section
while (!done2)



## A first attempt at mutual exclusion

- turn is a shared integer variable
- turn can be initialized to I or 2 before the processes begin executing



#### **Process P1**

```
do
  while (turn != 1) {
    ; //nothing
    critical section
  turn = 2;
  remainder section
while (!done1);
```

#### **Process P2**

```
do
  while (turn != 1) {
    ; //nothing
    critical section
  turn = 2;
  remainder section
while (!done2)
```



## Behavior of first attempt at mutual exclusion

- Critical sections are mutually exclusive regardless of assembly language interleaving
- Processes must strictly alternate the bodies of their do loops



## A second attempt at mutual exclusion

- enter1 and enter2 are two shared boolean variables
- enter1 and enter2 are both initialized to false before

#### **Process P1**

```
do
  enter1 = TRUE;
  while (enter2) {
    ; //nothing
    critical section
    enter1 = FALSE;
    remainder section
while (!done1);
```

#### **Process P2**

```
do
  enter2 = TRUE;
  while (enter1) {
    ; //nothing
    critical section
    enter2 = FALSE;
    remainder section
while (!done2)
```



# Behavior of second attempt at mutual exclusion

- Critical sections are mutually exclusive regardless of assembly language interleaving
- Deadlock is possible

| Statement Executed                                                                           | enter1                                | enter2                         |
|----------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------|
| <pre>(P1) enter1 = TRUE; (P2) enter2 = TRUE; (P2) while (enter1); (P1) while (enter2);</pre> | false<br>true<br>true<br>true<br>true | false<br>false<br>true<br>true |



### Deadlock

- Each process is waiting for an event that will never occur
- Deadlocks are conditions to avoid



# Peterson's algorithm

- Use enter1 and enter2 to provide mutual exclusion
- Use turn to avoid deadlock



#### **Process P1**

# do enter1 = TRUE; turn = 2; while (enter2 && (turn == 2)) { ; //nothing critical section enter1 = FALSE; remainder section while (!done1);

#### **Process P2**

```
do
  enter2 = TRUE;
  turn = 1;
  while (enter1
  && (turn == 1)) {
    ; //nothing
    critical section
    enter2 = FALSE;
  remainder section
while (!done2)
```



# Spin locks

- A spin lock is a loop whose only purpose is to stall the process before entering its critical section until it is (asynchronously) interrupted, allowing the other process to finish executing its critical section
- Spin locks waste CPU time



# Semaphores

- A shared integer s with a queue of PCBs sQueue
- Semaphores enable the programmer to implement critical sections without spin locks
- Three atomic operations on a semaphore:

```
init(s)
wait(s)
signal(s)
```

```
<u>init(s)</u>
s = 1;
sQueue = an empty list of PCBs
wait(s)
s--;
if (s < 0)
    Suspend this process, add to squeue
signal(s)
s++;
if (s <= 0)
    Transfer a process from sQueue to the ready queue
```



#### **Process P1**

```
wait (mutEx);
    critical section
    signal (mutEx);
    remainder section
while (!done1);
```

#### **Process P2**

```
do
    wait (mutEx);
    critical section
    signal (mutEx);
    remainder section
while (!done2)
```



# Negative semaphore values

- If s is negative, then one or more processes is blocked in sQueue
- The magnitude of s is the number of processes blocked



# Resource allocation graphs

- A circle represents a process
- A solid dot inside a rectangle represents a resource
- An allocation edge from a resource to a process means the resource is allocated to the process
- A request edge from a process to a resource means the process is blocked waiting for the resource





# Detecting deadlock

- If a cycle in a resource allocation graph cannot be broken, there is deadlock
- A cycle is a necessary but not sufficient condition for deadlock



(a) Initial state.



**(b)** P4 completes.



(c) P2 completes.





# Deadlock policies

- Prevent
- Detect and recover
- Ignore