# Vincent Han

# Lab 5 Notebook

- 1. I had utilized the previous code from the last lab to be able to generate a state machine that plays a game when a button is pressed.
- 2. Tested each state and the inputs to get it to the next state.



3.



4.



# Design Timing Summary

| Setup                        |          | Hold                         |          | Pulse Width                              |    |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----|
| Worst Negative Slack (WNS):  | inf      | Worst Hold Slack (WHS):      | inf      | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:   | 315      | Total Number of Endpoints:   | 315      | Total Number of Endpoints:               | NA |

 $\label{eq:first-first-first} \text{There are no user specified timing constraints.}$ 

| Power                               |                 | Summary   On-Chip |
|-------------------------------------|-----------------|-------------------|
| Total On-Chip Power:                | 8.571 W         |                   |
| Junction Temperature:               | 67.8 °C         |                   |
| Thermal Margin:                     | 17.2 °C (3.4 W) |                   |
| Effective &JA:                      | 5.0 °C/W        |                   |
| Power supplied to off-chip devices: | 0 W             |                   |
| Confidence level:                   | Low             |                   |
| Implemented Power Report            |                 |                   |

- 8. Design goals were met, the state machine worked as operated and then the bitstream was correctly transferred to the board.
- 9. The testbench file is always confusing me with the test cases.
- 10. I would clean up the XDC file.

#### **Source Code:**

## game\_tb.v

7.

module GameFSM\_TB;

```
reg clk;
reg reset;
reg start;
reg roll;
wire [3:0] seg;
GameFSM dut (
  .clk(clk),
  .reset(reset),
 .start(start),
 .roll(roll),
 .seg(seg)
);
always begin
 clk = 1'b0;
  #5;
 clk = 1'b1;
  #5;
end
initial begin
 reset = 1'b1;
 start = 1'b0;
roll = 1'b0;
  #10;
  reset = 1'b0;
  #10;
  start = 1'b1;
  #10;
  roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
  start = 1'b1;
  #10;
  roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
  start = 1'b1;
  #10;
  roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
  roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
  start = 1'b1;
 #10;
roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
  roll = 1'b1;
  #10;
  roll = 1'b0;
  #10;
end
```

## Lab5\_top.v

```
module lab4_top(
    output [7:0] q,
    output reg [6:0] disp,
    output reg [3:0] anode,
    input clk,
    input rst,
    input roll,
    input [7:0] seed
    wire cout;
    wire [6:0] disp1;
    wire [6:0] disp2;
    initial
    begin
        disp <= 7'b1111111;</pre>
        anode <= 4'b1111;
    clock_divider CDIV (cout, clk);
    lfsr LSFR (q, seed, rst, cout);
    Seven_segment digit1(disp1, q[3:0]);
    Seven_segment digit2(disp2, q[7:4]);
    localparam N = 19;
    reg [N-1:0] count = 0;
    reg [6:0] temp1 = 7'b11111111;
reg [6:0] temp2 = 7'b11111111;
    always @ (posedge clk)
    begin
        count <= count + 1;</pre>
    always @ (posedge clk)
    begin
        if(roll == 1)
        begin
             if(q[7:4] == q[3:0])
             begin
                 temp1 <= 7'b1001111;
                 temp2 <= 7'b1000001;
             end
             else
             begin
                 temp1 <= 7'b1000000;
                 temp2 <= 7'b1000111;
            end
        end
    end
    always @ (*)
    begin
        case(count[N-1:N-2])
             2'b00: begin
                 disp <= disp1;</pre>
                 anode <= 4'b1110;
             end
             2'b01: begin
                 disp <= disp2;</pre>
                 anode <= 4'b1101;
             end
```

 $\verb"endmodule"$