

# Link Street® 88E6350R/88E6350/88E6351

7 Port AVB Gigabit Ethernet Switch with 5 Integrated PHYs and Synchronous Ethernet

Datasheet Part 1 of 3: Overview, Pinout, Applications, **Mechanical and Electrical Specifications** 

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED

Doc. No. MV-S106031-01, Rev. --

March 23, 2010 CONFIDENTIAL

Document Classification: Proprietary Information

Marvell. Moving Forward Faster



### Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Docum           | Document Conventions                                                          |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------|--|--|--|--|
|                 | Note: Provides related information or information of special importance.      |  |  |  |  |
| !               | Caution: Indicates potential damage to hardware or software, or loss of data. |  |  |  |  |
| Ļ               | Warning: Indicates a risk of personal injury.                                 |  |  |  |  |
| Document Status |                                                                               |  |  |  |  |
| Doc Status:     | Advance Technical Publication: 0.06                                           |  |  |  |  |

For more information, visit our website at: www.marvell.com

#### Disclaimer

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED

No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications.

With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees:

- 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2;
- 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and,
- 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML").

At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information.

Copyright © 1999–2010. Marvell International Ltd. All rights reserved. Marvell, Moving Forward Faster, the Marvell logo, Alaska, AnyVoltage, DSP Switcher, Fastwriter, Feroceon, Libertas, Link Street, PHYAdvantage, Prestera, TopDog, Virtual Cable Tester, Yukon, and ZJ are registered trademarks of Marvell or its affiliates. CarrierSpan, LinkCrypt, Powered by Marvell Green PFC, Qdeo, QuietVideo, Sheeva, TwinD, and VCT are trademarks of Marvell or its affiliates.

Patent(s) Pending—Products identified in this document may be covered by one or more Marvell patents and/or patent applications.

Doc. No. MV-S106031-01 Rev. --

### **Preface**

### **About this Document**

The 88E6350R/88E6350/88E6351 datasheet is a three-part set that includes the following documents:

 88E6350R/88E6350/88E6351 Datasheet Part 1: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Provides a feature list and overview describing the 88E6350R/88E6350/88E6351. It also provides the pin description, pin map, mechanical drawings, and electrical specifications.

88E6350R/88E6350/88E6351 Datasheet Part 2: Switch Core

Provides a description of the switch core of the 88E6350R/88E6350/88E6351 and related register tables.

88E6350R/88E6350/88E6351 Datasheet Part 3: Gigabit PHYs

Provides a description of the Gigabit PHYs of the 88E6350R/88E6350/88E6351 and related register tables.

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 1 shows the 88E6350R/88E6350/88E6351 devices feature differences.

Table 1: 88E6350R/88E6350/88E6351 Device Feature Differences

|            |                                     | X            |                                      |              |
|------------|-------------------------------------|--------------|--------------------------------------|--------------|
|            |                                     | 88E6350R     | 88E6350                              | 88E6351      |
|            | GE Switch Ports                     | 7 7          | 7                                    | 7            |
|            | # GE PHYs                           | 5            | 5                                    | 5            |
| w          | RGMII/MII                           | 2            | 2                                    | 2            |
| re         | # GMII/MII (Shared w/RGMII)         | 0 0 0        | 2                                    | 2            |
| Features   |                                     | 3            | (Indicated by BLUE font in Figure 1) |              |
| ш          | Jumbo Frame Support                 | 10K bytes    | 10K bytes                            | 10K bytes    |
|            | Packet Buffer Memory                | 1 Mbit       | 1 Mbit                               | 1 Mbit       |
|            | # MAC Addresses                     | 1K           | 1K                                   | 8K           |
| ~          | 802.1AS/Qat/Qav/1588                | Yes          | Yes                                  | Yes          |
| AVB        | Timing Application Interface (TAI)  | No           | Yes                                  | Yes          |
| 4          | Synchronous Ethernet                | No           | No                                   | Yes          |
| (0         | Queues per Port                     | 4            | 4                                    | 4            |
| QoS        | 802.1p, Port, TOS/DS, IPv6, TC, MAC | Yes          | Yes                                  | Yes          |
| 9          | Programmable QoS Weighting          | No           | No                                   | Yes          |
| z          | Port -based VLANs                   | Yes          | Yes                                  | Yes          |
| VLAN       | 802.1Q VLANs                        | 64           | 64                                   | 4096         |
| >          | Double Tagging (Q in Q)             | Yes          | Yes                                  | Yes          |
| nt         | Remote Management/Ethertype DSA     | Yes          | Yes                                  | Yes          |
| nei        | Layer 2 Policy Control Lists (PCL)  | No           | No                                   | Yes          |
| ger        | 802.1D/w/s Spanning Tree            | Yes          | Yes                                  | Yes          |
| na         | Port Mirroring/Port Trunking        | Yes          | Yes                                  | Yes          |
| Management | IPv4 IGMP & IPv6 MLD Snooping       | Yes          | Yes                                  | Yes          |
|            | Ingress Rate Limiting Resources     | 2/port       | 5/port                               | 5/port       |
|            | Egress Rate Shaping                 | Enhanced     | Enhanced                             | Enhanced     |
| <u>-</u>   | 802.1X Port and MAC-based           | Yes          | Yes                                  | Yes          |
| Other      | Authentication                      |              | 124                                  |              |
| 0          | GPIO Pins                           | 2            | 7                                    | 7            |
|            | Package                             | 128-pin TQFP | 176-pin LQFP                         | 176-pin LQFP |
|            | Industrial grade                    | Yes          | No                                   | Yes          |

Figure 1: 88E6350R/88E6350 Block Diagram



STRICTLY PROHIBITED

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE

### Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Figure 2 shows the overall block diagram for the 88E6351 device.

Figure 2: 88E6351 Block Diagram





# Link Street<sup>®</sup> 88E6350R/88E6350/88E6351

# 7 Port AVB Gigabit Ethernet Switch with 5 Integrated PHYs and Synchronous Ethernet

Marvell. Moving Forward Faster



### **OVERVIEW**

The Marvell® 88E6350R/88E6350/88E6351 device is a single-chip 7-port Gigabit Ethernet switch with five integrated Gigabit Ethernet transceivers supporting the latest IEEE 802.1 Audio Video Bridging (AVB) standards. The device uses these AVB technologies to identify and reserve network resources for AVB traffic streams and supports precise isochronous streaming capability. These AVB protocols enable timing sensitive multimedia streams (such as digital video, audio, or industrial control traffic) to be sent over an Ethernet network with low latency and robust Quality of Service guarantees.

The 88E6351 device also supports Synchronous Ethernet.

This device contains five 10/100/1000 triple speed Ethernet transceivers (PHYs), and two digital interfaces. The 88E6350R device offers two RGMII/MII ports in a 128-pin TQFP package, while the 88E6350 device offers two full GMII/RGMII/MII ports in a 176-pin TQFP package. The 88E6350R/88E6350/88E6351 device is designed to work in all environments. True Plug-and-Play is supported with Auto-Crossover, Auto-Negotiation, and Auto-Polarity in the PHYs, along with bridge loop prevention (using Port States).

The device contains seven independent 802.3 media access controllers (MACs) supporting up to 10K byte JUMBO frames, a high-speed, non-blocking four traffic class QoS switch fabric that uses the unique Marvell Dynamic Queue Limit architecture. The QoS architecture switches packets into one of four traffic class queues based upon Port, IEEE 802.1p, IPv4 Type of Service (TOS) or Differentiated Services (Diff-Serv), IPv6 Traffic Class, 802.1Q VLAN ID, DA MAC address or SA MAC address. The device also contains a high-performance address lookup engine with support for up to 1K active nodes, and a 1 Mbit frame buffer memory. Back-pressure and pause frame-based flow control schemes are included to support zero packet loss under temporary traffic congestion. The MAC units in the devices comply fully with the applicable sections of IEEE 802.3.

The sixth and seventh ports' RGMII/GMII interfaces support a direct connection to Management or Router CPUs with integrated MACs. These interfaces, along with BPDU handling for IEEE 802.1D Spanning Tree Protocol, 802.1w Rapid Spanning Tree, 802.1s Multiple

VLAN Spanning Tree, programmable per-port VLAN configurations, 802.1Q and Port States, support fully managed switches and truly isolated WAN vs. LAN firewall applications. The device supports 64 802.1Q VLAN IDs which can be enabled on a per port basis. Three levels of 802.1Q security is supported with error frame trapping and logging.

The device supports multiple address databases (up to 64), which allows packet routing without modification of the MAC address. This allows the same MAC address to exist multiple times in the MAC Address database with multiple port mappings, to completely isolate the WAN from the LAN database.

The PHYs in the device are designed with the Marvell<sup>®</sup> cutting-edge mixed-signal processing technology for digital implementation of adaptive equalization and clock data recovery. The device integrates MDI interface termination resistors into the PHYs. The integrated resistors facilitate easier board layout and reduces board cost by reducing the board's size and the number of external components. Special power management techniques are used to facilitate low power dissipation and high port count integration. Both the PHY and MAC units in the devices comply fully with the applicable sections of IEEE 802.3, IEEE 802.3u, and IEEE 802.3x standards.

The PHYs also include an integrated Advanced Virtual Cable Tester<sup>®</sup> (VCT™) enabling fault detection and advanced cable performance monitoring.

Up to 20 LEDs can be directly driven by the device, which supports both single and dual color LEDs. The combining of multiple ports Link/Activity LED into a single LED is also supported.

The device's many operating modes can be configured using SMI (serial management interface - MDC/MDIO) or through in-band management via an Ethernet frame. The device also supports a standalone QoS mode or configuration via a low cost serial EEPROM.

The device is designed for cost-sensitive Gigabit Ethernet switch systems that require Quality of Service, Trunking, Stacking, and/or Spanning Tree.



# Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

### **Highlighted Features**

- Supports 802.1 Audio Video Bridging Standards
  - 802.1AS Precise Timing Protocol
  - 802.1Qat Stream Reservation Protocol
  - 802.1Qav Egress Pacing and Shaping
- Supports 1588v2 over Layer 2 and Layer 4
- Timing Application Interface for AVB end nodes (88E6350/88E6351 only)
- Synchronous Ethernet support (88E6351 only)
- · Supports up to 10K Byte Jumbo frames
- 'Best-in-Class' per port TCP/IP Ingress Rate Limiting along with independent Storm Prevention
- 2 (88E6350 device) or 5 (88E6351 device) Ingress Rate Limiting buckets per port, supporting Rate-based and Priority-based rate limiting
- Non-Rate Limited frames based on SA or DA
- Remote Management capabilities allow device configuration and readback via Ethernet frames
- Per port, programmable MAC hardware address learn limiting
- Quality of Service support with four traffic classes
- QoS determined by Port, IEEE 802.1p tagged frames, IPv4's Type of Service (TOS) & Differentiated Services (DS), IPv6's Traffic Class 802.1Q VID, Destination MAC address, or Source MAC address
- Frame priority overrides based on DA, SA, VID, Ethertype, BC, IP, PPPoE, ARP, or Snoop
- Queue priority overrides based on DA, SA, VID, Ethertype, BC, IP, PPPoE, ARP, or Snoop
- Strict, Weighted, or mixed mode QoS selectable per port
- 802.1Q VLAN support

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED

- Supports multiple provider ports within a single chip via a programmable Ethertype per port
- Enhanced 802.1s Per VLAN Spanning Tree supporting up to 64 spanning tree instances
- · Integrated MDI interface termination resistors
- Integrated Advanced Virtual Cable Tester<sup>®</sup> (VCT™) cable diagnostic feature
- · Single and Dual color LED support
- Single Link/Activity LED programmable across multiple ports
- Programmable QoS weighting (88E6351 device only)
- Layer 2 Policy Control Lists (PCL) (88E6351 device only)

#### **Features**

- Marvell<sup>®</sup> Header for increased Routing performance
- Shared 1 Mbit on-chip memory-based switch fabric with true non-blocking switching performance
- High performance lookup engine with support for up to 1K/8K MAC address entries with automatic learning and aging
- Supports the Marvell Distributed Switching Architecture (DSA) for STP, up to 32 cascaded devices, and CPU-directed packet processing
- MAC SA based 802.1X authentication
- Port Trunking and Port Monitoring/Mirroring across chips
- Egress tagging/untagging selectable per port or by 802.1Q VLAN ID
- Port based VLANs supported in any combination across multiple chips
- Port States & BPDU handling for Spanning Tree
- · 28 32-bit and 2 64-bit RMON Counters per port
- 88E6350R device Ports 5 and 6 support RGMII MAC Mode, RGMII PHY Mode, MII-MAC Mode (Forward), or MII-PHY Mode (Reverse—full-duplex) interface options
- 88E6350 device Ports 5 and 6 can support GMII PHY Mode, GMII MAC Mode (Port 6 only), MII-MAC Mode (Forward), MII-PHY Mode (Reverse—full-duplex), or RGMII MAC Mode, and RGMII PHY Mode interface options
- Integrated with five independent Auto-Crossover Gigabit Ethernet transceivers fully compliant with the applicable sections of IEEE802.3 and IEEE802.3u
- Flexible LED support for Link, Speed, Duplex Mode, Collision, and Tx/Rx Activities
- Supports a low-cost 25 MHz XTAL clock source
- Supports 4-Wire 93C56/93C66 or 2-Wire 24C01/24C02/24C04 EEPROMs
- Single chip integration of an 7 port GE QoS switch and memory in a 14 x 14 mm 128-pin TQFP (88E6350R) package, or a 20 x 20 mm 176-pin TQFP (88E6350 and 88E6351) package
- Low power dissipation P<sub>AVE</sub> = 2.5W
- Available in Commercial grade temperature specification
- 88E6350R and 88E6351 available in Industrial grade temperature specification

### **Applications**

- Gigabit AVB Ethernet broadband router with four 10/100/1000BASE-T LAN ports and one 10/100/1000 BASE-T WAN port
- 5 port Gigabit Ethernet AVB Switch
- Multi-dwelling unit interface gateway

# **Table of Contents**

| 1    | Signal Description                                                    | 15    |
|------|-----------------------------------------------------------------------|-------|
| 1.1  | Pin Description                                                       | 18    |
| 1.2  | 88E6350R/88E6350/88E6351 Device Pin Assignment List                   | 45    |
| 2    | Application Examples                                                  | 54    |
| 2.1  | Examples using the 88E6350R/88E6350/88E6351 Device                    | 54    |
| 2.2  | Device Physical Interfaces                                            | 56    |
|      | 2.2.1 10/100/1000 PHY Interface                                       | 56    |
|      | 2.2.2 MII 200 Mbps Mode                                               |       |
|      | 2.2.3 Digital Interface Options                                       |       |
| 2.3  | LED Interface                                                         |       |
| 2.3  | 2.3.1 LED Options                                                     |       |
|      | 2.3.2 Special LEDs                                                    |       |
|      | 2.3.3 Power up LED Configurations                                     | 67    |
| 3    | Electrical Specifications                                             | 71    |
| 3.1  | Absolute Maximum Ratings                                              | • • • |
| 3.2  | Recommended Operating Conditions                                      | 72    |
| 3.3  | Thermal Conditions                                                    |       |
|      | 3.3.1 Thermal Conditions for the 88E6350R device 128-pin TQFP Package | 73    |
| 35   | 3.3.2 Thermal Conditions for the 88E6350 device 176-pin TQFP Package  |       |
| 3.4  | Current Consumption                                                   | 75    |
| 3.5  | DC Electrical Characteristics                                         |       |
|      | 3.5.1 Digital Operating Conditions                                    |       |
| 3.6  | AC Electrical Specifications                                          |       |
|      | 3.6.1 Receiver AC Characteristics                                     |       |
|      | 3.6.3 CLK125 Timing                                                   |       |
| 3.7  | GMII Timing                                                           |       |
|      | 3.7.1 GMII Transmit Timing                                            | 82    |
|      | 3.7.2 GMII Receive Timing                                             |       |
| 3.8  | RGMII Timing                                                          | 84    |
|      | 3.8.1 RGMII Timing for Different RGMII Modes                          |       |
| 3.9  | MII Timing                                                            |       |
|      | 3.9.1 MII Clock Timing                                                | 88    |
|      | 3.9.3 MII Transmit Timing                                             |       |
| 3.10 | Serial Management Interface (SMI) Timing                              |       |
|      | 3.10.1 SMI Clock Timing (CPU Set)                                     | 91    |
|      | 3.10.2 SMI Data Timing (CPU Set)                                      |       |
|      | 3.10.3 SMI Timing (PHY Set)                                           | 93    |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| 3.11 | EEPROM Timing                              | 94  |
|------|--------------------------------------------|-----|
|      | 3.11.1 2-Wire EEPROM Timing                | 94  |
|      | 3.11.2 4-Wire EEPROM Timing                | 96  |
| 4    | Package Mechanical Dimensions              | 97  |
| 5    | Ordering Information                       | 101 |
| 5.1  | Ordering Part Numbers and Package Markings | 101 |
|      | 5.1.1 Commercial Marking Examples          | 102 |
|      | 5.1.2 Industrial Marking Examples          | 103 |

# **List of Tables**

| Table 1:  | 88E6350R/88E6350/88E6351 Device Feature Differences                                        | 4   |
|-----------|--------------------------------------------------------------------------------------------|-----|
| Table 2:  | Pin Type Definitions                                                                       | .18 |
| Table 3:  | Network 10/100/1000 PHY Interface (Ports 0 to 4)                                           | .19 |
| Table 4:  | Port Status LEDs (Ports 0 to 4)                                                            | .20 |
| Table 5:  | GMII/RGMII/MII Interface Enable (Port 5)                                                   | .23 |
| Table 6:  | GMII/RGMII/MII Receive Interface (Port 5)                                                  | .24 |
| Table 7:  | GMII/MII Transmit Interface (Port 5)                                                       | .26 |
| Table 8:  | GMII/RGMII/MII Interface Enable (Port 6)                                                   | .29 |
| Table 9:  | GMII/RGMII/MII Receive Interface (Port 6)                                                  | .30 |
| Table 10: | GMII/RGMII/MII Transmit Interface (Port 6)                                                 | .32 |
| Table 11: | System and Register Access Interface                                                       | .35 |
| Table 12: | Switch Configuration Interface                                                             | .36 |
| Table 13: | GPIO                                                                                       | 37  |
| Table 14: | Precise Timing Protocol (PTP) Timing Application Interface (TAI)                           | .38 |
| Table 15: | Synchronous Ethernet Interface (88E6351 Device only)                                       | .40 |
| Table 16: | Reference and Clock                                                                        | .41 |
| Table 17: | Power and Ground                                                                           | .42 |
| Table 18: | No Connect                                                                                 | .44 |
| Table 19: | 88E6350R Pin List—Alphabetical by Signal Name                                              | .45 |
| Table 20: | 88E6350 Pin List—Alphabetical by Signal Name                                               | .48 |
| Table 21: | 88E6351 Pin List—Alphabetical by Signal Name                                               | .51 |
| Table 22: | 88E6350R/88E6350/88E6351 Device Interfaces                                                 | .56 |
| Table 23: | LED_SEL[1:0] = 0x3 (Default)                                                               | .67 |
| Table 24: | LED_SEL[1:0] = 0x2                                                                         | .68 |
| Table 25: | LED_SEL[1:0] = 0x1                                                                         |     |
| Table 26: | LED_SEL[1:0] = 0x0                                                                         | .70 |
| Table 27: | Absolute Maximum Ratings                                                                   |     |
| Table 28: | Recommended Operating Conditions                                                           | .72 |
| Table 29: | 88E6350R/88E6350 Device Current Consumption                                                | .75 |
| Table 30: | Digital Operating Conditions                                                               | .78 |
| Table 31: | IEEE DC Transceiver Parameters                                                             | .79 |
| Table 32: | IEEE DC Transceiver Parameters                                                             | .80 |
| Table 33: | CLK125 Timing                                                                              | .81 |
| Table 34: | GMII Transmit Timing                                                                       | 82  |
| Table 35: | GMII Receive Timing                                                                        | .83 |
| Table 36: | RGMII Interface Timing                                                                     | .84 |
| Table 37: | Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (Offset 0x01, bit 14) = 0 | .85 |
| Table 38: | Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (Offset 0x01, bit 14) = 1 | .85 |
| Table 39: | Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (Offset 0x01, bit 15) = 0    | .86 |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Table 40: | Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (Offset 0x01, bit 15) = 1. | 86  |
|-----------|------------------------------------------------------------------------------------------|-----|
| Table 41: | MII Clock Timing                                                                         | 87  |
| Table 42: | MII Receive Timing—100 Mbps Operation                                                    | 88  |
| Table 43: | MII Receive Timing—200 Mbps Operation                                                    | 88  |
| Table 44: | MII Transmit Timing—100 Mbps Operation                                                   |     |
| Table 45: | MII Transmit Timing—200 Mbps Operation                                                   | 89  |
| Table 46: | SMI Clock Timing (CPU Set)                                                               | 91  |
| Table 47: | SMI Clock Timing (CPU Set)                                                               |     |
| Table 48: | SMI Clock Timing (CPU Set)                                                               | 93  |
| Table 49: | 2-Wire EEPROM Input Timing                                                               | 94  |
| Table 50: | 2-Wire EEPROM Output Timing                                                              | 95  |
| Table 51: | 4-Wire EEPROM Timing                                                                     | 96  |
| Table 52: | 88E6350R 128-pin TQFP EPAD Package Dimensions                                            | 98  |
| Table 53: | 88E6350/88E6351 176-pin TQFP EPAD Package Dimensions                                     | 100 |
| Table 54: | 88E6350R/88E6350/88E6351 Commercial Part Order Options                                   | 101 |
| Table 55: | 88E6350R/88E6350/88E6351 Industrial Part Order Options                                   | 101 |

# **List of Figures**

| Figure 1:  | 88E6350R/88E6350 Block Diagram                                                            | 5   |
|------------|-------------------------------------------------------------------------------------------|-----|
| Figure 2:  | 88E6351 Block Diagram                                                                     | 6   |
| Figure 3:  | 88E6350R Device Pinout                                                                    | 15  |
| Figure 4:  | 88E6350 Device Pinout                                                                     | 16  |
| Figure 5:  | 88E6351 Device Pinout                                                                     | 17  |
| Figure 6:  | AVB Gigabit Firewall Router with four LAN Ports and one WAN Port using Two Ports for a CF | U54 |
| Figure 7:  | 5 Port AVB Gigabit Ethernet with TAI Interface                                            | 55  |
| Figure 8:  | AVB Enabled Multi-dwelling Unit Interface Gateway                                         | 55  |
| Figure 9:  | MII MAC Interface Pins                                                                    | 57  |
| Figure 10: | MII PHY Interface Pins                                                                    | 58  |
| Figure 11: | GMII MAC Interface Pins                                                                   | 59  |
| Figure 12: | GMII PHY Interface Pins                                                                   | 60  |
| Figure 13: | RGMII MAC Interface Pins                                                                  | 61  |
| Figure 14: | RGMII PHY Interface Pins                                                                  | 62  |
| Figure 15: | Four LEDs plus a 4 wire EEPROM                                                            | 64  |
| Figure 16: | Two LEDs plus 2 wire EEPROM                                                               | 65  |
| Figure 17: | LED_SEL[1:0] = 0x3 Example Implementation                                                 | 67  |
| Figure 18: | LED_SEL[1:0] = 0x2 Example Implementation                                                 | 68  |
| Figure 19: | LED_SEL[1:0] = 0x1 Example Implementation                                                 | 69  |
| Figure 20: | LED_SEL[1:0] = 0x0 Example Implementation                                                 | 70  |
| Figure 21: | Reset and Configuration Timing                                                            | 79  |
| Figure 22: | Oscillator Clock Timing                                                                   | 80  |
| Figure 23: | CLK125 Timing                                                                             | 81  |
| Figure 24: | GMII Transmit Timing                                                                      | 82  |
| Figure 25: | GMII Receive Timing                                                                       | 83  |
| Figure 26: | RGMII Multiplexing and Timing                                                             | 84  |
| Figure 27: | Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (bit 3) = 0              | 85  |
| Figure 28: | Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (bit 3) = 1              | 85  |
| Figure 29: | Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (bit 4) = 0                 | 86  |
| Figure 30: | Receive - RXC Timing when RGMII Receive Delay Control (bit 4) = 1                         | 86  |
| Figure 31: | MII Clock Timing                                                                          | 87  |
| Figure 32: | MII Receive Timing                                                                        | 88  |
| Figure 33: | MII Transmit Timing                                                                       |     |
| Figure 34: | SMI Clock Timing (CPU Set)                                                                | 91  |
| Figure 35: | SMI Data Timing                                                                           | 92  |
| Figure 36: | SMI Timing Output (PHY Mode)                                                              | 93  |
| Figure 37: | SMI Timing Input (PHY Mode)                                                               | 93  |
| Figure 38: | 2-Wire Input Timing                                                                       | 94  |
| Figure 39: | 2-Wire Output Timing                                                                      | 95  |
|            |                                                                                           |     |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Figure 40: | 4-Wire EEPROM Timing                                                                | 96   |
|------------|-------------------------------------------------------------------------------------|------|
| Figure 41: | 88E6350R 128-pin TQFP EPAD Package Mechanical Drawings                              | 97   |
| Figure 42: | 88E6350/88E6351 176-pin TQFP EPAD Package Mechanical Drawings                       | 99   |
| Figure 43: | Sample Part Number                                                                  | .101 |
| Figure 44: | 88E6350R 128-pin TQFP Commercial Green Compliant Package Marking and Pin 1 Location | .102 |
| Figure 45: | 88E6351 176-pin TQFP Commercial Green Compliant Package Marking and Pin 1 Location  | .102 |
| Figure 46: | 88E6350R 128-pin TQFP Industrial Green Compliant Package Marking and Pin 1 Location | .103 |
| Figure 47: | 88E6351 176-pin TQFP Industrial Green Compliant Package Marking and Pin 1 Location  | .103 |

# **Signal Description**

Figure 3: 88E6350R Device Pinout



Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Figure 4: 88E6350 Device Pinout





Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 1.1 Pin Description

### **Table 2: Pin Type Definitions**

| Pin Type | Definition            |  |  |  |
|----------|-----------------------|--|--|--|
| Н        | Input with hysteresis |  |  |  |
| I/O      | Input and output      |  |  |  |
| 1        | Input only            |  |  |  |
| 0        | Output only           |  |  |  |
| PU       | Internal pull-up      |  |  |  |
| PD       | Internal pull-down    |  |  |  |
| D        | Open drain output     |  |  |  |
| Z        | Tri-state output      |  |  |  |
| mA       | DC sink capability    |  |  |  |
| Analog * | Analog pin            |  |  |  |
| H OF ST  | Input with hysteresis |  |  |  |

The MDI pins are internally terminated and do not need external termination resistors.

Table 3: Network 10/100/1000 PHY Interface (Ports 0 to 4)

| Table 3:          | ACTMOLK 10/                  | 100/1000 PHY Int | eriace (Fort | 5 0 10 4)                                                                                               |
|-------------------|------------------------------|------------------|--------------|---------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name         | Pin Type     | Description                                                                                             |
| 63                | 87                           | P4_MDIP[0]       | 1/0          | Media Dependent Interface [0].                                                                          |
| 53                | 76                           | P3_MDIP[0]       |              |                                                                                                         |
| 31                | 42                           | P2_MDIP[0]       |              | In 1000BASE-T mode in MDI configuration, MDIP/N[0]                                                      |
| 21                | 31                           | P1_MDIP[0]       |              | corresponds to BI_DA±. In MDIX configuration, MDIP/N[0]                                                 |
| 11                | 20                           | P0_MDIP[0]       |              | corresponds to BI_DB±. In 100BASE-TX and 10BASE-T mode in MDI configuration, MDIP/N[0] are used for the |
| 62                | 86                           | P4_MDIN[0]       |              | transmit pair. In MDIX configuration, MDIP/N[0] are used                                                |
| 52                | 75                           | P3_MDIN[0]       |              | for the receive pair.                                                                                   |
| 30                | 41                           | P2_MDIN[0]       |              |                                                                                                         |
| 20                | 30                           | P1_MDIN[0]       |              |                                                                                                         |
| 10                | 19                           | P0_MDIN[0]       |              | NOTE: Unused MDI pins must be left floating.                                                            |
| 60                | 84                           | P4_MDIP[1]       | I/O          | Media Dependent Interface [1].                                                                          |
| 50                | 73                           | P3_MDIP[1]       |              |                                                                                                         |
| 28                | 39                           | P2_MDIP[1]       |              | In 1000BASE-T mode in MDI configuration, MDIP/N[1]                                                      |
| 18                | 28                           | P1_MDIP[1]       |              | corresponds to BI_DB±. In MDIX configuration, MDIP/N[1]                                                 |
| 8                 | 17                           | P0_MDIP[1]       |              | correspond to BI_DA±. In 100BASE-TX and 10BASE-T mode in MDI configuration, MDIP/N[1] are used for the  |
| 59                | 83                           | P4_MDIN[1]       |              | receive pair. In MDIX configuration, MDIP/N[1] are used for                                             |
| 49                | 72                           | P3_MDIN[1]       |              | the transmit pair.                                                                                      |
| 27                | 38                           | P2_MDIN[1]       |              |                                                                                                         |
| 17                | 27                           | P1_MDIN[1]       |              | A WAR                                                                                                   |
| 7                 | 16                           | P0_MDIN[1]       |              | NOTE: Unused MDI pins must be left floating.                                                            |
| 58                | 82                           | P4_MDIP[2]       | I/O          | Media Dependent Interface [2].                                                                          |
| 48                | 71                           | P3_MDIP[2]       |              |                                                                                                         |
| 26                | 37                           | P2_MDIP[2]       |              | In 1000BASE-T mode in MDI configuration, MDIP/N[2]                                                      |
| 16                | 26                           | P1_MDIP[2]       |              | corresponds to BI_DC±. In MDIX configuration, MDIP/N[2]                                                 |
| 6                 | 15                           | P0_MDIP[2]       |              | correspond to BI_DD±. In 100BASE-TX and 10BASE-T                                                        |
|                   |                              | O_INIDII [2]     |              | modes, MDIP/N[2] are not used.                                                                          |
| 57                | 81                           | P4_MDIN[2]       |              |                                                                                                         |
| 47                | 70                           | P3_MDIN[2]       |              |                                                                                                         |
| 25                | 36                           | P2_MDIN[2]       |              | NOTE: Unused MDI pins must be left floating.                                                            |
| 15                | 25                           | P1_MDIN[2]       |              | * 2                                                                                                     |
| 5                 | 14                           | P0_MDIN[2]       |              | 1 10 W                                                                                                  |
| 55                | 79                           | P4_MDIP[3]       | I/O          | Media Dependent Interface [3].                                                                          |
| 45                | 68                           | P3_MDIP[3]       |              | 624                                                                                                     |
| 23                | 34                           | P2_MDIP[3]       |              | In 1000BASE-T mode in MDI configuration, MDIP/N[3]                                                      |
| 13                | 23                           | P1_MDIP[3]       |              | corresponds to BI_DD±. In MDIX configuration, MDIP/N[3]                                                 |
| 3                 | 12                           | P0_MDIP[3]       | 100          | correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDIP/N[3] are not used.                         |
| 54                | 78                           | P4_MDIN[3]       |              |                                                                                                         |
| 44                | 67                           | P3_MDIN[3]       | 12,7         |                                                                                                         |
| 22                | 33                           | P2_MDIN[3]       | SV.          | NOTE: Unused MDI pins must be left floating.                                                            |
| 12                | 22                           | P1_MDIN[3]       | 1.VL         | ,                                                                                                       |
| 2                 | 11                           | P0_MDIN[3]       | 19.          |                                                                                                         |
|                   |                              | [~]              |              |                                                                                                         |

Doc. No. MV-S106031-01 Rev. --

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 4: Port Status LEDs (Ports 0 to 4)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin #        | Pin Name              | Pin Type                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                 |
|-------------------|-------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 124               | 172                                 | P4_LED                | Typically O,<br>PU                                                                                                                                                                                                                                                        | Parallel multiplexed LED outputs – one for each PHY port. These active low LED pins directly drive the port's LEDs                                                                                                                                          |
| 123               | 171 P3_LED  169 P2_LED  /LED_SEL[1] | ONDA                  | supporting a range from 1 to 4 LEDs per PHY. The cathod of each LED is connected to these pins through a series current limiting resistor. The anode of each LED connects to one of the Cx_LED pins below. The LEDs can be configured to display many options as shown in |                                                                                                                                                                                                                                                             |
| 120               | 168                                 | P1_LED<br>/LED_SEL[0] |                                                                                                                                                                                                                                                                           | Section 2.3.                                                                                                                                                                                                                                                |
| 119               | 167                                 | PO_LED<br>/JUMBO      |                                                                                                                                                                                                                                                                           | The LEDs are turned on whenever RESETn is low (as long as SW_MODE[1:0] is not CPU Attached/Disabled mode) so their functionality can be visually verified during PCB manufacturing testing.                                                                 |
|                   | .440                                | O LLI                 |                                                                                                                                                                                                                                                                           | P[4:0]_LED are multifunction pins which are used to configure the device after a hardware reset. After reset is asserted, the Px_LED pins become inputs and the configuration information below is latched 1 ms after the rising edge of RESETn as follows: |
|                   |                                     |                       |                                                                                                                                                                                                                                                                           | P[2:1]_LED: LED_SEL[1:0] 00 = Link/Activity with Speed by Blink Rate 01 = Link/Activity with Speed by 3 Colors 10 = Separate Link/Activity by Speed 11 = Link/Activity with Separate Speed                                                                  |
| 101k H            |                                     |                       |                                                                                                                                                                                                                                                                           | NOTE: See Section 2.3.1 for a complete description of each of these LED Selections                                                                                                                                                                          |
|                   |                                     |                       |                                                                                                                                                                                                                                                                           | P0_LED: JUMBO 0 = 1522 Byte maximum frame size enabled on all ports 1 = 10K Byte Jumbo maximum frame size enabled on all ports                                                                                                                              |
|                   |                                     |                       |                                                                                                                                                                                                                                                                           | NOTE: This configuration sets an initial value for each port's JumboMode register (Port offset 0x08). An EEPROM or CPU can override the above setting on a port by port basis.                                                                              |
|                   |                                     |                       |                                                                                                                                                                                                                                                                           | P[4:0]_LED are internally pulled high via a resistor so the pins can be left floating when unused. Use a 4.7 kohm resistor to VSS for a configuration low.                                                                                                  |

Table 4: Port Status LEDs (Ports 0 to 4) (Continued)

|                   |                              | •                            |                         | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------------------------|------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                     | Pin Type                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1                 | 1                            | EE_DOUT<br>/EE_IO<br>/C3_LED | I/O, PU                 | Serial EEPROM data out from a 4-wire EEPROM device or Serial EEPROM data I/O to/from a 2-wire EEPROM device and Column 3 for the LEDs. EE_DOUT is serial EEPROM data referenced to EE_CLK used to receive (and send if 2-wire EEPROM) the EEPROM (address 1/) data (to/) from the external serial EEPROM (if present). 2-wire EEPROMs require that this pin is connected to EE_VDDO with a 4.7 kohm pull-up resistor on the net.  EE_DOUT is a multi-function pin which is also used to connect to the anode of LED column 3 for each port, if used (see P[4:0]_LED above).  EE_DOUT is internally pulled high via a resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                         |
| 128               | 176                          | EE_CS<br>/C2_LED<br>/EE_WE   | Typically<br>Output, PD | Serial EEPROM chip select and Column 2 for the LEDs. EE_CS is the 4-wire serial EEPROM chip select referenced to EE_CLK. It is used to enable the external 4-wire serial EEPROM (if present), and to delineate each data transfer. This pin is not used for 2-wire serial EEPROMs.  EE_CS is a multi-function pin which is also used to connect to the anode of LED column 2 for each port, if used (see P[4:0]_LED above).  It is also used to configure the device after a hardware reset. After reset is asserted, EE_CS becomes an input and the configuration information below is latched 1 ms after the rising edge of RESETn as follows:  0 = EEPROM is write protected 1 = EEPROM can be written to (see Section 10 in the 88E6350R/88E6350 Datasheet, Part 2 of 3: Switch Core)  EE_CS is internally pulled low via a resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to EE_VDDO for a configuration high. |



### Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 4: Port Status LEDs (Ports 0 to 4) (Continued)

| Table 4:          | Port Status                  | LEDs (Ports 0 to              | 4) (Continue            | (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------|-------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                      | Pin Type                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 126               | 174                          | EE_CLK<br>/C1_LED<br>/FD_FLOW | Typically<br>Output, PD | Serial EEPROM clock and Column 1 for the LEDs.  EE_CLK is the serial EEPROM clock reference output by the devices. It is used to shift the external serial EEPROM (if installed) to the next data bit so the default values of the internal registers can be overridden.  EE_CLK is a multi-function pin which is also used to connect to the anode of LED column 1 for each port, if used (see P[4:0]_LED above).  It is also used to configure the device after a hardware reset. After reset is asserted, EE_CLK becomes an input and the configuration information below is latched 1 ms after the rising edge of RESETn as follows:  0 = Disable full-duplex flow control on all full-duplex ports 1 = Enable advertisement of full-duplex flow control on all PHYs  Full-duplex flow control requires support from the end station. It is supported on any full-duplex port that has Auto-Negotiation enabled, advertises that it supports Pause (i.e., FD_FLOW = 0x1 at reset), and sees that the end station also supports Pause (from data returned during Auto-Negotiation). |
|                   | £,                           |                               |                         | EE_CLK is internally pulled low via a resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to EE_VDDO for a configuration high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 125               | 173                          | EE_DIN<br>/CO_LED<br>/HD_FLOW | Typically<br>Output, PD | Serial EEPROM data into the 4-wire EEPROM devices and Column 0 for the LEDs. EE_DIN is serial EEPROM data referenced to EE_CLK used to transmit the EEPROM command and address to the external 4-wire serial EEPROM (if present). This pin is not used for 2-wire serial EEPROMs.  EE_DIN is a multi-function pin which is also used to connect to the anode of LED column 0 for each port, if used (see P[4:0]_LED above).  It is also used to configure the device after a hardware reset. After reset is asserted, EE_DIN becomes an input and the configuration information below is latched 1 ms after the rising edge of RESETn as follows:  0 = Disable flow control on all half-duplex ports  1 = Enable "forced collision" flow control on all half-duplex port  Half-duplex flow control is active on all half-duplex ports when enabled.                                                                                                                                                                                                                                    |
|                   |                              | ne EE IO pin only for 2-wir   | CAR                     | EE_DIN is internally pulled low via a resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to EE_VDDO for a configuration high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

<sup>1.</sup> The address is sent out the EE\_IO pin only for 2-wire EEPROMs.

Table 5: GMII/RGMII/MII Interface Enable (Port 5)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name    | Pin Type | Description                                                                                                                                                                                                                                                        |
|-------------------|------------------------------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 73                | 97                           | P5_RGMII_EN | I, PU    | Port 5's GMII/RGMII/MII interface enable (generically referred to as RGMII5).                                                                                                                                                                                      |
|                   |                              |             | O O D A  | <b>NOTE</b> : Port 5 of the 88E6350R device does not support the GMII interface option.                                                                                                                                                                            |
|                   |                              | atrons.     | 4        | Setting this pin high will enable the output drivers on the RGMII5 interface pins, brings link up on Port 5 when P5_MODE pins are set to either 000, 001, 010 or 011 and enables the interface to transmit and receive data if the port's PortState bits allow it. |
|                   |                              | * SLIEN,    |          | NOTE: The 88E6350R device does not support P5_MODE of 000 (GMII).                                                                                                                                                                                                  |
|                   | 400                          | NO.         |          | When this pin is low, RGMII5's output pins will be disabled (i.e., they are tri-stated). P5_RGMII_EN acts as Link status and is reflected in the registers (Port, Offset 0x0).                                                                                     |
|                   | Nil CO                       |             |          | P5_RGMII_EN is internally pulled high so the pin can be left floating to enable Port 5's interface.                                                                                                                                                                |

# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 6: GMII/RGMII/MII Receive Interface (Port 5)

| 00500505                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00500501                                             | Din Nam                                                                                              | D: T     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin #                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 88E6350/<br>88E6351<br>Pin #                         | Pin Name                                                                                             | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 114                                                  | P5_INCLK                                                                                             | I, PU    | Input Clock. INCLK is a reference for INDV and IND. The speed of INCLK is expected to be 125 MHz, 50 MHz, 25 MHz or 2.5 MHz depending upon the speed of the port.  In RGMII mode INCLK is used as RXC.  INCLK is tri-stated during RESETn and it is internally pulled high so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <br><br><br>91<br>90<br>89<br>88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 127<br>126<br>125<br>121<br>120<br>119<br>118<br>117 | P5_IND[7]<br>P5_IND[6]<br>P5_IND[5]<br>P5_IND[4]<br>P5_IND[3]<br>P5_IND[2]<br>P5_IND[1]<br>P5_IND[0] | I, PD    | Input Data. IND[7:0] (or IND[3:0] where appropriate) receives the data octet or nibble to be sent into the switch. IND must be synchronous to INCLK. In 1000BASE GMII mode RXD[7:0] is used (not supported in the 88E6350R device). In 1000BASE RGMII, 200BASE, 100BASE and 10BASE modes RXD[3:0] is used and RXD[7:4] is ignored. In RGMII mode IND[3:0] are used as RXD[3:0].  The IND pins are internally pulled low via resistor so the pins can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 86 Republication of the second | 115                                                  | P5_INDV                                                                                              | I, PD    | Input Data Valid. Input Data Valid is used to indicate when IND[7:0] (or IND[3:0] where appropriate) contains frame information. INDV must be synchronous to INCLK.  In RGMII mode INDV is used as RX_CTL.  INDV is internally pulled low via resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 130                                                  | P5_CRS<br>/MDC_PHY                                                                                   | I/O, PU  | Carrier Sense or Management Data Clock, Master.  Carrier sense is used to indicate that the carrier has been detected on the line. CRS is not synchronous to INCLK. CRS is used for half-duplex modes only and is ignored when the port is in full-duplex. This pin is CRS when the port's MODE = 010, or 011.  Management Data Clock, Master is the reference clock output for the serial management interface (SMI) that connects to an external SMI slave device, typically external PHYs. This pin is MDC_PHY when the port's MODE = 000, 001, 100, 101, 110 or 111.  The Master SMI is used to access registers in any external SMI device (like a PHY) and it is controllable via switch registers.  CRS is internally pulled high via resistor so the pin can be left floating when unused. The function of this pin is determined by the value of the P5_MODE[2:0] pins at the rising edge of RESETn (during RESETn this pin is an input). This pin is not tri-stated by P5 RGMII EN. |

Table 6: GMII/RGMII/MII Receive Interface (Port 5) (Continued)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name            | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------------------------|---------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 95                |                              | P5_COL<br>/MDIO_PHY | I/O, PU  | Collision or Management Data I/O, Master.  Collision is used to indicate both transmit and receive are occurring at the same time in half duplex mode. COL is not synchronous to INCLK. COL is used for half-duplex modes only and is ignored when the port is in full-duplex. This pin is COL when the port's MODE = 010 or 011.  Management Data I/O, Master is used to transfer management data in and out of the device synchronously to MDC_PHY. This pin requires an external pull-up resistor in the range of 4.7K to 10K. This pin is MDIO_PHY when the port's MODE = 000, 001, 100, 101, 110 or 111.  This device uses Device Addresses 0x05 to 0x06 to access the external PHYs for ports 5 to 6 respectively. The Master SMI is used to access registers in any external SMI device (like a PHY) and it is controllable via switch registers.  COL is internally pulled high via resistor so the pin can be left floating when unused. The function of this pin is determined by the value of the P5_MODE[2:0] pins at the rising edge of RESETn (during RESETn this pin is an input). This pin is not tri-stated by P5_RGMII_EN. |

Doc. No. MV-S106031-01 Rev. --

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 7: GMII/MII Transmit Interface (Port 5)

| 88E6350R<br>Pin #                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 88E6350/<br>88E6351<br>Pin # | Pin Name                  | Pin Type        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 82 STATE OF THE ST |                              | P5_GTXCLK<br>/P5_VDDOS[0] | Typically O, PU | Transmit Clock. GTXCLK is a reference for OUTEN and OUTD when the port is in GMII or RGMII mode. The speed of GTXCLK is 125 MHz and is normally only driven when the speed of the port is 1000 Mbps. GTXCLK can be configured to output a 50 MHz, 25 MHz or a 2.5 MHz clock so it can be used as a clock source for P5_INCLK and P5_OUTCLK when no other clock sources are available (see P5_MODE configuration in P5_OUTD's pins).  In RGMII mode, GTXCLK is used as TXC.  GTXCLK is tri-stated during RESETn and when RGMII_EN is low. It is internally pulled high so the pin can be left unconnected if not used.  P5_GTXCLK is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin become an input and the configuration information below is latched at the rising edge of RESETn:  If P5_VDDOS[1], below on P5_OUTEN, is low at the rising edge of RESETn:  0 = The P5_VDDO pins are powered by 2.5 volts  1 = The P5_VDDO pins are powered by 3.3 volts  If P5_VDDOS[1], below on P5_OUTEN, is high at the rising edge of RESETn:  X = The P5_VDDO pins are powered by 1.8 volts  See P5_VDDO for the list of pins that are powered by this rail.  P5_GTXCLK is tri-stated during RESETn or when P5_RGMII_EN is low. GTXCLK is internally pulled high via a resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to VSS for a configuration low. |

GMII/MII Transmit Interface (Port 5) (Continued) Table 7:

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                 | Pin Type        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|------------------------------|--------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81                | 110                          | P5_OUTEN<br>/P5_VDDOS[1] | Typically O, PD | Output Enable. Output enable is used to indicate when OUTD[7:0] (or OUTD[3:0] where appropriate) contains frame information. OUTEN is synchronous to GTXCLK in 1000BASE GMII and RGMII mode. It is synchronous to OUTCLK in 200BASE, 100BASE and 10BASE modes.  In RGMII mode, OUTEN is used as TX_CTL.  P5_OUTEN is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin become an input and the configuration information below is latched at the rising edge of RESETn:  0 = The P5_VDDO pins are powered by 2.5 or 3.3 volts (P5_VDDOS[0], above on P5_GTXCLK, is used to select between 2.5 & 3.3 volts)  1 = The P5_VDDO pins are powered by 1.8 volts  See P5_VDDO for the list of pins that are powered by this rail.  P5_OUTEN is tri-stated during RESETn or when P5_RGMII_EN is low. OUTEN is internally pulled low via resistor so the pin can be left floating when unused. Use a 4.7K ohm resistor to VDDO for a configuration high. |
| 83<br>NOTHER A    | 112                          | P5_OUTCLK                | I, PU           | Output Clock. OUTCLK is an input clock reference for OUTEN and OUTD[3:0] when the port is in MII mode. The speed of OUTCLK is 50 MHz, 25 MHz or 2.5 MHz depending the speed of the port.  OUTCLK is internally pulled high via resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



### Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and **Electrical Specifications**

#### **GMII/MII Transmit Interface (Port 5) (Continued)** Table 7:

| 88E6350R | 0056250/         | Pin Name                  | Pin Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                 |
|----------|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin #    | 88E6351<br>Pin # | riii Naiiie               | Pili Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                 |
|          | 99               | P5_OUTD[7]<br>/ADDR[3]    | Typically O,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Output Data. OUTD[7:0] (or OUTD[3:0] where appropriate) outputs the data octet or nibble to be transmitted from the switch. OUTD is synchronous to GTXCLK in 1000BASE                                                                                       |
|          | 100              | P5_OUTD[6]<br>/ADDR[2]    | The state of the s | GMII or RGMII mode. In 200BASE, 100BASE, and 10BASE modes, OUTD[3:0] is synchronous to OUTCLK and OUTD[7:4] is ignored.                                                                                                                                     |
|          | 101              | P5_OUTD[5]<br>/ADDR[1]    | 06FD,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | In RGMII mode, OUTD[3:0] are used as TXD[3:0].                                                                                                                                                                                                              |
|          | 102              | P5_OUTD[4]<br>/P5_MODE[2] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5_OUTD are multi-function pins used to configure the device during a hardware reset. When reset is asserted, these pins become inputs and the configuration                                                                                                |
| 76       | 105              | P5_OUTD[3]<br>/P5_MODE[1] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | information below is latched at the rising edge of RESETn as follows:  OUTD[4:2] = P5_MODE[2:0] (MODE[2] in 176 LQFP only)                                                                                                                                  |
| 77       | 106              | P5_OUTD[2]<br>/P5_MODE[0] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OUTD[1], [7:5], [0] = ADDR[4:0] (ADDR[3:1] in 176 LQFP only)                                                                                                                                                                                                |
| 78       | 107              | P5_OUTD[1]<br>/ADDR[4]    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5_MODE[2:0] sets Port 5's Mode of operation as follows:<br>000 = GMII with P5_GTXCLK = 125 MHz <sup>1</sup> (1000BASE)<br>001 = RGMII with P5_GTXCLK = 125 MHz <sup>2</sup> (1000BASE)                                                                     |
| 79       | 108              | P5_OUTD[0]<br>/ADDR[0]    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 010 = MII with P5_GTXCLK = 25 or 50 MHz <sup>3</sup> (100 or 200BASE)  011 = MII with P5_GTXCLK = 2.5 MHz (10BASE)                                                                                                                                          |
| المارية  | 3                |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100 = Port 5 disabled (with its pins tri-stated <sup>4</sup> ) 101 = Port 5 disabled (with its pins tri-stated <sup>4</sup> ) 110 = Port 5 disabled (with its pins tri-stated <sup>4</sup> ) 111 = Port 5 disabled (with its pins tri-stated <sup>4</sup> ) |
| STON TO  |                  |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ADDR[4:0] sets the device's SMI address. If ADDR[4:0] are all 0's the device is configured in single device addressing mode.                                                                                                                                |
|          |                  |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NOTE: ADDR[3:1] are always zero in the 128 TQFP package.                                                                                                                                                                                                    |
|          |                  |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5_OUTD pins are tri-stated during RESETn or when P5_RGMII_EN is low. OUTD pins are internally pulled low via resistor so the pins can be left floating when unused. Use a 4.7K ohm resistor to P5_VDDO for a configuration high.                           |

- The GMII mode on this port cannot be used to connect to an external GMII triple speed PHY They are intended to be connected to a full duplex gigabit device like a CPU port. P5\_CRS and P5\_COL are not tri-stated in this mode.
   The RGMII mode on this port can be used to connect to a external RGMII triple speed PHY as long as the PHY's SMI address is set to 0x05 and the PHY's MDC & MDIO lines are connected to P5\_CRS & P5\_COL respectively.
   In this mode P5\_GTX\_CLK comes up running at 25 MHz. It can be changed to 50 MHz for 200BASE mode speed by writing to a register (200BASE in Port offset 0x00 bit 6.
   P5\_CRS and P5\_COL are not tri-stated in these modes.

Table 8: GMII/RGMII/MII Interface Enable (Port 6)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name    | Pin Type | Description                                                                                                                                                                                                                                                       |
|-------------------|------------------------------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 96                | 132                          | P6_RGMII_EN | I, PU    | Port 6's GMII/RGMII/MII interface enable (generically referred to as RGMII6).                                                                                                                                                                                     |
|                   |                              |             | O DA     | NOTE: Port 6 of the 88E6350R device does not support the GMII interface option.                                                                                                                                                                                   |
|                   |                              | Arons (     | 4        | Setting this pin high will enable the output drivers on the RGMII6 interface pins, bring link up on Port 6 when P6_MODE pins are set to either 000, 001, 010 or 011, and enable the interface to transmit and receive data if the port's PortState bits allow it. |
|                   |                              | * SLIP.     |          | NOTE: The 88E6350R device does not support P6_MODE of 000 (GMII)                                                                                                                                                                                                  |
|                   | 100                          | S III       |          | When this pin is low, RGMII6's output pins will be disabled (i.e., they are tri-stated). P6_RGMII_EN acts as Link status and is reflected in the registers (Port, Offset 0x0).                                                                                    |
|                   | Nik CO                       |             |          | P6_RGMII_EN is internally pulled high so the pin can be left floating to enable Port 6's interface.                                                                                                                                                               |

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 9: GMII/RGMII/MII Receive Interface (Port 6)

| 88E6350R<br>Pin #             | 88E6350/<br>88E6351<br>Pin #                         | Pin Name                                                                        | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 108                           | 149                                                  | P6_INCLK                                                                        | I, PU    | Input Clock. INCLK is a reference for INDV and IND. The speed of INCLK is expected to be 125 MHz, 50 MHz, 25 MHz or 2.5 MHz depending upon the speed of the port.  In RGMII mode, INCLK is used as RXC.  INCLK is tri-stated during RESETn and it is internally pulled high so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <br><br><br>114<br>113<br>112 | 161<br>160<br>159<br>156<br>155<br>154<br>153<br>152 | P6_IND[7] P6_IND[6] P6_IND[5] P6_IND[4] P6_IND[3] P6_IND[2] P6_IND[1] P6_IND[0] | I, PD    | Input Data. IND[7:0] (or IND[3:0] where appropriate) receives the data octet or nibble to be sent into the switch. IND must be synchronous to INCLK. In 1000BASE GMII mode, RXD[7:0] is used (not supported in the 88E6350R device). In 1000 BASE RGMII, 200BASE, 100BASE and 10BASE modes RXD[3:0] is used and RXD[7:4] is ignored. In RGMII mode, IND[3:0] are used as RXD[3:0].  The IND pins are internally pulled low via resistor so the pins can be left floating when unused.                                                                                                                                                                                                                                                                                            |
| 109                           | 150                                                  | P6_INDV                                                                         | I, PD    | Input Data Valid. Input Data Valid is used to indicate when IND[7:0] (or IND[3:0] where appropriate) contains frame information. INDV must be synchronous to INCLK.  In RGMII mode INDV is used as RX_CTL.  INDV is internally pulled low via resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 117                           | 164                                                  | P6_CRS<br>/GPIO[0]                                                              | I, PU    | Carrier Sense or General Purpose Input Output.  Carrier sense is used to indicate carrier has been detected on the line. CRS is not synchronous to INCLK. CRS is used for half-duplex modes only and is ignored when the port is in full-duplex. This pin is CRS when the port's MODE = 000, 010 or 011.  GPIO[0] is a general purpose input/output pin whose direction and data is controllable via switch registers. This pin is GPIO[0] when the port's MODE = 001, 100, 101, 110 or 111.  CRS is internally pulled high via resistor so the pin can be left floating when unused. The function of this pin is determined by the value of the P6_MODE[2:0] pins at the rising edge of RESETn (during RESETn this pin is an input). This pin is not tri-stated by P6_RGMII_EN. |

GMII/RGMII/MII Receive Interface (Port 6) (Continued) Table 9:

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name           | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|------------------------------|--------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 118               | 165                          | P6_COL<br>/GPIO[1] | I/O, PU  | Collision or General Purpose Input Output.  Collision is used to indicate both transmit and receive are occurring at the same time in half duplex mode. COL is not synchronous to INCLK. COL is used for half-duplex modes only and is ignored when the port is in full-duplex. This pin is COL when the port's MODE = 000, 010 or 011.  GPIO[1] is a general purpose input/output pin whose direction and data is controllable via switch registers. This pin is GPIO[1] when the port's MODE = 001, 100, 101, 110 or 111.  COL is internally pulled high via resistor so the pin can be left floating when unused. The function of this pin is determined by the value of the P6_MODE[2:0] pins at the rising edge of RESETn (during RESETn this pin is an input). This pin is not tri-stated by P6_RGMII_EN. |

Doc. No. MV-S106031-01 Rev. --

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 10: GMII/RGMII/MII Transmit Interface (Port 6)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name               | Pin Type        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|------------------------------|------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 146                          | P6_GTXCLK /P6_VDDOS[0] | Typically O, PU | Transmit Clock. GTXCLK is a reference for OUTEN and OUTD when the port is in GMII or RGMII mode. The speed of GTXCLK is 125 MHz and is normally only driven when the speed of the port is 1000 Mbps. GTXCLK can be configured to output a 50 MHz, 25 MHz or a 2.5 MHz clock so it can be used as a clock source for P6_INCLK and P6_OUTCLK when no other clock sources are available (see P6_MODE configuration in P6_OUTD's pins).  In RGMII mode, GTXCLK is used as TXC.  GTXCLK is tri-stated during RESETn and when RGMII_EN is low. It is internally pulled high so the pin can be left unconnected if not used.  P6_GTXCLK is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin become an input and the configuration information below is latched at the rising edge of RESETn:  If P6_VDDOS[1], below on P6_OUTEN, is low at the rising edge of RESETn:  0 = The P6_VDDO pins are powered by 2.5 volts  1 = The P6_VDDO pins are powered by 3.3 volts  If P6_VDDOS[1], below on P6_OUTEN, is high at the rising edge of RESETn:  X = The P6_VDDO pins are powered by 1.8 volts  See P6_VDDO for the list of pins that are powered by this rail.  P6_GTXCLK is tri-stated during RESETn or when P6_RGMII_EN is low. GTXCLK is internally pulled high via a resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to VSS for a configuration low. |

Table 10: GMII/RGMII/MII Transmit Interface (Port 6) (Continued)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                 | Pin Type        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|------------------------------|--------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 104               | 145                          | P6_OUTEN/<br>P6_VDDOS[1] | Typically O, PD | Output Enable. Output enable is used to indicate when OUTD[7:0] (or OUTD[3:0] where appropriate) contains frame information. OUTEN is synchronous to GTXCLK in 1000BASE GMII and RGMII mode. It is synchronous to OUTCLK in 200BASE, 100BASE, and 10BASE modes.  In RGMII mode, OUTEN is used as TX_CTL.  P6_OUTEN is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin become an input and the configuration information below is latched at the rising edge of RESETn:  0 = The P6_VDDO pins are powered by 2.5 or 3.3 volts (P6_VDDOS[0], above on P6_GTXCLK, is used to select between 2.5 & 3.3 volts)  1 = The P6_VDDO pins are powered by 1.8 volts  See P6_VDDO for the list of pins that are powered by this rail.  P6_OUTEN is tri-stated during RESETn or when P6_RGMII_EN is low. OUTEN is internally pulled low via resistor so the pin can be left floating when unused. Use a 4.7K ohm resistor to VDDO for a configuration high. |
| 106               | 147                          | P6_OUTCLK                | I, PU           | Output Clock. OUTCLK is an input clock reference for OUTEN and OUTD[3:0] when the port is in MII mode. The speed of OUTCLK is 50 MHz, 25 MHz or 2.5 MHz depending the speed of the.  OUTCLK is internally pulled high via resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

### Table 10: GMII/RGMII/MII Transmit Interface (Port 6) (Continued)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                   | Pin Type           | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|------------------------------|----------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 134                          | P6_OUTD[7]<br>/USER[2]     | Typically O,<br>PD | Output Data. OUTD[7:0] (or OUTD[3:0] where appropriate) outputs the data octet or nibble to be transmitted from the switch. OUTD is synchronous to GTXCLK in 1000BASE                                                                                                                                                                                                                                                               |
|                   | 135                          | P6_OUTD[6]<br>/USER[1]     |                    | GMII or RGMII mode. In 200BASE, 100BASE and 10BASE modes OUTD[3:0] is synchronous to OUTCLK and OUTD[7:4] is ignored.                                                                                                                                                                                                                                                                                                               |
|                   | 136                          | P6_OUTD[5]<br>/USER[0]     | O OF               | In RGMII mode, OUTD[3:0] are used as TXD[3:0].                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | 137                          | P6_OUTD[4]<br>/P6_MODE[2]  |                    | P6_OUTD are multi-function pins used to configure the device during a hardware reset. When reset is asserted, these pins become inputs and the configuration                                                                                                                                                                                                                                                                        |
| 99                | 140                          | P6_OUTD[3]<br>/P6_MODE[1]  | ,                  | information below is latched at the rising edge of RESETn as follows:  OUTD[4:2] = P6_MODE[2:0] (MODE[2] in 176 LQFP only)                                                                                                                                                                                                                                                                                                          |
| 100               | 141                          | P6_OUTD[2]<br>/P6_MODE[0]  |                    | OUTD[1:0] = RMU_MODE[1:0]<br>OUTD[7:5] = USER[2:0] (USER[2:0] in 176 LQFP only)                                                                                                                                                                                                                                                                                                                                                     |
| 101               | 142                          | P6_OUTD[1]<br>/RMU_MODE[1] |                    | P6_MODE[2:0] sets Port 6's Mode of operation as follows:<br>000 = GMII with P6_GTXCLK = 125 MHz <sup>1</sup> (1000BASE)<br>001 = RGMII with P6_GTXCLK = 125 MHz <sup>2</sup> (1000BASE)                                                                                                                                                                                                                                             |
| 102               | 143                          | P6_OUTD[0]<br>/RMU_MODE[0] |                    | 010 = MII with P6_GTXCLK = 25 or 50 MHz <sup>3</sup> (100 or 200BASE)  011 = MII with P6_GTXCLK = 2.5 MHz (10BASE)  100 = Port 6 disabled (with its pins tri-stated <sup>4</sup> )  101 = Port 6 disabled (with its pins tri-stated <sup>4</sup> )  110 = Port 6 disabled (with its pins tri-stated <sup>4</sup> )                                                                                                                  |
| SO HELLY          |                              |                            |                    | 111 = Port 6 disabled (with its pins tri-stated <sup>4</sup> )  RMU_MODE[1:0] configures the Remote Management Unit (RMU) as follows: 000 = RMU disabled. 001 = RMU is enabled on Port 4 010 = RMU is enabled on Port 5 011 = Reserved for future use  USER[2:0] are user definable configuration pins. The value on these pins is latched on the rising edge of RESETn and the latched values are accessible via switch registers. |
|                   |                              |                            | 4                  | P6_OUTD pins are tri-stated during RESETn or when P6_RGMII_EN is low. OUTD pins are internally pulled low via resistor so the pins can be left floating when unused. Use a 4.7K ohm resistor to P6_VDDO for a configuration high.                                                                                                                                                                                                   |

- The GMII mode on this port can be used to connect to an external GMII triple speed PHY as long as the PHY's SMI address is set to 0x06
  and the PHY's MDC & MDIO lines are connected to P6\_CRS & P6\_COL respectively and Port 6 is configured in a mode such that its
  CRS/COL pins are the MDC\_PHY/MDIO\_PHY lines.
- 2. The RGMII mode on this port can be used to connect to a external RGMII triple speed PHY as long as the PHY's SMI address is set to 0x06 and the PHY's MDC & MDIO lines are connected to P6\_CRS & P6\_COL respectively and Port 6 is configured in a mode such that its CRS/COL pins are the MDC\_PHY/MDIO\_PHY lines.
- In this mode P6\_GTX\_CLK comes up running at 25 MHz. It can be changed to 50 MHz for 200BASE mode speed by writing to a register (200BASE in Port offset 0x00 bit 6.
- 4. P6 CRS and P6 COL are not tri-stated in these modes.

Table 11: System and Register Access Interface

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name | Pin Type  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|------------------------------|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70                | 94                           | MDC_CPU  | ON CHANGE | Management Data Clock, Slave. MDC_CPU is the reference clock input for the serial management interface (SMI) that connects to an external SMI master, typically a CPU. A continuous clock stream is not expected. The maximum frequency supported is 20.0 MHz.  The CPU's SMI interface is used to access the device's registers but it cannot be used until the device's INTn pin becomes active low (indicating the Register Loader is done processing the EEPROM or that no EEPROM was present).                                                       |
|                   |                              | *SLIK    |           | MDC_CPU is internally pulled high via a resistor so it can be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 71                | 95                           | MDIO_CPU | I/O       | Management Data I/O, Slave. MDIO_CPU is used to transfer management data in and out of the device synchronously to MDC_CPU. This pin requires an external pull-up resistor in the range of 4.7K to 10K.                                                                                                                                                                                                                                                                                                                                                   |
| , Val             | 8,61                         |          |           | The device uses one or all of the 32 possible SMI port addresses (two modes are supported). The address(es) that are used are selectable using the P5_OUTD/ADDR configuration pins.  MDIO_CPU is internally pulled high via a resistor so it can                                                                                                                                                                                                                                                                                                          |
| 47.7              |                              |          |           | be left floating when unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 72                | 96                           | INTn     | D         | INTn is an active low, open drain pin that is asserted to indicate an unmasked interrupt event occurred. A single external pull-up resistor is required somewhere on this interrupt net for it to go high when it is inactive.  The INTn pin will go active low which indicates the MDC_CPU/MDIO_CPU interface is available for use. The CPU SMI interface cannot be used while the Register Loader is processing an EEPROM, if one is present.                                                                                                           |
| 68                | 92                           | RESETn   |           | Hardware reset. Active low. The device is configured during reset. When RESETn is low some configuration pins become inputs and the value seen on these pins is latched on the rising edge of RESETn or some time after. Other configuration pins are active during RESETn low and become inputs after RESETn rises. These pins latch their configuration data sometime after RESETn rises and then these pins become their defined function. Refer to Section 3.6.1, Receiver AC Characteristics, on page 79 for Reset and Configuration Timing details. |

Doc. No. MV-S106031-01 Rev. --

# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

**Table 12: Switch Configuration Interface** 

| Table 12: Switch Configuration Interface |                              |            |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|------------------------------------------|------------------------------|------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 88E6350R<br>Pin #                        | 88E6350/<br>88E6351<br>Pin # | Pin Name   | Pin Type                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 66 67                                    | 90 91                        | SW_MODE[0] | I, PU I, PD III III III III III III III III III I | Switch Mode. These pins are used to configure the device after reset. Switch Mode pins work as follows:  00 = Test mode 01 = Reserved 10 = Unmanaged/Forwarding mode (default) 11 = CPU Attached/Disabled mode  The Test mode should not be used as it is meant for chip testing only.  Unmanaged/Forwarding mode does the following:  • Turns on all the LEDs during RESETn low  • Sets all switch port's PortStates to Forwarding  • Sets all switch port's PortStates to Forwarding  • Sets all the PHYs in the Powered Up state  CPU Attached/Disabled mode does the following:  • Prevents the LEDs from turning on during RESETn low  • Sets all switch port's PortState to Disabled  • Sets all the PHYs in the Powered Down state  All modes, except the Test mode, will look for and read any EEPROM that may be present. If no EEPROM is present or when the end of the EEPROM data is reached (by an EEPROM Halt op code) the device's INTn pin will go active low. This indicates the Register Loader is done accessing the registers and that the CPU SMI register interface is now available for use (see MDC_CPU & MDIO_CPU).  The CPU Attached mode is required for managed switches and routers. This mode allows the CPU to boot and properly configure the switch before allowing packets to flow. This is critical for routers as WAN packets must not flow directly to the LAN ports, and vice versa (which they would in the Unmanaged mode until the CPU is ready to communicate with its link partners. The LEDs do not turn on so they can be used by software.  The Unmanaged mode is required when no CPU is available to manage or bring up the switch. This mode gets the switch ready without the need of an EEPROM, although an EEPROM can also be used. In this mode the LEDs are turned on so they can be inspected easily during manufacturing testing.  SW_MODE[1:0] are not latched on the rising edge of RESETn and they must remain static for proper device operation. They are internally set to 10 so the pins can be left unconnected to enable the Unmanaged/Forwarding mode. |  |  |

Table 13: GPIO

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name                                                 | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|------------------------------|----------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 166<br>162<br>128            | GPIO[2]<br>GPIO[3]<br>GPIO[4]                            | I/O, PU  | General Purpose Input/Output.  At RESETn, these pins become General Purpose Input Output (GPIO[2], GPIO[3], and GPIO[4]) whose direction is set as an input. As a GPIO, these pin's direction and data is controllable via switch registers.  GPIO[2], GPIO[3], and GPIO[4] are internally pulled high via resistor so the pins can be left floating when unused.                                                                                                                                   |
|                   | 57                           | GPIO[5]  (SE_RCLK0/GPIO[ 5] for the 88E6351 device only) | I/O, PD  | General Purpose Input/Output.  At RESETn, this pin becomes a General Purpose Input Output (GPIO[5]) whose direction is set as an input. As a GPIO this pin's direction and data is controllable via switch registers.  GPIO[5] is internally pulled low via resistor so the pin can be left floating when unused.  For the 88E6351 device, SE_RCLK0/GPIO[5] is a multifunction pin that is also used to determine the Power on reset value for the SE_RCLK0 pin. See Table 15 for SE_RCLK0 details. |
| SO THE ST         | 56                           | GPIO[6]  (SE_RCLK1/GPIO[ 6] for the 88E6351 device only) | I/O, PD  | General Purpose Input/Output.  At RESETn, this pin becomes a General Purpose Input Output (GPIO[6]) whose direction is set as an input. As a GPIO this pin's direction and data is controllable via switch registers.  GPIO[6] is internally pulled low via resistor so the pin can be left floating when unused.  For the 88E6351 device, SE_RCLK1/GPIO[6] is a multifunction pin that is also used to determine the Power on reset value for the SE_RCLK1 pin. See Table 15 for SE_RCLK1 details. |

Doc. No. MV-S106031-01 Rev. --

Table 14: Precise Timing Protocol (PTP) Timing Application Interface (TAI)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name   | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|------------------------------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 61                           | PTP_EXTCLK | I, PU    | Precise Timing Protocol External Clock input.  The precise time core inside the device needs a time stamping clock (typically 125 MHz) to time stamp the PTP event messages. For high accuracy applications the time stamping clock which is syntonized (frequency locked) with respect to the PTP Grand Master clock can be supplied into the device via this pin. The device does not assume anything about the method and apparatus used for syntonizing the clocks.  At RESETn the PTP time stamping clock runs off of the internal 125 MHz free running clock. Use PTP Ext Clk Sel register (AVB Policy Global offset 0x0B) to select this pin as the PTP time stamping clock.  PTP_EXTCLK is internally pulled high via resistor so the pin can be left floating when unused. |
| SON THE THE       | 60                           | PTP_EVREQ  | I, PD    | Precise Timing Protocol Event Request.  This pin acts as a Precise Timing Protocol engine Event request input. The device assists in keeping track of external events on a given system by observing a low to high transition on this pin and capturing the 32-bit PTP Global Time Register into the Event Capture Register (TAI Global Status register, Offset 0x0A & 0x0B) on that rising edge.  Please refer to section xxx for further detailed options on the Event Capture interface support.  PTP_EVREQ is internally pulled low via resistor so the pin can be left floating when unused.                                                                                                                                                                                   |

Table 14: Precise Timing Protocol (PTP) Timing Application Interface (TAI) (Continued)

| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name             | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|------------------------------|----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42                | 59                           | PTP_TRIG/<br>S_VDDOS | I/O, PU  | Precise Timing Protocol Trigger Generate.  This pin acts as a Precise Timing Protocol engine Trigger generate output. The device assists in keeping external devices on the system to be PTP synchronized by generating timing based pulse(s) on this pin. The output can be configured both in pulse and/or clock mode. The timing of the output is controlled by a 32-bit PTP TriggerGenAmt (TAI Global Control, Offset 0x2 & 0x3), an enable bit TrigGenReq (TAI Global Config, Offset 0x0) and a mode bit TrigMode (TAI Global Config, Offset 0x1).  PTP_TRIG/S_VDDOS is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin becomes an input, and the configuration information below is latched at the rising edge of RESETn:  0 = The VDDO_S pins are powered by 2.5 volts 1 = The VDDO_S pins are powered by 3.3 volts See VDDO_S in Table 17 for the list of pins that are powered by this rail.  Please refer to section xxx for further detailed options on the Trigger Generate interface support.  PTP_TRIG/S_VDDOS is internally pulled high via resistor so the pin can be left floating when unused. Use a 4.7 kohm resistor to VSS for a configuration low. |

Doc. No. MV-S106031-01 Rev. --

# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 15: Synchronous Ethernet Interface (88E6351 Device only)

| 88E6351<br>Pin # | Pin Name             | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 57               | SE_RCLK0<br>/GPIO[5] | O, PD    | Synchronous Ethernet Primary recovered clock output.  This pin can output a 25 MHz clock that is frequency matched to any one of the physical PHYs receiver blocks inside the device. In this mode this pin is always 25 MHz regardless of the PHY's link speed.Both the primary and the secondary recovered clock outputs can be configured to output the same frequency clock output (i.e., they are both connected to the same PHY). The Power on reset output value for this pin is GPIO[5]. See Table 13 for GPIO[5] details. See section??? on how to configure this pin as a recovered clock.  At RESETn, this pin becomes a General Purpose Input Output (GPIO[5]) whose direction is set as an input. As a GPIO this pin's direction and data is controllable via switch registers.  SE_RCLK0/GPIO[5] is internally pulled low via resistor so the pin can be left floating when unused.    |
|                  | SE_RCLK1<br>/GPIO[6] | O, PD    | Synchronous Ethernet Secondary recovered clock output.  This pin can output a 25 MHz clock that is frequency matched to any one of the physical PHYs receiver blocks inside the device. In this mode this pin is always 25 MHz regardless of the PHY's link speed. Both the primary and the secondary recovered clock outputs can be configured to output the same frequency clock output (i.e., they are both connected to the same PHY). The Power on reset output value for this pin is GPIO[6]. See Table 13 for GPIO[6] details. See section??? on how to configure this pin as a recovered clock.  At RESETn, this pin becomes a General Purpose Input Output (GPIO[6]) whose direction is set as an input. As a GPIO this pin's direction and data is controllable via switch registers.  SE_RCLK1/GPIO[6] is internally pulled low via resistor so the pin can be left floating when unused. |

Table 16: Reference and Clock

|                   | Reference a                    | ila Glook           |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|--------------------------------|---------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin #   | Pin Name            | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 32                | 44                             | RSET                | Analog   | Resistor Current reference. A 4.99 kohm 1% resistor is placed between the RSET and VSS. This resistor is used to set an internal bias reference current.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 37                | 51                             | XTAL_IN             | OS TOP'S | 25 MHz system reference clock input provided from the board. The clock source can come from an external crystal or an external oscillator. This is the only clock required. Refer to Section 3.6.2, Clock Timing, on page 80 for timing requirements. The XTAL_IN pin requires a 1.8V input.                                                                                                                                                                                                                                                                                                                                                                                     |
| 38                | 52                             | XTAL_OUT            | 0        | System reference clock output provided to the board. This output can only be used to drive an external crystal. It cannot be used to drive external logic. If an external oscillator is used this pin should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 35                | 49                             | XTAL_GND            | I        | Analog Ground for the XTAL. The external crystal circuit requires capacitors to be connected to the XTAL_IN and XTAL_OUT pins. The other side of these capacitors must be connected to this pin instead of being directly connected to the ground plane. Use as short of a trace as possible.                                                                                                                                                                                                                                                                                                                                                                                    |
| - CONTRACTOR      | 50<br>(88E6351<br>Device only) | SE_SCLK             |          | Synchronous Ethernet Source Clock. This is a 25 MHz reference clock which can be used as a synchronous clock input from the board or system.  Each PHY, via a PHY register, can select this clock input as its reference clock input instead of using the default XTAL_IN input.  SE_CLK is internally pulled low via a resistor so the pin can be left floating when unused.                                                                                                                                                                                                                                                                                                    |
|                   | 122                            | CLK125<br>/CLK125EN | O, PD    | 125 MHz Clock. When enabled, CLK125 is a free running 125 MHz clock that is asynchronous to all other clocks. CLK125 will always be 125 MHz unless its disabled, then its tri-stated.  CLK125 is a multi-function pin used to configure the device during a hardware reset. When reset is asserted, this pin become an input and the configuration information below is latched at the rising edge of RESETn as follows:  0 = CLK125 is disabled (tri-stated)  1 = CLK125 is enabled  CLK125 is tri-stated during RESETn. CLK125 is internally pulled low via resistor so the pin can be left floating when unused. Use a 4.7K ohm resistor to P5_VDDO for a configuration high. |

#### Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and **Electrical Specifications**

Table 17: Power and Ground

| 14510 1              | 7: Power and                 | Orouna                                   |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------|------------------------------|------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E635<br>Pin #      | 88E6350/<br>88E6351<br>Pin # | Pin Name                                 | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 75<br>84<br>92       | 104<br>113<br>123            | P5_VDDO                                  | Power    | Power to pin numbers 88 to 131 in the 176-pin TQFP, pin numbers 64 to 95 in the 128-pin TQFP. P5_VDDO must be connected to 3.3V for 3.3V I/O, 2.5V for 2.5V I/O or 1.8V for 1.8V I/O (and P5_VDDOS[1:0] must be configured accordingly – see P5_OUTEN & P5_GTXCLK).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 98<br>107<br>115     | 139<br>148<br>157            | P6_VDDO                                  | Power    | Power to pin numbers 132 to 165 in the 176-pin TQFP, pin numbers 96 to 118 in the 128-pin TQFP. P6_VDDO must be connected to 3.3V for 3.3V I/O, 2.5V for 2.5V I/O or 1.8V for 1.8V I/O (and P6_VDDOS[1:0] must be configured accordingly – see P6_OUTEN & P6_GTXCLK).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 122<br>127           | 170<br>175                   | EE_VDDO                                  | Power    | Power to pin numbers 166 to 176 and pin 1 in the 176-pin TQFP, pin numbers 119 to 128 and pin 1 in the 128-pin TQFP. EE_VDDO must be connected to 3.3V for 3.3V I/O or 2.5V for 2.5V I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 61<br>56<br>51<br>46 | 85<br>80<br>74<br>69         | P4_AVDD<br>P4_AVDD<br>P3_AVDD<br>P3_AVDD | Power    | 1.8V Power to analog core used to power each Gig PHY interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 29<br>24<br>19<br>14 | 40<br>35<br>29<br>24         | P2_AVDD<br>P2_AVDD<br>P1_AVDD<br>P1_AVDD |          | Clestonic Control of the Control of  |
| 9                    | 18<br>13                     | P0_AVDD<br>P0_AVDD                       |          | and the second s |
| 33<br>39             | 45<br>53                     | AVDD                                     | Power    | Gigabit PHY 1.8V power to analog core used to power the on-chip PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 41                   | 58                           | VDDO_S                                   | Power    | 2.5V or 3.3V power for I/O pins.  For the 88E6350R device (128-pin TQFP package): For 2.5V operation, this pin must be connected to 2.5V and pin 42 must be pulled low with 4.7 kohm resistor. For 3.3V operation, this pin must be connected to 3.3V and pin 42 must be pulled high with 4.7 kohm resistor. If pin 42 is not used, this pin must be connected to either 1.8V, 2.5V, or 3.3V.  For the 88E6350 device and the 88E6351R device (176-pin TQFP package): This pin is 2.5V or 3.3V power for I/O pins 56 - 61. For 2.5V operation, this pin must be connected to 2.5V and pin 59 must pulled low with a 4.7 kohm resistor. For 3.3V operation, this pin must be connected to 3.3V and pin 59 must be pulled high with 4.7 kohm resistor. If pins 56 - 61 are not used, this pin must be connected to either 1.8V, 2.5V, or 3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 17: Power and Ground (Continued)

|                   |                              |           | •                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|------------------------------|-----------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 88E6350R<br>Pin # | 88E6350/<br>88E6351<br>Pin # | Pin Name  | Pin Type                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 40                | 55                           | VDDO_CORE | Power                                  | 1.0V power to the digital core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 43                | 62                           |           | 4                                      | Dr. Control of the Co |
| 69                | 93                           |           | \ \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 74                | 98                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 80                | 103                          |           | 2, 1k                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 87                | 109                          |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 93                | 116                          |           | 0,77                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 97                | 124                          | 4,5       | 2                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 103               | 129                          |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 110               | 133                          | 0,5       |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 116               | 138                          | 16.4      |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 144                          |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 151                          | 0         |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 158                          | C. C.     |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 163                          | * 2/      |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 10                           | VSS       | Ground                                 | Ground to device. These ground pins are used to isolate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | 21                           |           |                                        | the neighboring high speed interfaces from one another.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | 32                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 43                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 54                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 66                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 77                           |           |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EPAD              | EPAD                         | VSS       | Ground                                 | Ground to device. The 88E6350R device is packaged in a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   |                              |           |                                        | 128-pin TQFP package with an EPAD (exposed die pad)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                   | 2                            |           |                                        | on the bottom of the package. The 88E6350/88E6351                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0,0               |                              |           |                                        | devices are packaged in a 176-pin TQFP package with an                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12.0              |                              |           |                                        | EPAD (exposed die pad) on the bottom of the package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7, ,              |                              |           |                                        | This EPAD must be soldered to VSS as it is the main VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <b>1</b> 20       |                              |           |                                        | connection on the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0                 |                              |           |                                        | The location and dimensions of the EPAD can be found in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7                 |                              |           |                                        | Section 4, Package Mechanical Dimensions, on page 97.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                   |                              |           |                                        | See the Marvell® EPAD Layout Guidelines Application                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                   |                              |           |                                        | Note for EPAD layout details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   | <u> </u>                     | l         | <u> </u>                               | 7.0.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Doc. No. MV-S106031-01 Rev. --

Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

**Table 18: No Connect** 

| 88E6350R<br>Pin # | 88E6350/<br>Pin # | 88E6351<br>Pin # | Pin Name                              | Pin Type | Description                              |
|-------------------|-------------------|------------------|---------------------------------------|----------|------------------------------------------|
| 34                | 2                 | 2                | NC                                    | 2.0      | No Connect. Do not connect these pins to |
| 36                | 3                 | 3                | 4                                     | N. Cr.   | anything. These pins must be left        |
| 64                | 4                 | 4                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |          | unconnected.                             |
| 65                | 5                 | 5                |                                       |          |                                          |
|                   | 6                 | 6                | 22 TK                                 |          |                                          |
|                   | 7                 | 7                |                                       |          |                                          |
|                   | 8                 | 8                | .074                                  |          |                                          |
|                   | 9                 | 9                | 0                                     |          |                                          |
|                   | 46                | 46               | V () >                                |          |                                          |
|                   | 47                | 47               | O                                     |          |                                          |
|                   | 48                | 48               |                                       |          |                                          |
|                   | 50                | 63               |                                       |          |                                          |
|                   | 63                | 64               |                                       |          |                                          |
|                   | 64                | 65               |                                       |          |                                          |
|                   | 65                | 88               |                                       |          |                                          |
|                   | 88                | 89               |                                       |          |                                          |
|                   | 89                |                  |                                       |          |                                          |

15v0u8phon2ngjqt0vkmfzwlpbh-ikxqgo2a \* ShenZhen Ecopower Electronic Technology Co., Ltd.

# 1.2 88E6350R/88E6350/88E6351 Device Pin Assignment List

Table 19: 88E6350R Pin List—Alphabetical by Signal Name

| Pin Number | Pin Name              |
|------------|-----------------------|
| 33         | AVDD                  |
| 39         | AVDD                  |
| 126        | EE_CLK/C1_LED/FD_FLOW |
| 128        | EE_CS/C2_LED/EE_WE    |
| 125        | EE_DIN/C0_LED/HD_FLOW |
| 1          | EE_DOUT/C3_LED        |
| 122        | EE_VDDO               |
| 127        | EE_VDDO               |
| 72         | INTn                  |
| 70         | MDC_CPU               |
| 71         | MDIO_CPU              |
| 34         | NC                    |
| 36         | NC                    |
| 64         | NC                    |
| 65         | NC                    |
| 4          | P0_AVDD               |
| 9          | P0_AVDD               |
| 119        | P0_LED/JUMBO          |
| 10         | P0_MDIN[0]            |
| 7          | P0_MDIN[1]            |
| 5          | P0_MDIN[2]            |
| 2          | P0_MDIN[3]            |
| 11         | P0_MDIP[0]            |
| 8          | P0_MDIP[1]            |
| 6          | P0_MDIP[2]            |

| m        | ie         |                   |
|----------|------------|-------------------|
| ×        | Pin Number | Pin Name          |
|          | 3          | P0_MDIP[3]        |
|          | 14         | P1_AVDD           |
|          | 19         | P1_AVDD           |
|          | 120        | P1_LED/LED_SEL[0] |
|          | 20         | P1_MDIN[0]        |
|          | 17         | P1_MDIN[1]        |
|          | 15         | P1_MDIN[2]        |
|          | 12         | P1_MDIN[3]        |
|          | 21         | P1_MDIP[0]        |
|          | 18         | P1_MDIP[1]        |
|          | 16         | P1_MDIP[2]        |
|          | 13         | P1_MDIP[3]        |
|          | 24         | P2_AVDD           |
|          | 29         | P2_AVDD           |
|          | 121        | P2_LED/LED_SEL[1] |
|          | 30         | P2_MDIN[0]        |
|          | 27         | P2_MDIN[1]        |
|          | 25         | P2_MDIN[2]        |
|          | 22         | P2_MDIN[3]        |
|          | 31*        | P2_MDIP[0]        |
|          | 28         | P2_MDIP[1]        |
|          | 26         | P2_MDIP[2]        |
| <u>ر</u> | 23         | P2_MDIP[3]        |
|          | 46         | P3_AVDD           |
|          | 51         | P3_AVDD           |
|          | 123        | P3_LED            |
|          |            |                   |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Pin Number | Pin Name              |
|------------|-----------------------|
| 52         | P3_MDIN[0]            |
| 49         | P3_MDIN[1]            |
| 47         | P3_MDIN[2]            |
| 44         | P3_MDIN[3]            |
| 53         | P3_MDIP[0]            |
| 50         | P3_MDIP[1]            |
| 48         | P3_MDIP[2]            |
| 45         | P3_MDIP[3]            |
| 56         | P4_AVDD               |
| 61         | P4_AVDD               |
| 124        | P4_LED                |
| 62         | P4_MDIN[0]            |
| 59         | P4_MDIN[1]            |
| 57         | P4_MDIN[2]            |
| 54         | P4_MDIN[3]            |
| 63         | P4_MDIP[0]            |
| 60         | P4_MDIP[1]            |
| 58         | P4_MDIP[2]            |
| 55         | P4_MDIP[3]            |
| 95         | P5_COL/MDIO_PHY       |
| 94         | P5_CRS/MDC_PHY        |
| 82         | P5_GTXCLK/P5_VDDOS[0] |
| 85         | P5_INCLK              |
| 88         | P5_IND[0]             |
| 89         | P5_IND[1]             |
| 90         | P5_IND[2]             |
| 91         | P5_IND[3]             |
| 86         | P5_INDV               |

| Pin Number         Pin Name           83         P5_OUTCLK           79         P5_OUTD[0]/ADDR[0]           78         P5_OUTD[1]/ADDR[4]           77         P5_OUTD[2]/P5_MODE[0]           76         P5_OUTD[3]/P5_MODE[1]           81         P5_OUTEN/P5_VDDOS[1]           73         P5_RGMII_EN           75         P5_VDDO           84         P5_VDDO           92         P5_VDDO           118         P6_COL/GPIO[1]           117         P6_CRS/GPIO[0]           105         P6_GTXCLK/P6_VDDOS[0]           108         P6_INCLK           111         P6_IND[0]           112         P6_IND[1]           113         P6_IND[2]           114         P6_IND[3]           109         P6_INDV |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 79         P5_OUTD[0]/ADDR[0]           78         P5_OUTD[1]/ADDR[4]           77         P5_OUTD[2]/P5_MODE[0]           76         P5_OUTD[3]/P5_MODE[1]           81         P5_OUTEN/P5_VDDOS[1]           73         P5_RGMII_EN           75         P5_VDDO           84         P5_VDDO           92         P5_VDDO           118         P6_COL/GPIO[1]           117         P6_CRS/GPIO[0]           105         P6_GTXCLK/P6_VDDOS[0]           108         P6_INCLK           111         P6_IND[0]           112         P6_IND[1]           113         P6_IND[2]           114         P6_IND[3]                                                                                                    |
| 78       P5_OUTD[1]/ADDR[4]         77       P5_OUTD[2]/P5_MODE[0]         76       P5_OUTD[3]/P5_MODE[1]         81       P5_OUTEN/P5_VDDOS[1]         73       P5_RGMII_EN         75       P5_VDDO         84       P5_VDDO         92       P5_VDDO         118       P6_COL/GPIO[1]         117       P6_CRS/GPIO[0]         105       P6_GTXCLK/P6_VDDOS[0]         108       P6_INCLK         111       P6_IND[0]         112       P6_IND[1]         113       P6_IND[2]         114       P6_IND[3]                                                                                                                                                                                                          |
| 77 P5_OUTD[2]/P5_MODE[0] 76 P5_OUTD[3]/P5_MODE[1] 81 P5_OUTEN/P5_VDDOS[1] 73 P5_RGMII_EN 75 P5_VDDO 84 P5_VDDO 92 P5_VDDO 118 P6_COL/GPIO[1] 117 P6_CRS/GPIO[0] 105 P6_GTXCLK/P6_VDDOS[0] 108 P6_INCLK 111 P6_IND[0] 112 P6_IND[1] 113 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 76       P5_OUTD[3]/P5_MODE[1]         81       P5_OUTEN/P5_VDDOS[1]         73       P5_RGMII_EN         75       P5_VDDO         84       P5_VDDO         92       P5_VDDO         118       P6_COL/GPIO[1]         117       P6_CRS/GPIO[0]         105       P6_GTXCLK/P6_VDDOS[0]         108       P6_INCLK         111       P6_IND[0]         112       P6_IND[1]         113       P6_IND[2]         114       P6_IND[3]                                                                                                                                                                                                                                                                                     |
| 81 P5_OUTEN/P5_VDDOS[1]  73 P5_RGMII_EN  75 P5_VDDO  84 P5_VDDO  92 P5_VDDO  118 P6_COL/GPIO[1]  117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 73 P5_RGMII_EN  75 P5_VDDO  84 P5_VDDO  92 P5_VDDO  118 P6_COL/GPIO[1]  117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 75 P5_VDDO  84 P5_VDDO  92 P5_VDDO  118 P6_COL/GPIO[1]  117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 84       P5_VDDO         92       P5_VDDO         118       P6_COL/GPIO[1]         117       P6_CRS/GPIO[0]         105       P6_GTXCLK/P6_VDDOS[0]         108       P6_INCLK         111       P6_IND[0]         112       P6_IND[1]         113       P6_IND[2]         114       P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 92 P5_VDDO  118 P6_COL/GPIO[1]  117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 118 P6_COL/GPIO[1]  117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 117 P6_CRS/GPIO[0]  105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 105 P6_GTXCLK/P6_VDDOS[0]  108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 108 P6_INCLK  111 P6_IND[0]  112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 111 P6_IND[0] 112 P6_IND[1] 113 P6_IND[2] 114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 112 P6_IND[1]  113 P6_IND[2]  114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 113 P6_IND[2]<br>114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 114 P6_IND[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 109 P6_INDV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 106 P6_OUTCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 102 P6_OUTD[0]/RMU_MODE[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 101 P6_OUTD[1]/RMU_MODE[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 100 P6_OUTD[2]/P6_MODE[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 99 P6_OUTD[3]/P6_MODE[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 104 P6_OUTEN/P6_VDDOS[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 96 P6_RGMII_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 98 P6_VDDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 107 P6_VDDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Pin Number | Pin Name         |
|------------|------------------|
| 115        | P6_VDDO          |
| 42         | PTP_TRIG/S_VDDOS |
| 68         | RESETn           |
| 32         | RSET             |
| 67         | SW_MODE[0]       |
| 66         | SW_MODE[1]       |
| 40         | VDD_CORE         |
| 43         | VDD_CORE         |
| 69         | VDD_CORE         |
| 74         | VDD_CORE         |
| 80         | VDD_CORE         |
| 87         | VDD_CORE         |
| 93         | VDD_CORE         |
| 97         | VDD_CORE         |
| 103        | VDD_CORE         |
| 110        | VDD_CORE         |
| 116        | VDD_CORE         |
| 41         | VDDO_S           |
| EPAD       | VSS              |
| 35         | XTAL_GND         |
| 37         | XTAL_IN          |
| 38         | XTAL_OUT         |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### Table 20: 88E6350 Pin List—Alphabetical by Signal Name

| Pin Number | Pin Name              |
|------------|-----------------------|
|            |                       |
| 45         | AVDD                  |
| 53         | AVDD                  |
| 174        | EE_CLK/C1_LED/FD_FLOW |
| 176        | EE_CS/C2_LED/EE_WE    |
| 173        | EE_DIN/C0_LED/HD_FLOW |
| 1          | EE_DOUT/C3_LED        |
| 170        | EE_VDDO               |
| 175        | EE_VDDO               |
| 166        | GPI0[2]               |
| 128        | GPIO[4]               |
| 162        | GPI0[3]               |
| 57         | GPI0[5]               |
| 56         | GPI0[6]               |
| 96         | INTn                  |
| 94         | MDC_CPU               |
| 95         | MDIO_CPU              |
| 2          | NC                    |
| 3          | NC                    |
| 4          | NC                    |
| 5          | NC                    |
| 6          | NC                    |
| 7          | NC                    |
| 8          | NC                    |
| 9          | NC                    |
| 46         | NC                    |
| 47         | NC                    |
| 48         | NC 8                  |
| 50         | NC AND                |
| 63         | NC LEGIS              |
| 64         | NC S                  |
|            |                       |

| Pin Number | Pin Name          |
|------------|-------------------|
| 65         | NC                |
| 88         | NC                |
| 89         | NC                |
| 13         | P0_AVDD           |
| 18         | P0_AVDD           |
| 167        | P0_LED/JUMBO      |
| 19         | P0_MDIN[0]        |
| 16         | P0_MDIN[1]        |
| 14         | P0_MDIN[2]        |
| 11         | P0_MDIN[3]        |
| 20         | P0_MDIP[0]        |
| 17         | P0_MDIP[1]        |
| 15         | P0_MDIP[2]        |
| 12         | P0_MDIP[3]        |
| 24         | P1_AVDD           |
| 29         | P1_AVDD           |
| 168        | P1_LED/LED_SEL[0] |
| 30         | P1_MDIN[0]        |
| 27         | P1_MDIN[1]        |
| 25         | P1_MDIN[2]        |
| 22         | P1_MDIN[3]        |
| 31         | P1_MDIP[0]        |
| 28*        | P1_MDIP[1]        |
| 26         | P1_MDIP[2]        |
| 23         | P1_MDIP[3]        |
| 35         | P2_AVDD           |
| 40         | P2_AVDD           |
| 169        | P2_LED/LED_SEL[1] |
| 41         | P2_MDIN[0]        |
| 38         | P2_MDIN[1]        |

### 88E6350R/88E6350/88E6351 Device Pin Assignment List

| Pin Number | Pin Name           |
|------------|--------------------|
| 36         | P2_MDIN[2]         |
| 33         | P2_MDIN[3]         |
| 42         | P2_MDIP[0]         |
| 39         | P2_MDIP[1]         |
| 37         | P2_MDIP[2]         |
| 34         | P2_MDIP[3]         |
| 69         | P3_AVDD            |
| 74         | P3_AVDD            |
| 171        | P3_LED             |
| 75         | P3_MDIN[0]         |
| 72         | P3_MDIN[1]         |
| 70         | P3_MDIN[2]         |
| 67         | P3_MDIN[3]         |
| 76         | P3_MDIP[0]         |
| 73         | P3_MDIP[1]         |
| 71         | P3_MDIP[2]         |
| 68         | P3_MDIP[3]         |
| 80         | P4_AVDD            |
| 85         | P4_AVDD            |
| 172        | P4_LED             |
| 86         | P4_MDIN[0]         |
| 83         | P4_MDIN[1]         |
| 81         | P4_MDIN[2]         |
| 78         | P4_MDIN[3]         |
| 87         | P4_MDIP[0]         |
| 84         | P4_MDIP[1]         |
| 82         | P4_MDIP[2]         |
| 79         | P4_MDIP[3]         |
| 122        | P5_CLK125/CLK125EN |
| 131        | P5_COL/MDIO_PHY    |
| 130        | P5_CRS/MDC_PHY     |

| _   |            |                       |
|-----|------------|-----------------------|
|     | Pin Number | Pin Name              |
|     | 111        | P5_GTXCLK/P5_VDDOS[0] |
| 3   | 114        | P5_INCLK              |
|     | 117        | P5_IND[0]             |
|     | 118        | P5_IND[1]             |
|     | 119        | P5_IND[2]             |
|     | 120        | P5_IND[3]             |
|     | 121        | P5_IND[4]             |
|     | 125        | P5_IND[5]             |
|     | 126        | P5_IND[6]             |
|     | 127        | P5_IND[7]             |
|     | 115        | P5_INDV               |
|     | 112        | P5_OUTCLK             |
|     | 108        | P5_OUTD[0]/ADDR[0]    |
|     | 107        | P5_OUTD[1]/ADDR[4]    |
|     | 106        | P5_OUTD[2]/P5_MODE[0] |
|     | 105        | P5_OUTD[3]/P5_MODE[1] |
|     | 102        | P5_OUTD[4]/P5_MODE[2] |
|     | 101        | P5_OUTD[5]/ADDR[1]    |
|     | 100        | P5_OUTD[6]/ADDR[2]    |
|     | 99         | P5_OUTD[7]/ADDR[3]    |
|     | 110        | P5_OUTEN/P5_VDDOS[1]  |
|     | 97         | P5_RGMII_EN           |
|     | 104        | P5_VDDO               |
|     | 113        | P5_VDDO               |
|     | 123        | P5_VDDO               |
|     | 165        | P6_COL/GPIO[1]        |
|     | 164        | P6_CRS/GPIO[0]        |
|     | 146        | P6_GTXCLK/P6_VDDOS[0] |
|     | 149        | P6_INCLK              |
|     | 152        | P6_IND[0]             |
|     | 153        | P6_IND[1]             |
| - 1 |            |                       |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Din Normhau | Pin Name               |
|-------------|------------------------|
| Pin Number  |                        |
| 154         | P6_IND[2]              |
| 155         | P6_IND[3]              |
| 156         | P6_IND[4]              |
| 159         | P6_IND[5]              |
| 160         | P6_IND[6]              |
| 161         | P6_IND[7]              |
| 150         | P6_INDV                |
| 147         | P6_OUTCLK              |
| 143         | P6_OUTD[0]/RMU_MODE[0] |
| 142         | P6_OUTD[1]/RMU_MODE[1] |
| 141         | P6_OUTD[2]/P6_MODE[0]  |
| 140         | P6_OUTD[3]/P6_MODE[1]  |
| 137         | P6_OUTD[4]/P6_MODE[2]  |
| 136         | P6_OUTD[5]/USER[0]     |
| 135         | P6_OUTD[6]/USER[1]     |
| 134         | P6_OUTD[7]/USER[2]     |
| 145         | P6_OUTEN/P6_VDDOS[1]   |
| 132         | P6_RGMII_EN            |
| 139         | P6_VDDO                |
| 148         | P6_VDDO                |
| 157         | P6_VDDO                |
| 60          | PTP_EVREQ              |
| 61          | PTP_EXTCLK             |
| 59          | PTP_TRIG/S_VDDOS       |
| 92          | RESETn                 |
| 44          | RSET                   |
| 91          | SW_MODE[0]             |
| 90          | SW_MODE[1]             |
| 55          | VDD_CORE               |
| 62          | VDD_CORE               |
| 93          | VDD_CORE               |

| Pin Number | Pin Name |
|------------|----------|
| 98         | VDD_CORE |
| 103        | VDD_CORE |
| 109        | VDD_CORE |
| 116        | VDD_CORE |
| 124        | VDD_CORE |
| 129        | VDD_CORE |
| 133        | VDD_CORE |
| 138        | VDD_CORE |
| 144        | VDD_CORE |
| 151        | VDD_CORE |
| 158        | VDD_CORE |
| 163        | VDD_CORE |
| 58         | VDDO_S   |
| 10         | VSS      |
| 21         | vss      |
| 32         | VSS      |
| 43         | VSS      |
| 54         | VSS ***  |
| 66         | VSS      |
| 77         | VSS      |
| EPAD       | VSS      |
| 49         | XTAL_GND |
| 51         | XTAL_IN  |
| 52         | XTAL_OUT |
| TV AV      |          |

Table 21: 88E6351 Pin List—Alphabetical by Signal Name

| Pin Number | Pin Name              |
|------------|-----------------------|
| 45         | AVDD                  |
| 53         | AVDD                  |
| 174        | EE_CLK/C1_LED/FD_FLOW |
| 176        | EE_CS/C2_LED/EE_WE    |
| 173        | EE_DIN/C0_LED/HD_FLOW |
| 1          | EE_DOUT/C3_LED        |
| 170        | EE_VDDO               |
| 175        | EE_VDDO               |
| 166        | GPI0[2]               |
| 128        | GPIO[4]               |
| 162        | GPI0[3]               |
| 96         | INTn                  |
| 94         | MDC_CPU               |
| 95         | MDIO_CPU              |
| 2          | NC                    |
| 3          | NC                    |
| 4          | NC                    |
| 5          | NC                    |
| 6          | NC                    |
| 7          | NC                    |
| 8          | NC                    |
| 9          | NC                    |
| 46         | NC                    |
| 47         | NC                    |
| 48         | NC                    |
| 63         | NC                    |
| 64         | NC                    |
| 65         | NC AND S              |
| 88         | NC C                  |
| 89         | NC STATE              |

| ıe       |            |                   |
|----------|------------|-------------------|
|          | Pin Number | Pin Name          |
| 4        | 13         | P0_AVDD           |
|          | 18         | P0_AVDD           |
| <b>O</b> | 167        | P0_LED/JUMBO      |
|          | 19         | P0_MDIN[0]        |
|          | 16         | P0_MDIN[1]        |
|          | 14         | P0_MDIN[2]        |
|          | 11         | P0_MDIN[3]        |
|          | 20         | P0_MDIP[0]        |
|          | 17         | P0_MDIP[1]        |
|          | 15         | P0_MDIP[2]        |
|          | 12         | P0_MDIP[3]        |
|          | 24         | P1_AVDD           |
|          | 29         | P1_AVDD           |
|          | 168        | P1_LED/LED_SEL[0] |
|          | 30         | P1_MDIN[0]        |
|          | 27         | P1_MDIN[1]        |
|          | 25         | P1_MDIN[2]        |
|          | 22         | P1_MDIN[3]        |
|          | 31         | P1_MDIP[0]        |
|          | 28         | P1_MDIP[1]        |
|          | 26         | P1_MDIP[2]        |
|          | 23         | P1_MDIP[3]        |
|          | 35*        | P2_AVDD           |
|          | 40         | P2_AVDD           |
| 0        | 169        | P2_LED/LED_SEL[1] |
| (        | 41         | P2_MDIN[0]        |
|          | 38         | P2_MDIN[1]        |
|          | 36         | P2_MDIN[2]        |
|          | 33         | P2_MDIN[3]        |
|          | 42         | P2_MDIP[0]        |
|          | 39         | P2_MDIP[1]        |
|          |            |                   |



# Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

| Pin Number | Pin Name              |
|------------|-----------------------|
| 37         | P2_MDIP[2]            |
| 34         | P2_MDIP[3]            |
| 69         | P3_AVDD               |
| 74         | P3_AVDD               |
| 171        | P3_LED                |
| 75         | P3_MDIN[0]            |
| 72         | P3_MDIN[1]            |
| 70         | P3_MDIN[2]            |
| 67         | P3_MDIN[3]            |
| 76         | P3_MDIP[0]            |
| 73         | P3_MDIP[1]            |
| 71         | P3_MDIP[2]            |
| 68         | P3_MDIP[3]            |
| 80         | P4_AVDD               |
| 85         | P4_AVDD               |
| 172        | P4_LED                |
| 86         | P4_MDIN[0]            |
| 83         | P4_MDIN[1]            |
| 81         | P4_MDIN[2]            |
| 78         | P4_MDIN[3]            |
| 87         | P4_MDIP[0]            |
| 84         | P4_MDIP[1]            |
| 82         | P4_MDIP[2]            |
| 79         | P4_MDIP[3]            |
| 122        | P5_CLK125/CLK125EN    |
| 131        | P5_COL/MDIO_PHY       |
| 130        | P5_CRS/MDC_PHY        |
| 111        | P5_GTXCLK/P5_VDDOS[0] |
| 114        | P5_INCLK              |
| 117        | P5_IND[0]             |
| 118        | P5_IND[1]             |

| Pir | Number   | Pin Name              |
|-----|----------|-----------------------|
| 119 |          | P5_IND[2]             |
| 120 | )        | P5_IND[3]             |
| 121 |          | P5_IND[4]             |
| 125 | 5        | P5_IND[5]             |
| 126 | 3        | P5_IND[6]             |
| 127 | 7        | P5_IND[7]             |
| 115 | i        | P5_INDV               |
| 112 |          | P5_OUTCLK             |
| 108 | 3        | P5_OUTD[0]/ADDR[0]    |
| 107 | ,        | P5_OUTD[1]/ADDR[4]    |
| 106 | 3        | P5_OUTD[2]/P5_MODE[0] |
| 105 | 5        | P5_OUTD[3]/P5_MODE[1] |
| 102 | 2        | P5_OUTD[4]/P5_MODE[2] |
| 101 |          | P5_OUTD[5]/ADDR[1]    |
| 100 | )        | P5_OUTD[6]/ADDR[2]    |
| 99  |          | P5_OUTD[7]/ADDR[3]    |
| 110 | ١        | P5_OUTEN/P5_VDDOS[1]  |
| 97  |          | P5_RGMII_EN           |
| 104 | ļ.       | P5_VDDO               |
| 113 |          | P5_VDDO               |
| 123 |          | P5_VDDO               |
| 165 |          | P6_COL/GPIO[1]        |
| 164 | SIR      | P6_CRS/GPIO[0]        |
| 146 |          | P6_GTXCLK/P6_VDDOS[0] |
| 149 |          | P6_INCLK              |
| 152 | 2        | P6_IND[0]             |
| 153 | 3        | P6_IND[1]             |
| 154 | ļ        | P6_IND[2]             |
| 155 | 5        | P6_IND[3]             |
| 156 | <b>)</b> | P6_IND[4]             |
| 159 | )        | P6_IND[5]             |
|     |          |                       |

| Pin Number | Pin Name               |
|------------|------------------------|
| 160        | P6_IND[6]              |
| 161        | P6_IND[7]              |
| 150        | P6_INDV                |
| 147        | P6_OUTCLK              |
| 143        | P6_OUTD[0]/RMU_MODE[0] |
| 142        | P6_OUTD[1]/RMU_MODE[1] |
| 141        | P6_OUTD[2]/P6_MODE[0]  |
| 140        | P6_OUTD[3]/P6_MODE[1]  |
| 137        | P6_OUTD[4]/P6_MODE[2]  |
| 136        | P6_OUTD[5]/USER[0]     |
| 135        | P6_OUTD[6]/USER[1]     |
| 134        | P6_OUTD[7]/USER[2]     |
| 145        | P6_OUTEN/P6_VDDOS[1]   |
| 132        | P6_RGMII_EN            |
| 139        | P6_VDDO                |
| 148        | P6_VDDO                |
| 157        | P6_VDDO                |
| 60         | PTP_EVREQ              |
| 61         | PTP_EXTCLK             |
| 59         | PTP_TRIG/S_VDDOS       |
| 92         | RESETn                 |
| 44         | RSET                   |
| 57         | SE_RCLK0/GPIO[5]       |
| 56         | SE_RCLK1/GPIO[6]       |
| 50         | SE_SCLK                |
| 91         | SW_MODE[0]             |
| 90         | SW_MODE[1]             |
| 55         | VDD_CORE               |

| ^   |          |          |
|-----|----------|----------|
| Piı | n Number | Pin Name |
| 62  |          | VDD_CORE |
| 93  |          | VDD_CORE |
| 98  |          | VDD_CORE |
| 103 | 3        | VDD_CORE |
| 109 | 9        | VDD_CORE |
| 116 | 3        | VDD_CORE |
| 124 | 1        | VDD_CORE |
| 129 | 9        | VDD_CORE |
| 133 | 3        | VDD_CORE |
| 138 | 3        | VDD_CORE |
| 144 | 1        | VDD_CORE |
| 151 | 1        | VDD_CORE |
| 158 | 3        | VDD_CORE |
| 163 | 3        | VDD_CORE |
| 58  |          | VDDO_S   |
| 10  |          | VSS      |
| 21  |          | VSS      |
| 32  |          | VSS      |
| 43  | _        | VSS      |
| 54  | 177      | VSS      |
| 66  |          | VSS      |
| 77  | *8/1     | VSS      |
| ER  | AD       | VSS      |
| 49  |          | XTAL_GND |
| 51  |          | XTAL_IN  |
| 52  |          | XTAL_OUT |
|     |          |          |

Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and **Electrical Specifications** 

# **Application Examples**

#### Examples using the 88E6350R/88E6350/88E6351 2.1 **Device**

Figure 6: AVB Gigabit Firewall Router with four LAN Ports and one WAN Port using Two Ports for a CPU



Figure 7: 5 Port AVB Gigabit Ethernet with TAI Interface

Figure 8: AVB Enabled Multi-dwelling Unit Interface Gateway



15v0u8phon2ngjqt0vkmfzwlpbh-ikxqgo2a \* ShenZhen Ecopower Electronic Technology Co., Ltd.



Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 2.2 Device Physical Interfaces

The device contains a number of interfaces that support copper media. Table 22 lists the interfaces supported on each port of the 88E6350R/88E6350/88E6351 device. Refer to the diagrams further in this section for connection details.

Table 22: 88E6350R/88E6350/88E6351 Device Interfaces

| Port              | 10BASE-T<br>100BASE-T | 1000BASE-T | GMII | RGMII | MII/<br>200 Mbps MII |
|-------------------|-----------------------|------------|------|-------|----------------------|
| 0-4               | х                     | 4,5 X      |      |       |                      |
| 5-6<br>(88E6350R) | 13                    |            |      | х     | x                    |
| 5-6<br>(88E6350)  | COL                   | ,<br>,     | х    | х     | x                    |

#### 2.2.1 10/100/1000 PHY Interface

Ports 0 to 4 on the device support a 10/100/1000 PHY interface. In the device, this interface supports 10BASE-T, 100BASE-TX, and 1000BASE-T copper IEEE standards. The MAC inside the switch works the same way regardless of the external interface being used. Each PHY's Link, Speed, Duplex and Flow Control information is directly communicated to the MAC it is attached to so the MAC tracks, or follows, the mode the PHY links up in. A detailed description of the PHY functional and register description is covered in "88E6350R/88E6350/88E6351 Datasheet Part 3 of 3: Gigabit PHYs".

### 2.2.2 MII 200 Mbps Mode

Port 5 and Port 6 of the device's GMII/MII interfaces can run at a data rate of 200 Mbps, full-duplex. Do not select this mode unless the MAC on the other end of the MII interface can also run at double speed rate. Both PHY (reverse MII) and MAC (forward MII) 200 Mbps modes are supported. When the 200 Mbps PHY mode is selected, the output MII clocks run at 50<sup>1</sup> MHz rate. These is no change in the format of the data, it just runs faster. When the 200 Mbps MAC mode is selected, an external 50 MHz ±50 ppm clock source must be supplied. Again, the format of the data is not changed.

## 2.2.3 Digital Interface Options

The (G)MII digital interface supports many different modes defined in the following sections. The mode to use is configured once at reset by external pull-up resistors connected to the P5\_MODE[2:0] and P6\_MODE[2:0] pins. See Table 7 and Table 10 for more information. If Port 5 or Port 6 is not connected to any device, the port should be disabled.



(G)MII PHY mode and (G)MII MAC mode are discussed in the following sections. Electrically, there is no difference since the GMII Interface uses source synchronous clocks. Each concept is discussed separately since the port supports being connected to an external PHY (GMII MAC mode - where the port looks like a MAC supporting 10/100/1000 Mbps) or to an external MAC (GMII PHY mode where the port looks like a PHY supporting 1000 Mbps only).

<sup>1. 50</sup> MHz is enabled by writing to Port offset 0x00 bit 6.

#### 2.2.3.1 **MII MAC Mode**

The MII MAC Mode, sometimes called 'Forward MII', configures Port 5 or Port 6's GMAC inside the devices to act as a MAC so it can be directly connected to an external MII-based PHY. In this mode, the devices receive the interface clocks (Px\_OUTCLK and Px\_INCLK) from the PHY and will work at any frequency from DC to 50 MHz. The two clocks can be asynchronous with each other. Both fulland half-duplex modes are supported and need to be selected to match the mode of the link partner's MAC. The MII MAC mode is compliant with IEEE 802.3 clause 22. (Note: The MII requires only four data bits in each direction so only the lower four data bits are used). P5 MODE or P6\_MODE should be set correctly at reset (see Table 7 and Table 10) to select this configuration and the PHY's SMI address must be set to 0x05 for Port 5 or 0x06 for Port 6 for auto-negotiation to operate correctly.

Figure 9: MII MAC Interface Pins



# Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### 2.2.3.2 MII PHY Mode

The MII PHY Mode, sometimes called 'Reverse MII', configures Port 5 or Port 6's GMAC inside the device to act as a PHY so that it can be directly connected to an external MAC. In this mode, the devices drive the interface clocks (INCLK and OUTCLK for both MACs) from its GTXCLK pin so the appropriate GTXCLK frequency must be selected. GTX\_CLK is used as a generic asynchronous clock source, but it is recommended that there are not more than four loads on GTX\_CLK. For connection to more than four loads (that is, connection for use with Port 5), buffer Port 6's GTX\_CLK, or use a generic oscillator. Only full-duplex modes are supported (since CRS and COL are not driven by the devices outputs) and must match the mode of the link partner's MAC.

The MII PHY mode is compliant with IEEE 802.3 clause 22 in full-duplex mode (**Note**: The MII requires only four data bits in each direction so only the lower four data bits on the devices are used). At reset, P5\_MODE and P6\_MODE should be set for the appropriate speed —see Table 7 and Table 10. In this mode, there is no external PHY for Port 5 or Port 6, and so Port 5 or Port 6 is skipped by the PPU. In Reverse MII mode, initially the link status is down requiring the system software to force the port's link up to enable the port.

Figure 10: MII PHY Interface Pins



#### 2.2.3.3 **GMII MAC Mode**

The GMII MAC Mode, sometimes called 'Forward GMII', configures Port 6's GMAC inside the device to act as a gigabit MAC (GMAC) so that it can be directly connected to an external GMII-based Gigabit PHY. In this mode, the devices receive the interface clocks (OUTCLK and INCLK) from the PHY but generate GTXCLK for the PHY. 10 Mbps, 100 Mbps or 1000 Mbps is supported in this configuration. Full- and half-duplex modes are supported at 10 Mbps or 100 Mbps. Full-duplex is supported at 1000 Mbps. The speed and mode in the external PHY's auto-negotiation must be restricted from advertising the 1000BASE, half-duplex case as the GMAC inside the devices do not support that mode. This is done automatically by the PHY Polling Unit (PPU) inside the devices. GMII MAC mode is compliant with IEEE 802.3 clause 28. P6 MODE should be set to GMII mode at reset (see Table 10) for this configuration and the PHY's SMI address must be set to 0x06 for Port 6 for auto-negotiation to operate correctly.

A triple speed interface is supported in GMII MAC mode (i.e., 10, 100 and 1000). When the PHY completes auto-negotiation and brings the link up, the auto-negotiated speed, duplex and flow control information must be moved from the PHY to the MAC so the MAC matches the PHY's settings. This is done automatically by the PPU if the port's PHYDetect bit is set to a one (Port offset 0x00). The interface pins will track the speed that the MAC is set to.

Figure 11: GMII MAC Interface Pins

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED



Doc. No. MV-S106031-01 Rev. --

## Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### 2.2.3.4 GMII PHY Mode

The GMII PHY Mode, sometimes called 'Reverse GMII', configures Port 5's or Port 6's GMAC inside the device to act as a gigabit PHY so that it can be directly connected to an external GMAC. In this mode, the devices drive the transmit interface clock (GTXCLK) and accept the receive interface clock (INCLK). Only gigabit full-duplex mode is supported and must match the mode of the link partner's GMAC. The GMII PHY mode is compliant with IEEE 802.3 clause 28 in gigabit full-duplex. P5\_MODE and P6\_MODE should be set to GMII mode at reset (see Table 7 and Table 10). In this mode, there is no external PHY for Port 5 or Port 6, so Port 5 or Port 6 are skipped by the PHY Polling Unit (PPU). Initially, the link status is configured down requiring the system software to force the port's link up to enable the port (in the PCS Control Register).

This configuration is identical to the GMII MAC Mode described above except that a CPU is connected instead of a PHY. The lack of an external PHY device restricts the interface to a gigabit speed only with the link initially being down. This allows the CPU time to initialize itself before it enables the switch port connected to it by forcing link up in the switch port's MAC (in the port's PCS Control Register - offset 0x01).

Figure 12: GMII PHY Interface Pins



#### 2.2.3.5 **RGMII MAC Mode**

The RGMII MAC Mode configures Port 5's or Port 6's GMAC to act as a Reduced Gigabit Media Independent Interface (RGMII) so that it can be directly connected to an external RGMII-based Gigabit PHY. When the RGMII mode is selected, transmit control (P5 OUTEN or P6 OUTEN) is presented on both clock edges of P5 GTXCLK or P6 GTXCLK. Receive control (P5 INDV or P6 INDV) is presented on both clock edges of P5 INCLK or P6 INCLK.

A triple speed interface is supported in RGMII MAC mode (i.e., 10, 100 and 1000). When the PHY completes auto-negotiation and brings the link up, the auto-negotiated speed, duplex and flow control information must be moved from the PHY to the MAC so the MAC matches the PHY's settings. This is done automatically by the PPU if the port's PHYDetect bit is set to a one (Port offset 0x00). The interface pins will track the speed that the MAC is set to.

Figure 13: RGMII MAC Interface Pins



## Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### 2.2.3.6 RGMII PHY Mode

The RGMII PHY Mode configures Port 5's or Port 6's GMAC to act as a Reduced Gigabit Media Independent Interface (RGMII) so that it can be directly connected to an external RGMII-based Gigabit MAC inside a CPU. When the RGMII mode is selected, transmit control (P5\_OUTEN or P6\_OUTEN) is presented on both clock edges of P5\_GTXCLK or P6\_GTXCLK. Receive control (P5\_INDV or P6\_INDV) is presented on both clock edges of P5\_INCLK or P6\_INCLK.

This configuration is identical to the GMII MAC Mode described above except that a CPU is connected instead of a PHY. The lack of an external PHY device restricts the interface to a gigabit speed only with the link initially being down. This allows the CPU time to initialize itself before it enables the switch port connected to it by forcing link up in the switch port's MAC (in the port's PCS Control register - offset 0x01)

Figure 14: RGMII PHY Interface Pins



#### 2.2.4 **PHY Polling Unit (PPU)**

The devices contain a PHY Polling Unit (PPU) to transfer Link, Speed, Duplex and Pause information from an external PHY to its associated MAC (the internal PHYs use a direct approach such that this information is transferred even if the Port's PHYDetect bit is zero - Port offset 0x00). The PPU can perform this job only if the SMI address of the external PHY matches the physical port number it is connected to in the switch (i.e., the PHY connected to Port 4 uses SMI address 0x04, the PHY connected to Port 5 uses SMI address 0x05, etc.).

If the PPU is disabled on a port (i.e., the port's PHYDetect bit is zero), software must perform the job of setting the switch MAC's mode to the mode of the PHY (for the external PHYs) by forcing the MAC's link, speed, duplex and pause settings (in the port's PCS Control Register - offset 0x01) based upon what it sees in the PHY's registers. Link up must be the last mode register set and link down must be the first mode register cleared (i.e., the port's speed, duplex and pause modes must only be changed while the port's link is down).

Even though the PPU has full access to the external and internal PHY's registers, software can access all of the PHY registers at any time by using the SMI Command and Data registers (Global 2, offsets 0x18 and 0x19).



On previous devices, the PPU could be disabled by a PPUEn bit (Global 1, offset 0x04) and the PPU's state could be read in the PPUState bits (Global 1, offset 0x00). These bits exist and function the same in this device, but they are documented differently or as Reserved bits as this is no longer the recommended way to access the PHY registers (use the SMI Command and Data registers instead - Global 2, offsets 0x18 and 0x19). The PPUEn and PPUState bits will physically be changed in future devices to match this documentation.

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED

Doc. No. MV-S106031-01 Rev. --

Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

### 2.3 LED Interface

The 88E6350R/88E6350/88E6351 device uses a matrixed LED interface allowing each port to have up to four LEDs. Each port has a common signal (Px\_LED) connected to the anode of its LEDs. The cathode of each LED is connected to a single column signal (Cx\_LED).

The column signals (Cx\_LED) are also shared with the EEPROM interface, and the architecture allows for the LEDs and EEPROM to operate at the same by time multiplexing the bus into 5 time cycles (C0\_LED, C1\_LED, C2\_LED, C3\_LED, and EEPROM). This prevents EEPROM access from interfering with LED operation and vice versa.

Although an EEPROM is not required for most applications, the 88E6350R/88E6350/88E6351 device supports either 2 or 4 wire EEPROMs. Figure 15 and Figure 16 illustrate typical LED connections with 2 or 4 wire EEPROM connections.

Figure 15: Four LEDs plus a 4 wire EEPROM



Figure 16: Two LEDs plus 2 wire EEPROM



## Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

### 2.3.1 LED Options

Each port supports up to four LEDs that can be configured individually to show many different options.

These options include:

- Link (off = no link, on = link)
- Activity (off = no activity, on = blink)
- Link/Activity (off = no link, on = link, blink = activity)
- 10 Mbps Link (off = no link, on = 10 Mbps link)
- 10 Mbps Link/Activity (off = no activity, on = 10 Mbps link, blink = activity)
- 100 Mbps Link (off = no link, on = 100 Mbps link)
- 100 Mbps Link/Activity (off = no activity, on = 10 Mbps link, blink = activity)
- 10/100 Mbps Link (off = no link, on = 10/100 Mbps link)
- 10/100 Mbps Link/Activity (off = no activity, on = 10/100 Mbps link, blink = activity)
- Gig Link (off = no link, on = Gig link)
- Gig Link/Activity (off = no activity, on = Gig link, blink = activity)
- 10 Mbps/Gig Link (off = no link, on = 10 Mbps or Gig link)
- 10 Mbps/Gig Link/Activity (off = no activity, on = 10 Mbps or Gig link, blink = activity)
- 100 Mbps/Gig Link (off = no link, on = 100 Mbps or Gig link)
- 100 Mbps/Gig Link/Activity (off = no activity, on = 100 Mbps or Gig link, blink = activity)
- Link/Activity/Speed by blink rate (off = no link, on = link, blink = activity, blink speed = link speed)
- Duplex/Collision (off = half-duplex, on = full-duplex, blink = collision)
- Force Blink
- Force On
- Force Off
- Special (see Section 2.3.2)

Each port's LED options can be configured in the switch port registers (port offset 0x16). Please refer to 88E6350R/88E6350/88E6351 Datasheet Part 2: Switch Core for more information.

## 2.3.2 Special LEDs

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE STRICTLY PROHIBITED

In some applications, two sets of LEDs are desired. One set on the rear panel which would indicate Link/Speed/Activity per port and a second set on the front panel where a common LED can indicate the LAN and/or WAN Activity on a combination of ports. The special LEDs available on the 88E6350R/88E6350/88E6351 device can be used for these types of applications.

Special LEDs are available on Ports 0-3 and can be configured for any of the 4 LEDs available on that port. The special functions are as follows:

- Port 0 Special LED LAN Link/Activity. This LED can be used to show link and activity on any combination of ports. The ports associated with this LED are user selectable using a bit vector. The default setting shows link/activity on Ports 0-4.
- Port 1 Special LED WAN Link Activity. This LED can be used to show link and activity on any combination of ports. The ports associated with this LED are user selectable using a bit vector. The default setting shows link/activity on Port 0.
- Port 2 Special LED Alternate 0 Link/Activity. This LED can be used to show link and activity on any combination of ports. The ports associated with this LED are user selectable using a bit vector. The default setting shows link/activity on Port 5 (RGMII/GMII port).
- Port 3 Special LED Alternate 1 Link/Activity. This LED can be used to show link and activity on any combination of ports. The ports associated with this LED are user selectable

using a bit vector. The default setting shows link/activity on Port 6 (RGMII/GMII port).

#### 2.3.3 **Power up LED Configurations**

The power up LED configuration can be set by the LED SEL[1:0] pins. These pins are internally pulled high, setting a default configuration of 0x3, but can be configured at Reset using 4.7 kohm pull-down resistors.

The functions of each LED for the standard configuration options are given in the following tables:

Table 23:  $LED_SEL[1:0] = 0x3$  (Default)

| Port               | LED 0<br>(CO_LED) | LED 1<br>(C1_LED) | LED 2<br>(C2_LED) | LED 3<br>(C3_LED)                         |
|--------------------|-------------------|-------------------|-------------------|-------------------------------------------|
| Port 0<br>(P0_LED) | Link/Activity     | Gig Link          | 100/Gig Link      | LAN Link/Activity (default for Ports 0-4) |
| Port 1<br>(P1_LED) | Link/Activity     | Gig Link          | 100/Gig Link      | WAN Link/Activity (default for Port 0)    |
| Port 2<br>(P2_LED) | Link/Activity     | Gig Link          | 100/Gig Link      | Alt Link/Activity<br>(default for Port 5) |
| Port 3<br>(P3_LED) | Link/Activity     | Gig Link          | 100/Gig Link      | Alt Link/Activity (default for Port 6)    |
| Port 4<br>(P4_LED) | Link/Activity     | Gig Link          | 100 Gig Link      | Reserved                                  |

This configuration is designed for systems with one or two LEDs where the first LED can be used to show Link and Activity while the second LED can be used to show a higher speed link has been established (either Gig only or 100/Gig). The special LAN and WAN LEDs can be used on the front panel of the switch to show LAN/WAN activity (see Figure 17).

Figure 17: LED\_SEL[1:0] = 0x3 Example Implementation



## Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 24: LED\_SEL[1:0] = 0x2

| Port               | LED 0<br>(CO_LED) | LED 1<br>(C1_LED)       | LED 2<br>(C2_LED)                            | LED 3<br>(C3_LED) |
|--------------------|-------------------|-------------------------|----------------------------------------------|-------------------|
| Port 0<br>(P0_LED) | Gig Link/Activity | 10/100<br>Link/Activity | LAN Link/Activity<br>(default for Ports 0-4) | Duplex/Collision  |
| Port 1<br>(P1_LED) | Gig Link/Activity | 10/100<br>Link/Activity | WAN Link/Activity (default for Port 0)       | Duplex/Collision  |
| Port 2<br>(P2_LED) | Gig Link/Activity | 10/100<br>Link/Activity | Alt Link/Activity (default for Port 5)       | Duplex/Collision  |
| Port 3<br>(P3_LED) | Gig Link/Activity | 10/100<br>Link/Activity | Alt Link/Activity (default for Port 6)       | Duplex/Collision  |
| Port 4<br>(P4_LED) | Gig Link/Activity | 10/100<br>Link/Activity | Reserved                                     | Duplex/Collision  |

This configuration is designed for systems with two LEDs where one LED is used to show Gig Link and Activity and the second LED is used to show 10/100 Link and Activity. The special LAN and WAN LEDs can be used on the front panel of the switch to show LAN/WAN activity (see Figure 18).

Figure 18: LED\_SEL[1:0] = 0x2 Example Implementation



Table 25: LED\_SEL[1:0] = 0x1

| Port               | LED 0<br>(CO_LED)        | LED 1<br>(C1_LED)       | LED 2<br>(C2_LED)    | LED 3<br>(C3_LED) |
|--------------------|--------------------------|-------------------------|----------------------|-------------------|
| Port 0<br>(P0_LED) | 100/Gig<br>Link/Activity | 10/100<br>Link/Activity | 10/Gig Link/Activity | Duplex/Collision  |
| Port 1<br>(P1_LED) | 100/Gig<br>Link/Activity | 10/100<br>Link/Activity | 10/Gig Link/Activity | Duplex/Collision  |
| Port 2<br>(P2_LED) | 100/Gig<br>Link/Activity | 10/100<br>Link/Activity | 10/Gig Link/Activity | Duplex/Collision  |
| Port 3<br>(P3_LED) | 100/Gig<br>Link/Activity | 10/100<br>Link/Activity | 10/Gig Link/Activity | Duplex/Collision  |
| Port 4<br>(P4_LED) | 100/Gig<br>Link/Activity | 10/100<br>Link/Activity | 10/Gig Link/Activity | Duplex/Collision  |

This configuration is designed to work with bi-color or tri-color LEDs where one color can be used to show link/activity at one speed, the second color can be used to show link/activity at a second speed, and the third color (or mix of the first two) can be used to show link/activity at the third speed. By using a combination of LED 0, LED 1, and LED 2 the user has the option of using the mixed color to identify any of the three speeds.

If LED 0 and LED 1 are used then the mixed color represents 100 Mbps, if LED0 and LED 2 are used then the mixed color represents Gigabit, and if LED1 and LED2 are used then the mixed color represents 10 Mbps.

For example, if 100 Mbps is to be identified by the mixed color then LED 0 and LED 1 should be used. With this combination, only LED 0 will light if there is Gig Link/Activity and only LED 1 will light if there is 10 Mbps Link/Activity. If there is 100 Mbps Link/Activity then both LED 0 and LED 1 will light causing a mixed color. This example is shown in Figure 19 below.

Figure 19: LED\_SEL[1:0] = 0x1 Example Implementation



# Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 26: LED\_SEL[1:0] = 0x0

| Port               | LED 0<br>(CO_LED) | LED 1<br>(C1_LED)                   | LED 2<br>(C2_LED) | LED 3<br>(C3_LED)                         |
|--------------------|-------------------|-------------------------------------|-------------------|-------------------------------------------|
| Port 0<br>(P0_LED) | Reserved          | Link/Activity/Speed (by blink rate) | Duplex/Collision  | LAN Link/Activity (default for Ports 0-4) |
| Port 1<br>(P1_LED) | Reserved          | Link/Activity/Speed (by blink rate) | Duplex/Collision  | WAN Link/Activity (default for Port 0)    |
| Port 2<br>(P2_LED) | Reserved          | Link/Activity/Speed (by blink rate) | Duplex/Collision  | Alt Link/Activity (default for Port 5)    |
| Port 3<br>(P3_LED) | Reserved          | Link/Activity/Speed (by blink rate) | Duplex/Collision  | Alt Link/Activity (default for Port 6)    |
| Port 4<br>(P4_LED) | Reserved          | Link/Activity/Speed (by blink rate) | Duplex/Collision  | Reserved                                  |

This configuration is designed for a system with a single LED, where the speed of the link can be observed by the blink rate of the LED (the faster the link, the faster the blink rate). The default blink rates are 84ms for 1 Gbps, 170 ms for 100 Mbps, and 340 ms for 10 Mbps. The special LAN and WAN LEDs can be used on the front panel of the switch to show LAN/WAN activity (see Figure 20).

Figure 20: LED\_SEL[1:0] = 0x0 Example Implementation



# **Electrical Specifications**

#### 3.1 **Absolute Maximum Ratings**

Stresses above those listed in Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

Table 27: Absolute Maximum Ratings

| Symbol               | Parameter                                                   | Min  | Тур  | Max                                                                                       | Units |
|----------------------|-------------------------------------------------------------|------|------|-------------------------------------------------------------------------------------------|-------|
| V <sub>DD(3.3)</sub> | Power Supply Voltage on any 3.3V signal with respect to VSS | -0.5 | 3.3  | +3.6                                                                                      | V     |
| V <sub>DD(2.5)</sub> | Power Supply Voltage on any 2.5V signal with respect to VSS | -0.5 | 2.5  | +3.6 or<br>V <sub>DD(3.3)</sub><br>+0.5 <sup>1</sup><br>whichever is<br>less              | V     |
| V <sub>DD(1.8)</sub> | Power Supply Voltage on any 1.8V supply with respect to VSS | -0.5 | 1.8  | +3.6 or<br>V <sub>DD(2.5)</sub><br>+0.5 <sup>2</sup><br>whichever is<br>less              | V ONA |
| V <sub>DD(1.0)</sub> | Power Supply Voltage on any 1.0V supply with respect to VSS | -0.5 | 1.0  | +3.6 or<br>V <sub>DD(1.8)</sub><br>+0.5 <sup>3</sup><br>whichever is<br>less              | V     |
| V <sub>PIN</sub>     | Voltage applied to any input pin with respect to VSS        | -0.5 | SUP. | +3.6 or<br>V <sub>DDO_PIN</sub> <sup>4</sup><br>+0.5 <sup>5</sup><br>whichever is<br>less | V     |
| T <sub>STORAGE</sub> | Storage temperature                                         | -55  | *    | +125 <sup>6</sup>                                                                         | °C    |

- 1. VDD(2.5) must never be more than 0.5V greater than VDD(3.3) or damage will result. Power must be applied to VDD(3.3) before
- 2. VDD(1.8) must never be more than 0.5V greater than VDD(2.5) or damage will result. Power must be applied to VDD(2.5) before
- 3. VDD(1.0) must never be more than 0.5V greater than VDD(1.8) or damage will result. Power must be applied to VDD(1.8) before or at the same time as VDD(1.0).
- 4. The VDDO pad ring has separate I/O power supply options, Therefore, the voltage applied to a group of I/O pins must follow what
- 5. VPIN must never be more than 0.5V greater than VDDO or damage will result.
- 6. 125°C is the re-bake temperature. For extended storage time greater than 24 hours, +85°C should be the maximum.

Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

# 3.2 Recommended Operating Conditions

**Table 28: Recommended Operating Conditions** 

| Symbol               | Parameter                                  | Condition                                                               | Min   | Тур  | Max              | Units |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------|-------|------|------------------|-------|
| V <sub>DD(3.3)</sub> | 3.3V power supply                          | For any 3.3V supply pin <sup>1</sup>                                    | 3.135 | 3.3  | 3.465            | V     |
| V <sub>DD(2.5)</sub> | 2.5V power supply                          | For any 2.5V supply pin <sup>2</sup>                                    | 2.375 | 2.5  | 2.625            | V     |
| V <sub>DD(1.8)</sub> | 1.8V power supply                          | For any 1.8V supply pin                                                 | 1.710 | 1.8  | 1.890            | V     |
| V <sub>DD(1.0)</sub> | 1.0V power supply                          | For any 1.0V supply pin                                                 | .950  | 1.0  | 1.050            | V     |
| T <sub>A</sub>       | Ambient operating temperature <sup>3</sup> | Commercial parts                                                        | 0     |      | 70               | °C    |
|                      |                                            | Industrial parts <sup>4</sup>                                           | -40   |      | 85               | °C    |
| T <sub>J</sub>       | Maximum junction temperature               | 7                                                                       |       |      | 125 <sup>2</sup> | °C    |
| RSET                 | Internal bias reference                    | External resistor value required to be placed between RSET and VSS pins | 4950  | 5000 | 5050             | Ω     |

Some VDDO pins can be set to either 1.8V or 2.5V or 3.3V. To guarantee proper operation they must be set within the appropriate ranges in this table. VDDO voltages between 1.890V and 2.375V, and between 2.625V and 3.135V are not supported.

Some VDDO pins can be set to either 1.8V or 2.5V or 3.3V. To guarantee proper operation they must be set within the appropriate ranges in this table. VDDO voltages between 1.890V and 2.375V, and between 2.625V and 3.135V are not supported.

<sup>3.</sup> The important parameter is maximum junction temperature. As long as the maximum junction temperature is not exceeded, the device can be operated at any ambient temperature. Refer to White Paper on "TJ Thermal Calculations" for more information.

Industrial parts have an "I" following the commercial part numbers. See Section 5.1, Ordering Part Numbers and Package Markings, on page 101.

#### **Thermal Conditions** 3.3

#### Thermal Conditions for the 88E6350R device 128-pin TQFP 3.3.1 **Package**

| Symbol                                                                                                                             | Parameter                                                                                                                                                                      | Condition                                                      | Min   | Тур  | Max  | Units |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------|------|------|-------|
| $\theta_{JA}$                                                                                                                      | Thermal resistance <sup>1</sup> - junction to ambient of the 88E6350R device                                                                                                   | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with no air flow          |       | 24.8 |      | °C/W  |
|                                                                                                                                    | 128-Pin TQFP package $\theta_{JA} = (T_J - T_A)/P$ P = Total Power Dissipation                                                                                                 | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 1 meter/sec air flow |       | 21.6 |      | °C/W  |
|                                                                                                                                    |                                                                                                                                                                                | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 2 meter/sec air flow |       | 20.4 |      | °C/W  |
| SI'S                                                                                                                               | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 3 meter/sec air flow                                                                                                                 |                                                                | 19.7  |      | °C/W |       |
| Ψ <sub>JT</sub> Thermal characteristic parameter <sup>1</sup> - junction to top center of the 88E6350R device 128-Pin TQFP package | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow                                                                                                                             |                                                                | 0.22  |      | °C/W |       |
|                                                                                                                                    | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 1 meter/sec air flow                                                                                                                 |                                                                | 0.33  |      | °C/W |       |
|                                                                                                                                    | $\psi_{JT} = (T_J - T_{TOP})/P.$ $T_{TOP} = Temperature on$                                                                                                                    | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 2 meter/sec air flow |       | 0.42 |      | °C/W  |
| (13)                                                                                                                               | the top center of the package                                                                                                                                                  | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 3 meter/sec air flow |       | 0.48 | e lo | °C/W  |
| θ <sub>JC</sub> FL III                                                                                                             | Thermal resistance <sup>1</sup> -<br>junction to case of the<br>88E6350R device<br>128-Pin TQFP package                                                                        | JEDEC with no air flow                                         |       | 7.7  | 2    | °C/W  |
| P <sub>Top</sub><br>Diss                                                                                                           | $\theta_{JC} = (T_J - T_C)/P_{Top}$ $P_{Top} = Power$ Dissipation from the top of the package                                                                                  |                                                                | NOT D | 8    |      |       |
| $\theta_{JB}$                                                                                                                      | Thermal resistance <sup>1</sup> -<br>junction to board of the<br>88E6350R device<br>128-Pin TQFP package                                                                       | JEDEC with no air flow                                         |       | 15.5 |      | °C/W  |
|                                                                                                                                    | $\theta_{JB}$ = (T <sub>J</sub> - T <sub>B</sub> )/ P <sub>bottom</sub><br>P <sub>bottom</sub> = power<br>dissipation from the<br>bottom of the package to<br>the PCB surface. | Philips Control                                                |       |      |      |       |

<sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information.

Link Street® 88E6350R/88E6350/88E6351
Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 3.3.2 Thermal Conditions for the 88E6350 device 176-pin TQFP Package

| Symbol                                                                                         | Parameter                                                                                                                                      | Condition                                                      | Min  | Тур                                      | Max     | Units |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------------------------------------------|---------|-------|
| $\theta_{\sf JA}$                                                                              | Thermal resistance <sup>1</sup> - junction to ambient of the                                                                                   | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with no air flow          |      | 22.1                                     |         | °C/W  |
|                                                                                                | 88E6350/88E6351<br>device 176-Pin TQFP<br>package                                                                                              | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 1 meter/sec air flow |      | 19.3                                     |         | °C/W  |
|                                                                                                | $\theta_{JA} = (T_J - T_A)/P$ P = Total Power                                                                                                  | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 2 meter/sec air flow |      | 18.4                                     |         | °C/W  |
| Dissipation                                                                                    | Dissipation                                                                                                                                    | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 3 meter/sec air flow |      | 17.9                                     |         | °C/W  |
| ΨЈТ                                                                                            | Thermal characteristic parameter <sup>1</sup> - junction to                                                                                    | JEDEC 3 in. x 4.5 in. 4-layer PCB with no air flow             |      | 0.16                                     |         | °C/W  |
| top center of the 88E6350/88E6351 device 176-Pin TQFP package $\psi_{JT} = (T_J - T_{TOP})/P.$ | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 1 meter/sec air flow                                                                                 |                                                                | 0.17 |                                          | °C/W    |       |
|                                                                                                | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 2 meter/sec air flow                                                                                 |                                                                | 0.19 |                                          | °C/W    |       |
|                                                                                                | T <sub>TOP</sub> = Temperature on the top center of the package                                                                                | JEDEC 3 in. x 4.5 in.<br>4-layer PCB with 3 meter/sec air flow |      | 0.22                                     |         | °C/W  |
| <sub>θ</sub> јс                                                                                | Thermal resistance <sup>1</sup> -<br>junction to case of the<br>88E6350/88E6351<br>device 176-Pin TQFP<br>package                              | JEDEC with no air flow                                         |      | 6.6                                      | 5 P. V. | °C/W  |
|                                                                                                | $\theta_{JC}$ = (T <sub>J</sub> - T <sub>C</sub> )/ P <sub>Top</sub><br>P <sub>Top</sub> = Power<br>Dissipation from the top<br>of the package |                                                                | 10 C | 12-12-12-12-12-12-12-12-12-12-12-12-12-1 |         |       |
| $\theta_{ m JB}$                                                                               | Thermal resistance <sup>1</sup> - junction to board of the 88E6350/88E6351 device 176-Pin TQFP package                                         | JEDEC with no air flow                                         | 7    | 13.7                                     |         | °C/W  |
|                                                                                                | $\theta_{JB} = (T_J - T_B)/P_{bottom}$ $P_{bottom} = power$ dissipation from the bottom of the package to the PCB surface.                     | Wilt Collins                                                   |      |                                          |         |       |

<sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information.

#### **Current Consumption** 3.4

Table 29: 88E6350R/88E6350 Device Current Consumption

| Pins           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Condition                                                     | Min   | Тур | Max   | Units |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------|-----|-------|-------|
| Px_AVDD        | 1.8V power to analog core for each Gig PHY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | All ports active<br>(Port 0 - Port 4 at 1000 Mbps)            |       | 529 |       | mA    |
|                | interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | All ports active<br>(Port 0 - Port 4 at 100 Mbps)             |       | 178 |       | mA    |
|                | **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | All ports active<br>(Port 0 - Port 4 at 10 Mbps)              |       | 118 |       | mA    |
| SILIP<br>SOUTH | The Part of the Pa | All ports idle (Port 0 - Port 4 linked at 1000 Mbps but idle) |       | 529 |       | mA    |
|                | All ports idle (Port 0 - Port 4 linked at 100 Mbps but idle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                               | 178   |     | mA    |       |
|                | TOSTILLA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | All ports idle (Port 0 - Port 4 linked at 10 Mbps but idle)   |       | 118 |       | mA    |
|                | in Co.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset                                                         |       | 7   |       | mA    |
| . 4            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | No link on any port                                           |       | 32  | 0     | mA    |
| EE_VDDO        | 3.3V to EEPROM and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | All ports active at 1000 Mbps                                 |       | 18  | (0,0) | mA    |
|                | LED pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | All ports active at 100 Mbps                                  |       | 10  | 10    | mA    |
| "O'IF H        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | All ports active at 10 Mbps                                   |       | 10  | X     | mA    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | All ports idle and linked at 1000<br>Mbps                     | 41    | 18  |       | mA    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | All ports idle and linked at 100 Mbps                         | 100   | 10  |       | mA    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | All ports idle and linked at 10 Mbps                          | (N.O. | 10  |       | mA    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reset                                                         | P     | 15  |       | mA    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | No link on any port                                           |       | 2   |       | mA    |

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### Table 29: 88E6350R/88E6350 Device Current Consumption (Continued)

| Pins   | Parameter                                    | Condition                                 | Min  | Тур | Max | Units |
|--------|----------------------------------------------|-------------------------------------------|------|-----|-----|-------|
| VDDO   | 2.5V to SMI CPU bus                          | All ports active at 1000 Mbps             |      | 58  |     | mA    |
|        | and Port 5's and Port 6's GMII/MII I/O pins. | All ports active at 100 Mbps              |      | 11  |     | mA    |
|        |                                              | All ports active at 10 Mbps               |      | 3   |     | mA    |
|        |                                              | All ports idle and linked at 1000<br>Mbps |      | 23  |     | mA    |
|        |                                              | All ports idle and linked at 100 Mbps     |      | 7   |     | mA    |
|        | N.                                           | All ports idle and linked at 10 Mbps      |      | 1   |     | mA    |
|        |                                              | Reset                                     |      | 1   |     | mA    |
| 45     | SILA                                         | No link on any port                       |      | 1   |     | mA    |
|        | 1.8V to SMI CPU bus                          | All ports active at 1000 Mbps             |      | 30  |     | mA    |
|        | and Port 5's and Port 6's GMII/MII I/O pins. | All ports active at 100 Mbps              |      | 6   |     | mA    |
| %      | 40,21                                        | All ports active at 10 Mbps               |      | 2   |     | mA    |
|        |                                              | All ports idle and linked at 1000<br>Mbps |      | 10  |     | mA    |
|        |                                              | All ports idle and linked at 100 Mbps     |      | 2   |     | mA    |
| 1/2.41 |                                              | All ports idle and linked at 10 Mbps      |      | 1   | N   | mA    |
| ,0°    |                                              | Reset                                     |      | 1,0 | 30  | mA    |
|        |                                              | No link on any port                       | //   | 1   |     | mA    |
| VDD_   | 1.0V power to digital                        | All ports active at 1000 Mbps             | 20   | 617 |     | mA    |
| CORE   | core                                         | All ports active at 100 Mbps              | 15/4 | 210 |     | mA    |
|        |                                              | All ports active at 10 Mbps               |      | 169 |     | mA    |
|        |                                              | All ports idle and linked at 1000 Mbps    |      | 560 |     | mA    |
|        |                                              | All ports idle and linked at 100 Mbps     |      | 205 |     | mA    |
|        |                                              | All ports idle and linked at 10 Mbps      |      | 165 |     | mA    |
|        |                                              | Reset                                     |      | 30  |     | mA    |
|        |                                              | No link on any port                       |      | 121 |     | mA    |

Table 29: 88E6350R/88E6350 Device Current Consumption (Continued)

| Pins                                             | Parameter                                          | Condition                                                     | Min | Тур | Max | Units |
|--------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|-------|
| AVDD                                             | 1.8V power common                                  | All ports 1000 Mbps and active                                |     | 6   |     | mA    |
| AVDD_PLL                                         | block, PLL block                                   | All ports 100 Mbps and active                                 |     | 6   |     | mA    |
|                                                  |                                                    | All ports 10 Mbps and active                                  |     | 6   |     | mA    |
|                                                  |                                                    | All ports 1000 Mbps and idle                                  |     | 6   |     | mA    |
|                                                  |                                                    | All ports 100 Mbps and idle                                   |     | 6   |     | mA    |
|                                                  |                                                    | All ports 10 Mbps and idle                                    |     | 6   |     | mA    |
|                                                  |                                                    | Reset                                                         |     | 6   |     | mA    |
|                                                  | 1                                                  | No link on any port                                           |     | 6   |     | mA    |
| Px_AVDD 1.8V power common block to External Mag- | All ports active<br>(Port 0 - Port 4 at 1000 Mbps) |                                                               | 512 |     | mA  |       |
|                                                  | netics Center Tap Pin                              | All ports active<br>(Port 0 - Port 4 at 100 Mbps)             |     | 152 |     | mA    |
|                                                  | TO THE                                             | All ports active<br>(Port 0 - Port 4 at 10 Mbps)              |     | 440 |     | mAC   |
|                                                  |                                                    | All ports idle (Port 0 - Port 4 linked at 1000 Mbps but idle) |     | 512 |     | mA    |
|                                                  |                                                    | All ports idle (Port 0 - Port 4 linked at 100 Mbps but idle)  |     | 152 |     | mA    |
| CAKU, WILL                                       |                                                    | All ports idle (Port 0 - Port 4 linked at 10 Mbps but idle)   |     | 118 | *   | mA    |
| <b>&gt;</b>                                      |                                                    | Reset                                                         |     | 4   |     | mA    |
|                                                  |                                                    | No link on any port                                           | <   | 72- |     | mA    |

Link Street® 88E6350R/88E6350/88E6351
Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 3.5 DC Electrical Characteristics

## 3.5.1 Digital Operating Conditions

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

**Table 30: Digital Operating Conditions** 

| Symbol           | Parameter             | Pins                                      | Condition                            | Min           | Тур  | Max          | Units |
|------------------|-----------------------|-------------------------------------------|--------------------------------------|---------------|------|--------------|-------|
| V <sub>IH</sub>  | High level            | XTAL_IN                                   | ZI_W                                 | 1.4           |      | 1.99         | V     |
|                  | input voltage         | All others                                | VDDO = 3.135                         | 2.2           |      |              | V     |
|                  |                       | 49                                        | VDDO = 2.375V                        | 1.7           |      |              | V     |
|                  |                       | Not S                                     | VDDO = 1.710V                        | 1.2           |      |              | V     |
| V <sub>IL</sub>  | Low level             | XTAL_IN                                   |                                      | -0.3          |      | 0.54         | V     |
| input voltage    | All others            | VDDO = 3.135                              | -0.4                                 |               | 0.94 | V            |       |
|                  |                       | * * * * * * * * * * * * * * * * * * * *   | VDDO = 2.375V                        | -0.4          |      | 0.7          | V     |
|                  |                       | O'                                        | VDDO = 1.710V                        | -0.4          |      | 0.51         | V     |
| V <sub>OH</sub>  | High level output     | LED pins                                  | I <sub>OH</sub> = -8 mA              | VDDO<br>- 0.4 |      |              | V     |
| voltage          | voitage               | All others<br>(except INTn <sup>1</sup> ) | I <sub>OH</sub> = -4 mA              | VDDO<br>- 0.4 |      | د            | 8 W   |
| V <sub>OL</sub>  | Low level             | INTn and LED pins                         | I <sub>OL</sub> = 8 mA               |               |      | 0.4          | V     |
| **O14. 4         | voltage               | All others                                | I <sub>OL</sub> = 4 mA               |               | ó    | 0.4          | V     |
| I <sub>ILK</sub> | Input leakage current | With pull-up resistor                     | 0 <v<sub>IN<v<sub>DD</v<sub></v<sub> |               | 400  | + 10<br>- 50 | μА    |
|                  |                       | With pull-down resistor                   | 0 <v<sub>IN<v<sub>DD</v<sub></v<sub> | 15            | HOV  | + 50<br>- 10 | μА    |
|                  |                       | XTAL_IN - with internal resistor          |                                      | COL           |      | ±80          | μА    |
|                  |                       | All others                                | 0 <v<sub>IN<v<sub>DD</v<sub></v<sub> |               |      | ±10          | μА    |
| C <sub>IN</sub>  | Input                 | XTAL_IN                                   | O.C.                                 |               | 5    |              | pF    |
|                  | capacitance           | All others                                | :4:0                                 |               |      | 5            | pF    |

<sup>1.</sup> The INTn is an active low, open drain pin. See INTn description in the Signal Description.

## 3.6 AC Electrical Specifications

#### 3.6.1 Receiver AC Characteristics

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

**Table 31: IEEE DC Transceiver Parameters** 

| Symbol                | Parameter                                                          | Condition                                               | Min | Тур | Max | Units |
|-----------------------|--------------------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|-------|
| T <sub>PU_RESET</sub> | Valid power to RESETn de-asserted or RESETn assertion time         | At power up or sub-<br>sequent resets after<br>power up | 10  |     |     | ms    |
| T <sub>SU_CLK</sub>   | Number of valid<br>REFCLK cycles prior to<br>RESETn<br>de-asserted |                                                         | 10  |     |     | Clks  |
| T <sub>SU</sub>       | Configuration data valid prior to RESETn de-asserted <sup>1</sup>  |                                                         | 200 |     |     | ns    |
| T <sub>HD</sub>       | Config data valid after RESETn de-asserted                         |                                                         | 0   |     |     | ns    |

When RESETn is low all configuration pins become inputs, and the value seen on these pins is latched on the rising edge of RESETn. All configuration pins that become outputs during normal operation will remain tri-stated for 40 ns after the rising edge of RESETn.

Figure 21: Reset and Configuration Timing



Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and **Electrical Specifications** 

#### 3.6.2 **Clock Timing**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

**Table 32: IEEE DC Transceiver Parameters** 

| Symbol                      | Parameter                         | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Min              | Тур | Max              | Units           |
|-----------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|------------------|-----------------|
| T <sub>P</sub> <sup>1</sup> | XTAL_IN period                    | ON THE STATE OF TH | 40<br>-50<br>ppm | 40  | 40<br>+50<br>ppm | ns              |
| T <sub>H</sub>              | XTAL_IN high time                 | 66/20,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 16               |     |                  | ns              |
| T <sub>L</sub>              | XTAL_IN low time                  | 46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 16               |     |                  | ns              |
| T <sub>R</sub>              | XTAL_IN rise                      | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |     | 3                | ns              |
| T <sub>F</sub>              | XTAL_IN fall                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |     | 3                | ns              |
| T <sub>J_XTAL_IN</sub>      | XTAL_IN total jitter <sup>2</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |     | 200              | ps <sup>3</sup> |

- If the crystal option is used, ensure that the frequency is 25.000 MHz ± 50 ppm.
   PLL generated clocks are not recommended as input to XTAL\_IN since they can have excessive jitter. Zero delay buffers are also not recommended for the same reason.
   Broadband peak-peak = 200 ps, Broadband rms = 3 ps, 12 kHz to 20 MHz rms = 1 ps.

Figure 22: Oscillator Clock Timing



#### 3.6.3 **CLK125 Timing**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified.)

Table 33: CLK125 Timing

| Symbol                | Parameter                             | Condition | Min             | Тур | Max             | Units                 |
|-----------------------|---------------------------------------|-----------|-----------------|-----|-----------------|-----------------------|
| T <sub>P_CLK125</sub> | CLK125 Period                         | O'LAN     | 8<br>-50<br>ppm | 8   | 8<br>+50<br>ppm | ns                    |
| T <sub>H_CLK125</sub> | CLK125 High time                      | 66/20,    | 3.5             | 4   | 4.4             | ns                    |
| T <sub>L_CLK125</sub> | CLK125 Low time                       | 48-       | 3.5             | 4   | 4.4             | ns                    |
| T <sub>J_CLK125</sub> | CLK125 Total Jitter                   |           | -               | -   | 80              | ps<br>(peak-<br>peak) |
| T <sub>P_CD</sub>     | CLK125 power up to stable clock delay |           |                 |     | 300             | μS                    |

Figure 23: CLK125 Timing



Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and **Electrical Specifications** 

#### 3.7 **GMII Timing**

#### **GMII Transmit Timing** 3.7.1

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 34: GMII Transmit Timing

| Symbol                               | Parameter                   | Condition | Min                | Тур | Max   | Units |
|--------------------------------------|-----------------------------|-----------|--------------------|-----|-------|-------|
| T <sub>SU_GMII_GTX_</sub><br>CLK     | GMII output to clock        | OP DATE   | 2.5                |     |       | ns    |
| T <sub>HD_GMII_GTX</sub> _           | GMII clock to output        |           | 0.5                |     |       | ns    |
| T <sub>H_GMII_</sub><br>GTX_CLK      | GTX_CLK High                |           | 2.5 <sup>1</sup>   |     | 5.5   | ns    |
| T <sub>L_GMII_</sub><br>GTX_CLK      | GTX_CLK Low                 |           | 2.5 <sup>1</sup>   |     | 5.5   | ns    |
| T <sub>P_GMII_</sub><br>GTX_CLK      | GTX_CLK Period              |           | 7.5 <mark>1</mark> | 8.0 |       | ns    |
| T <sub>R_GMII_</sub><br>GTX_CLK      | GTX_CLK Rise Time           |           |                    |     | 1.0   | ns    |
| T <sub>F_GMII_</sub><br>GTX_CLK      | GTX_CLK Fall Time           |           |                    |     | 1.0   | ns    |
| T <sub>RSLEW_</sub> GMIL GTX_CLK     | GTX_CLK Rising Slew<br>Rate |           | 0.62               |     |       | V/ns  |
| T <sub>FSLEW_</sub> GMII_<br>GTX_CLK | GTX_CLK Falling Slew Rate   |           | 0.62               |     | 000 P | V/ns  |

GTX\_CLK numbers not guaranteed during transition between 10/100/1000BASE-T operation. Instantaneous change during internal VIH\_GMII (Min.) and VIL\_GMII (Max.).

Figure 24: GMII Transmit Timing



## 3.7.2 GMII Receive Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 35: GMII Receive Timing

| Symbol                         | Parameter       | Condition                             | Min                             | Тур | Max                | Units |
|--------------------------------|-----------------|---------------------------------------|---------------------------------|-----|--------------------|-------|
| T <sub>SU_GMII_</sub>          | GMII Setup Time | not No.                               | 2.0                             |     |                    | ns    |
| T <sub>HD_GMII_</sub><br>INCLK | GMII Hold Time  | 68 DP                                 | 0                               |     |                    | ns    |
| T <sub>H_GMII_</sub>           | INCLK High      |                                       | 2.5 <sup>1</sup>                |     |                    | ns    |
| T <sub>L_GMII_</sub><br>INCLK  | INCLK Low       |                                       | 2.5 <sup>1</sup>                |     |                    | ns    |
| T <sub>P_GMII_</sub><br>INCLK  | INCLK Period    |                                       | 7.5 <sup>1</sup>                | 8.0 | 8.5                | ns    |
| F <sub>GMII</sub><br>INCLK     | INCLK Frequency |                                       | 125 <sup>1</sup><br>-100<br>ppm |     | 125<br>+100<br>ppm | MHz   |
| T <sub>R_GMII_</sub>           | INCLK Rise Time |                                       |                                 |     | 1.0                | ns    |
| T <sub>F_GMII_</sub>           | INCLK Fall Time | , , , , , , , , , , , , , , , , , , , |                                 |     | 1.0                | ns    |

<sup>1.</sup> RX\_CLK toggle rate is "don't care" if link is down, or if not in 1000BASE-T mode.

Figure 25: GMII Receive Timing



## 3.8 RGMII Timing

#### Table 36: RGMII Interface Timing

For other timing modes see Section 3.8.1, RGMII Timing for Different RGMII Modes, on page 85.

| Symbol                               | Parameter                                  | Min  | Тур | Max  | Units |
|--------------------------------------|--------------------------------------------|------|-----|------|-------|
| TskewT                               | Data to Clock output Skew (at transmitter) | -500 | 0   | 500  | ps    |
| TskewR                               | Data to Clock input Skew (at receiver)     | 1.0  | -   | 2.6  | ns    |
| T <sub>CYCLE</sub>                   | Clock Cycle Duration                       | 7.2  | 8.0 | 8.8  | ns    |
| T <sub>CYCLE</sub><br>HIGH1000       | High Time for 1000BASE-T 1                 | 3.6  | 4.0 | 4.4  | ns    |
| T <sub>RISE</sub> /T <sub>FALL</sub> | Rise/Fall Time (20-80%)                    |      |     | 0.75 | ns    |

Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three TCYCLE of the lowest speed transitioned between.

Figure 26: RGMII Multiplexing and Timing



## 3.8.1 RGMII Timing for Different RGMII Modes

#### 3.8.1.1 RGMII Transmit Timing

Table 37: Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (Offset 0x01, bit 14) = 0 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

| Symbol             | Parameter                                | Min  | Тур | Max | Units |
|--------------------|------------------------------------------|------|-----|-----|-------|
| t <sub>sskew</sub> | RGMII Transmit Delay Control (bit 3) = 0 | -0.5 |     | 0.5 | ns    |

Figure 27: Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (bit 3) = 0



Table 38: Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (Offset 0x01, bit 14) = 1 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

| Symbol             | Parameter                                | Min | Тур | Max | Units |
|--------------------|------------------------------------------|-----|-----|-----|-------|
| t <sub>setup</sub> | RGMII Transmit Delay Control (bit 3) = 1 | 1.2 |     | ,,0 | ns    |
| t <sub>hold</sub>  |                                          | 1.0 |     | 5/4 | ns    |

Figure 28: Transmit - GTXCLK (TXC) Timing when RGMII Transmit Delay Control (bit 3) = 1





Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

#### 3.8.1.2 RGMII Receive Timing

Table 39: Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (Offset 0x01, bit 15) = 0 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

| Symbol             | Parameter                               | Min | Тур | Max | Units |
|--------------------|-----------------------------------------|-----|-----|-----|-------|
| t <sub>setup</sub> | RGMII Receive Delay Control (bit 4) = 0 | 1.0 |     |     | ns    |
| t <sub>hold</sub>  | O Pi                                    | 0.8 |     |     | ns    |

Figure 29: Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (bit 4) = 0

**INCLK (RXC)** 

IND[3:0] (RXD[3:0]), INDV (RX\_CTL)



Table 40: Receive - INCLK (RXC) Timing when RGMII Receive Delay Control (Offset 0x01, bit 15) = 1 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

| Symbol             | Parameter                               | Min  | Тур | Max | Units |
|--------------------|-----------------------------------------|------|-----|-----|-------|
| t <sub>setup</sub> | RGMII Receive Delay Control (bit 4) = 1 | -0.9 |     | 6   | ns    |
| t <sub>hold</sub>  |                                         | 2.7  |     |     | ns    |

Figure 30: Receive - RXC Timing when RGMII Receive Delay Control (bit 4) = 1

**INCLK (RXC)** 

IND[3:0] (RXD[3:0]), INDV (RX\_CTL)



## 3.9 MII Timing

## 3.9.1 MII Clock Timing

In MII MAC mode, the Px\_INCLK and Px\_OUTCLK pins are inputs.

Table 41: MII Clock Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

| Symbol         | Parameter        | Condition | Min | Тур             | Max | Units |
|----------------|------------------|-----------|-----|-----------------|-----|-------|
| T <sub>P</sub> | CLK_IN period    | 12 C      | 201 | 40<br>or<br>400 |     | ns    |
| T <sub>H</sub> | CLK_IN high time |           | 8   |                 |     | ns    |
| T <sub>L</sub> | CLK_IN low time  |           | 8   |                 |     | ns    |
| T <sub>R</sub> | CLK_IN rise      |           |     |                 | 3   | ns    |
| T <sub>F</sub> | CLK_IN fall      |           |     |                 | 3   | ns 🔨  |

<sup>1.</sup> This value applies for 200 Mbps mode

#### Figure 31: MII Clock Timing



## 3.9.2 MII Receive Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 42: MII Receive Timing—100 Mbps Operation

| Symbol             | Parameter                                                               | Condition       | Min | Тур | Max | Units |
|--------------------|-------------------------------------------------------------------------|-----------------|-----|-----|-----|-------|
| T <sub>SU_IN</sub> | MII inputs (Px_IND[3:0] and Px_INDV) valid prior to Px_INCLK going high | With 10 pF load | 10  |     |     | ns    |
| T <sub>HD_IN</sub> | MII inputs (Px_IND[3:0] and Px_INDV) valid after Px_INCLK going high    | With 10pF load  | 10  |     |     | ns    |

Table 43: MII Receive Timing—200 Mbps Operation

| Symbol             | Parameter                                                               | Condition       | Min | Тур | Max | Units |
|--------------------|-------------------------------------------------------------------------|-----------------|-----|-----|-----|-------|
| T <sub>SU_IN</sub> | MII inputs (Px_IND[3:0] and Px_INDV) valid prior to Px_INCLK going high | With 10 pF load | 5   |     |     | ns    |
| T <sub>HD_IN</sub> | MII inputs (Px_IND[3:0] and Px_INDV) valid after Px_INCLK going high    | With 10pF load  | 2   |     |     | ns    |

Figure 32: MII Receive Timing



## 3.9.3 MII Transmit Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 44: MII Transmit Timing—100 Mbps Operation

| Symbol                | Parameter                                                  | Condition                | Min | Тур | Max | Units |
|-----------------------|------------------------------------------------------------|--------------------------|-----|-----|-----|-------|
| T <sub>OUTCLK</sub>   | Px_OUTCLK period                                           | 10BASE mode <sup>1</sup> |     | 400 |     | ns    |
|                       |                                                            | 100BASE mode             |     | 40  |     | ns    |
| T <sub>H_OUTCLK</sub> | Px_OUTCLK high                                             | 10BASE mode              |     | 200 |     | ns    |
|                       |                                                            | 100BASE mode             |     | 20  |     | ns    |
| T <sub>L_OUTCLK</sub> | Px_OUTCLK low                                              | 10BASE mode              |     | 200 |     | ns    |
|                       |                                                            | 100BASE mode             |     | 20  |     | ns    |
| T <sub>CQ_MAX</sub>   | Px_OUTCLK to outputs (Px_OUTD[3:0], Px_OUTEN) valid        | With 10 pF load          |     |     | 25  | ns    |
| T <sub>CQ_MIN</sub>   | Px_OUTCLK to outputs<br>Px_OUTD[3:0],<br>Px_OUTEN) invalid | With 10 pF load          | 0   |     |     | ns    |

<sup>1. 2.5</sup> MHz for 10 Mbps or 25 MHz for 100 Mbps

Table 45: MII Transmit Timing—200 Mbps Operation

| Symbol                | Parameter                                                  | Condition                               | Min | Тур | Max | Units |
|-----------------------|------------------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| Toutclk               | Px_OUTCLK period                                           | 200 Mbps<br>Operation mode <sup>1</sup> |     | 20  |     | ns    |
| T <sub>H_OUTCLK</sub> | Px_OUTCLK high                                             | 200 Mbps<br>Operation                   |     | 10  |     | ns    |
| T <sub>L_OUTCLK</sub> | Px_OUTCLK low                                              | 200 Mbps<br>Operation                   | 201 | 10  |     | ns    |
| T <sub>CQ_MAX</sub>   | Px_OUTCLK to outputs (Px_OUTD[3:0], Px_OUTEN) valid        | With 10 pF load                         | SIR |     | 15  | ns    |
| T <sub>CQ_MIN</sub>   | Px_OUTCLK to outputs<br>Px_OUTD[3:0],<br>Px_OUTEN) invalid | With 10 pF load                         | 3   |     |     | ns    |

<sup>1.</sup> 2.5 MHz for 10 Mbps or 25 MHz for 100 Mbps

Link Street® 88E6350R/88E6350/88E6351
Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Figure 33: MII Transmit Timing



#### Serial Management Interface (SMI) Timing 3.10

#### 3.10.1 **SMI Clock Timing (CPU Set)**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 46: SMI Clock Timing (CPU Set)

| Symbol         | Parameter     | Condition | Min | Тур | Max | Units | Notes       |
|----------------|---------------|-----------|-----|-----|-----|-------|-------------|
| T <sub>P</sub> | MDC period    | 0670 by   | 120 |     |     | ns    | 8.33<br>MHz |
| T <sub>H</sub> | MDC high time | 18-       | 48  |     |     | ns    |             |
| TL             | MDC low time  | )         | 48  |     |     | ns    |             |
| T <sub>R</sub> | MDC rise      |           |     |     | 6   | ns    |             |
| T <sub>F</sub> | MDC fall      |           |     |     | 6   | ns    |             |

Figure 34: SMI Clock Timing (CPU Set)



15v0u8phon2ngjqt0vkmfzwlpbh-ikxqgo2a \* ShenZhen Ecopower Electronic Technology Co., Ltd.

Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 3.10.2 SMI Data Timing (CPU Set)

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 47: SMI Clock Timing (CPU Set)

| Symbol                | Parameter                       | Condition | Min | Тур | Max | Units | Notes |
|-----------------------|---------------------------------|-----------|-----|-----|-----|-------|-------|
| T <sub>DLY_MDIO</sub> | MDC to MDIO (Output) delay time | No. W.    | 0   |     | 30  | ns    |       |
| T <sub>SU</sub>       | MDIO (Input) to MDC setup time  | 020P      | 10  |     |     | ns    |       |
| T <sub>HD</sub>       | MDIO (Input) to MDC hold time   |           | 10  |     |     | ns    |       |

Figure 35: SMI Data Timing



15v0u8phon2ngjqt0vkmfzwlpbh-ikxqgo2a \* ShenZhen Ecopower Electronic Technology Co., Ltd.

## 3.10.3 SMI Timing (PHY Set)

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 48: SMI Clock Timing (CPU Set)

|                       | .0.9                            |           |                  |     |     |       |             |  |  |
|-----------------------|---------------------------------|-----------|------------------|-----|-----|-------|-------------|--|--|
| Symbol                | Parameter                       | Condition | Min              | Тур | Max | Units | Notes       |  |  |
| T <sub>P</sub>        | MDC period                      |           | 120 <sup>1</sup> |     |     | ns    | 8.33<br>MHz |  |  |
| T <sub>H</sub>        | MDC high time                   | ON CH     | 48               |     |     | ns    |             |  |  |
| T <sub>L</sub>        | MDC low time                    | 067D,     | 48               |     |     | ns    |             |  |  |
| T <sub>R</sub>        | MDC rise                        | \$        |                  |     | 6   | ns    |             |  |  |
| T <sub>F</sub>        | MDC fall                        |           |                  |     | 6   | ns    |             |  |  |
| T <sub>TX_SU</sub>    | MDIO output setup time          |           | 10               |     |     | ns    | 2           |  |  |
| T <sub>TX_HD</sub>    | MDIO output hold time           |           | 10               |     |     | ns    | 2           |  |  |
| T <sub>RX_SU</sub>    | MDIO input setup time           |           |                  |     |     |       | 8           |  |  |
| T <sub>RX_HD</sub>    | MDIO input hold time            |           |                  |     |     |       |             |  |  |
| T <sub>DLY_MDIO</sub> | MDC to MDIO (Output) delay time |           | 0                |     | 5   | ns    | 3           |  |  |

- 1. MDC\_PHY will track MDC\_CPU when the PPU is disabled. When the PPU is enabled the MDC\_PHY period will be 240 ns
- 2. MDIO input setup and hold time is intentionally sampled with respect to the MDC falling edge.
- 3. MDIO data is intentionally clocked out on the falling edge of MDC.

Figure 36: SMI Timing Output (PHY Mode)



Figure 37: SMI Timing Input (PHY Mode)



Copyright © 2010 Marvell March 23, 2010, Advance

CONFIDENTIAL

Doc. No. MV-S106031-01 Rev. --

Link Street® 88E6350R/88E6350/88E6351
Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 3.11 **EEPROM Timing**

## 3.11.1 2-Wire EEPROM Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 49: 2-Wire EEPROM Input Timing

| Symbol          | Parameter         | Condition | Min | Тур   | Max  | Units |
|-----------------|-------------------|-----------|-----|-------|------|-------|
| T <sub>P</sub>  | EE_CLK period     | 800F      |     | 20000 |      | ns    |
| T <sub>H</sub>  | EE_CLK high time  |           |     | 10000 |      | ns    |
| T <sub>L</sub>  | EE_CLK low time   | 5         |     | 10000 |      | ns    |
| T <sub>IN</sub> | EE_CLK input time |           | 50  |       | 5000 | ns    |

Figure 38: 2-Wire Input Timing



Table 50: 2-Wire EEPROM Output Timing

| Symbol          | Parameter          | Condition | Min | Тур   | Max   | Units |
|-----------------|--------------------|-----------|-----|-------|-------|-------|
| T <sub>P</sub>  | EE_CLK period      | No Pop    |     | 20000 |       | ns    |
| T <sub>H</sub>  | EE_CLK high time   | 0, 12     |     | 10000 |       | ns    |
| T <sub>L</sub>  | EE_CLK low time    | ON All    |     | 10000 |       | ns    |
| T <sub>IN</sub> | EE_CLK output time | 108 PD.   | 0   |       | 10000 | ns    |

Figure 39: 2-Wire Output Timing



Link Street® 88E6350R/88E6350/88E6351
Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

## 3.11.2 4-Wire EEPROM Timing

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)

Table 51: 4-Wire EEPROM Timing

| Symbol              | Parameter                                            | Condition            | Min | Тур   | Max | Units |
|---------------------|------------------------------------------------------|----------------------|-----|-------|-----|-------|
| T <sub>P</sub>      | EE_CLK period                                        | (V)                  |     | 10000 |     | ns    |
| T <sub>H</sub>      | EE_CLK high time                                     | 70 W                 |     | 5000  |     | ns    |
| T <sub>L</sub>      | EE_CLK low time                                      | 80P                  |     | 5000  |     | ns    |
| T <sub>CQCSMX</sub> | Serial EEPROM chip select valid                      |                      |     |       | 5   | ns    |
| T <sub>CQCSMN</sub> | Serial EEPROM chip select invalid                    |                      |     |       | 5   | ns    |
| T <sub>CQDMX</sub>  | Serial EEPROM data<br>transmitted to EEPROM<br>valid | Referenced to EE_CLK |     |       | 10  | ns    |
| T <sub>CQDMN</sub>  | Serial EEPROM data transmitted to EEPROM invalid     |                      | 0   |       |     | ns    |
| T <sub>S</sub>      | Setup time for data received from EEPROM             |                      | 10  |       |     | ns    |
| T <sub>H</sub>      | Hold time for data received from EEPROM              |                      | 10  |       |     | ns    |

Figure 40: 4-Wire EEPROM Timing



15v0u8phon2ngjqt0vkmfzwlpbh-ikxqgo2a \* ShenZhen Ecopower Electronic Technology Co., Ltd.

# 4 Package Mechanical Dimensions

Figure 41: 88E6350R 128-pin TQFP EPAD Package Mechanical Drawings



#### NOTE:

- ⚠ TO BE DETERMINED AT SEATING PLANE -C-
- △DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION.
  D1 AND E1 ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION.
- DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.
- **A** EXACT SHAPE OF EACH CORNER IS OPTIONAL
- ⚠ THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.25 mm FROM THE LEAD TIP.
- ⚠ A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE
  TO THE LOWEST POINT OF THE PACKAGE BODY.
- 7. CONTROLLING DIMENSION: MILLIMETER.

Table 52: 88E6350R 128-pin TQFP EPAD Package Dimensions

| Symbol         | Dimension in mm |      |         |  |
|----------------|-----------------|------|---------|--|
|                | Min             | Nom  | Max     |  |
| А              | -12             |      | 1.20    |  |
| A <sub>1</sub> | 0.05            |      | 0.15    |  |
| A <sub>2</sub> | 0.95            | 1.00 | 1.05    |  |
| b Will         | 0.13            | 0.18 | 0.23    |  |
| b1             | 0.13            | 0.16 | 0.19    |  |
| C              | 0.09            |      | 0.20    |  |
| c <sub>1</sub> | 0.09            |      | 0.16    |  |
| D              | 16.00 BSC       |      |         |  |
| D <sub>1</sub> | 14.00 BSC       |      |         |  |
| E              | 16.00 BSC       |      |         |  |
| E <sub>1</sub> | 14.00 BSC       |      |         |  |
| е              | 0.40 BSC        |      |         |  |
| L              | 0.45            | 0.60 | 0.75    |  |
| L <sub>1</sub> | 1.00 REF        |      | 0       |  |
| R <sub>1</sub> | 0.08            |      | - 07 P. |  |
| R <sub>2</sub> | 0.08            |      | 0.20    |  |
| S              | 0.20            | 6    | Y-W-    |  |
| D <sub>2</sub> | 6.29 BSC        | 125  | -       |  |
| E <sub>2</sub> | 5.41 BSC        | of h |         |  |
| θ              | 0°              | 3.5° | 7°      |  |
| $\theta_1$     | 0°              | 300  |         |  |
| $\theta_2$     | 11°             | 12°  | 13°     |  |
| $\theta_3$     | 11°             | 12°  | 13°     |  |

Figure 42: 88E6350/88E6351 176-pin TQFP EPAD Package Mechanical Drawings







SECTION B-B

#### NOTE:

- 1 TO BE DETERMINED AT SEATING PLANEC
- DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION D1 AND E1 ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- (2) DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION.

  DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- ⚠ THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.25 mm FROM THE LEAD TIP.
- (Å) A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
- 7. CONTROLLING DIMENSION: MILLIMETER.

## Link Street® 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

Table 53: 88E6350/88E6351 176-pin TQFP EPAD Package Dimensions

| Symbol         | Dimension in mm |        |            |  |
|----------------|-----------------|--------|------------|--|
|                | Min             | Nom    | Max        |  |
| A              | 1.00            | 1.10   | 1.20       |  |
| A <sub>1</sub> | 0.05            | 0.10   | 0.15       |  |
| A <sub>2</sub> | 0.95            | 1.00   | 1.05       |  |
| b              | 0.13            | 0.18   | 0.23       |  |
| b1             | 0.13            | 0.16   | 0.19       |  |
| С              | 0.09            |        | 0.20       |  |
| c <sub>1</sub> | 0.09            |        | 0.16       |  |
| D              | 22.00 BSC       |        |            |  |
| D <sub>1</sub> | 20.00 BSC       |        |            |  |
| E              | 22.00 BSC       |        | 70         |  |
| E <sub>1</sub> | 20.00 BSC       |        |            |  |
| е              | 0.40 BSC        |        | HODA!      |  |
| L              | 0.45            | 0.60   | 0.75       |  |
| L <sub>1</sub> | 1.00 REF        | 0      |            |  |
| R <sub>1</sub> | 0.08            | - 0 Ex |            |  |
| R <sub>2</sub> | 0.08            | -0/4/  | 0.20       |  |
| S              | 0.20            | -05    |            |  |
| D <sub>2</sub> | 5.79            |        |            |  |
| E <sub>2</sub> | 5.79            |        |            |  |
| θ              | 0.0             | 3.5°   | <b>7</b> ° |  |
| θ <sub>1</sub> | <b>0</b> °      |        |            |  |
| $\theta_2$     | 11°             | 12°    | 13°        |  |
| $\theta_3$     | 11°             | 12°    | 13°        |  |
| aaa            | 0.20            |        |            |  |
| bbb            | 0.20            |        |            |  |
| ccc            | 0.08            |        |            |  |
| ddd            | 0.07            |        |            |  |

# 5 Ordering Information

## 5.1 Ordering Part Numbers and Package Markings

Figure 43 shows the ordering part numbering scheme for the devices. Contact Marvell<sup>®</sup> FAEs or sales representatives for complete ordering information.

Figure 43: Sample Part Number



#### Table 54: 88E6350R/88E6350/88E6351 Commercial Part Order Options

| Package Type          | Part Order Number   |       |
|-----------------------|---------------------|-------|
| 88E6350R 128-pin TQFP | 88E6350Rxx-TFJ2C000 | AC. E |
| 88E6350 176-pin TQFP  | 88E6350-xx-TAH2C000 | 10 J  |
| 88E6351 176-pin TQFP  | 88E6351-xx-TAH2C000 | CK AV |

#### Table 55: 88E6350R/88E6350/88E6351 Industrial Part Order Options

| Package Type          | Part Order Number   |
|-----------------------|---------------------|
| 88E6350R 128-pin TQFP | 88E6350Rxx-TFJ2I000 |
| 88E6351 176-pin TQFP  | 88E6351-xx-TAH2I000 |

STRICTLY PROHIBITED

MARVELL CONFIDENTIAL - UNAUTHORIZED DISTRIBUTION OR USE

Link Street<sup>®</sup> 88E6350R/88E6350/88E6351 Datasheet Part 1 of 3: Overview, Pinout, Applications, Mechanical and Electrical Specifications

### **5.1.1** Commercial Marking Examples

Figure 44 is an example of the package marking and pin 1 location for the 88E6350R 128-pin TQFP Green compliant package.

Figure 44: 88E6350R 128-pin TQFP Commercial Green Compliant Package Marking and Pin 1
Location



Note: The above example is not drawn to scale. Location of markings is approximate.

Figure 45 is an example of the package marking and pin 1 location for the 88E6351 176-pin TQFP Green compliant package.

Figure 45: 88E6351 176-pin TQFP Commercial Green Compliant Package Marking and Pin 1

Location



Note: The above example is not drawn to scale. Location of markings is approximate.

#### 5.1.2 **Industrial Marking Examples**

Figure 46 is an example of the package marking and pin 1 location for the 88E6350R 128-pin TQFP Green compliant package.

Figure 46: 88E6350R 128-pin TQFP Industrial Green Compliant Package Marking and Pin 1 Location



**Note**: The above example is not drawn to scale. Location of markings is approximate.

Figure 47 is an example of the package marking and pin 1 location for the 88E6351 176-pin TQFP Green compliant package.

Figure 47: 88E6351 176-pin TQFP Industrial Green Compliant Package Marking and Pin 1 Location



**Note**: The above example is not drawn to scale. Location of markings is approximate.



Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA

> Tel: 1.408.222.2500 Fax: 1.408.988.8279

> > www.marvell.com

Marvell. Moving Forward Faster

Oughor