# **User Manual**

for S32K14X MCU Driver

Document Number: UM2MCUASR4.2 Rev0002R1.0.2

Rev. 1.0



#### **Contents**

#### Section number Title **Page** Chapter 1 **Revision History** Chapter 2 Introduction 2.1 2.2 2.3 About this Manual 20 2.4 Chapter 3 Driver Requirements 23 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.8.1 Define Reference 27 3.8.1.1 3.8.1.2 3.8.1.3 3.8.1.4 3.8.1.5 3.8.1.6 3.8.1.7 3.8.1.8

| Section number | Title                                      | Page |
|----------------|--------------------------------------------|------|
| 3.8.1.9        | Define MCU_GETRESETRAWVALUE_ID             | 29   |
| 3.8.1.10       | Define MCU_PERFORMRESET_ID                 | 29   |
| 3.8.1.11       | Define MCU_SETMODE_ID                      | 29   |
| 3.8.1.12       | Define MCU_GETVERSIONINFO_ID               | 29   |
| 3.8.1.13       | Define MCU_GETRAMSTATE_ID                  | 30   |
| 3.8.1.14       | Define MCU_GETPOWERDOMAIN_ID               | 30   |
| 3.8.1.15       | Define MCU_GETPERIPHERALSTATE_ID           | 30   |
| 3.8.1.16       | Define MCU_GETSYSTEMSTATE_ID               | 30   |
| 3.8.1.17       | Define MCU_GETPOWERMODESTATE_ID            | 30   |
| 3.8.1.18       | Define MCU_GETMEMCONFIG_ID                 | 31   |
| 3.8.1.19       | Define MCU_GETMIDRSTRUCTURE_ID             | 31   |
| 3.8.1.20       | Define MCU_SRAMRETENCONFIG_ID              | 31   |
| 3.8.1.21       | Define MCU_SRAM_RETEN_CONFIG_API           | 31   |
| 3.8.1.22       | Define MCU_E_ISR_RESET_ALT_FAILURE         | 32   |
| 3.8.1.23       | Define MCU_E_PARAM_CONFIG                  | 32   |
| 3.8.1.24       | Define MCU_E_PARAM_CLOCK                   | 32   |
| 3.8.1.25       | Define MCU_E_PARAM_MODE                    | 33   |
| 3.8.1.26       | Define MCU_E_PARAM_RAMSECTION              | 33   |
| 3.8.1.27       | Define MCU_E_PLL_NOT_LOCKED.               | 34   |
| 3.8.1.28       | Define MCU_E_UNINIT                        |      |
| 3.8.1.29       | Define MCU_E_PARAM_POINTER                 | 34   |
| 3.8.1.30       | Define MCU_E_ALLREADY_INITIALIZED          | 35   |
| 3.8.1.31       | Define MCU_E_ISR_CLOCK_FAILURE             | 35   |
| 3.8.1.32       | Define MCU_E_ISR_PLL_LOCK_FAILURE          | 35   |
| 3.8.1.33       | Define MCU_E_ISR_VOLTAGE_ERROR             | 36   |
| 3.8.1.34       | Define MCU_E_ISR_TEMPERATURE_MONITOR_ERROR | 36   |
| 3.8.1.35       | Define MCU_DEV_ERROR_DETECT                | 36   |
| 3.8.1.36       | Define MCU_VERSION_INFO_API                | 36   |
| 3.8.1.37       | Define MCU_GET_RAM_STATE_API               | 37   |

| ection nu | ımber      | Title                                      | Page |
|-----------|------------|--------------------------------------------|------|
| 3         | 3.8.1.38   | Define MCU_INIT_CLOCK                      | 37   |
| 3         | 3.8.1.39   | Define MCU_NO_PLL                          | 37   |
| 3         | 3.8.1.40   | Define MCU_ENTER_LOW_POWER_MODE            | 38   |
| 3         | 3.8.1.41   | Define MCU_PERFORM_RESET_API               | 38   |
| 3         | 3.8.1.42   | Define MCU_TIMEOUT_LOOPS                   | 39   |
| 3         | 3.8.1.43   | Define MCU_RESET_CALLOUT_USED              | 39   |
| 3         | 3.8.1.44   | Define MCU_ERROR_ISR_NOTIFICATION          | 39   |
| 3         | 3.8.1.45   | Define MCU_VOLTAGE_ERROR_ISR_USED          | 39   |
| 3         | 3.8.1.46   | Define MCU_TEMPERATURE_ERROR_ISR_USED      | 40   |
| 3         | 3.8.1.47   | Define MCU_GET_PERIPH_STATE_API            | 40   |
| 3         | 3.8.1.48   | Define MCU_GET_SYSTEM_STATE_API            | 40   |
| 3         | 3.8.1.49   | Define MCU_POWERMODE_STATE_API             | 40   |
| 3         | 3.8.1.50   | Define MCU_DISABLE_DEM_REPORT_ERROR_STATUS | 41   |
| 3         | 3.8.1.51   | Define MCU_FAST_MODE_CONFIG                | 41   |
| 3         | 3.8.1.52   | Define MCU_MAX_CLKCONFIGS                  | 41   |
| 3         | 3.8.1.53   | Define MCU_MAX_MODECONFIGS                 | 41   |
| 3         | 3.8.1.54   | Define MCU_MAX_RAMCONFIGS                  | 42   |
| 3         | 3.8.1.55   | Define MCU_PRECOMPILE_SUPPORT              | 42   |
| 3         | 3.8.1.56   | Define MCU_CONF_PB                         | 42   |
| 3         | 3.8.1.57   | Define MCU_NUMBER_OF_PCS_REGS              | 43   |
| 3         | 3.8.1.58   | Define MCU_RAW_RESET_DEFAULT               | 43   |
| 3         | 3.8.1.59   | Define MCU_VALIDATE_GLOBAL_CALL            | 43   |
| 3.8.2     | Enum Re    | ference                                    | 43   |
| 3         | 3.8.2.1    | Enumeration Mcu_StatusType                 | 44   |
| 3         | 3.8.2.2    | Enumeration Mcu_PllStatusType              | 44   |
| 3         | 3.8.2.3    | Enumeration Mcu_RamStateType               | 45   |
| 3         | 3.8.2.4    | Enumeration Mcu_ResetType                  | 45   |
| 3         | 3.8.2.5    | Enumeration Mcu_SRAMRetenConfigType        | 46   |
| 3.8.3     | Function 1 | Reference                                  | 47   |
|           |            |                                            |      |

| Sec | Section number |                                      | Title                                  | Page |  |  |
|-----|----------------|--------------------------------------|----------------------------------------|------|--|--|
|     |                | 3.8.3.1                              | Function Mcu_Init                      | 47   |  |  |
|     |                | 3.8.3.2                              | Function Mcu_InitClock                 | 47   |  |  |
|     |                | 3.8.3.3                              | Function Mcu_DistributePllClock        | 48   |  |  |
|     |                | 3.8.3.4                              | Function Mcu_InitRamSection            | 49   |  |  |
|     |                | 3.8.3.5                              | Function Mcu_SetMode                   | 49   |  |  |
|     |                | 3.8.3.6                              | Function Mcu_GetPllStatus              | 50   |  |  |
|     |                | 3.8.3.7                              | Function Mcu_PerformReset              | 51   |  |  |
|     |                | 3.8.3.8                              | Function Mcu_GetPowerModeState         | 51   |  |  |
|     |                | 3.8.3.9                              | Function Mcu_GetRamState               | 51   |  |  |
|     |                | 3.8.3.10                             | Function Mcu_GetResetRawValue          | 52   |  |  |
|     |                | 3.8.3.11                             | Function Mcu_GetResetReason            | 52   |  |  |
|     |                | 3.8.3.12                             | Function Mcu_GetSystemState            | 53   |  |  |
|     |                | 3.8.3.13                             | Function Mcu_GetVersionInfo            | 53   |  |  |
|     |                | 3.8.3.14                             | Function Mcu_SRAMRetentionConfig       | 54   |  |  |
|     |                | 3.8.3.15                             | Function Mcu_DisableCmu                | 54   |  |  |
|     | 3.8.4          | Structs Re                           | eference                               | 55   |  |  |
|     |                | 3.8.4.1                              | Structure Mcu_ConfigType               | 55   |  |  |
|     |                | 3.8.4.2                              | Structure Mcu_HwIPsConfigType          | 56   |  |  |
|     |                | 3.8.4.3                              | Structure Mcu_RamConfigType            | 57   |  |  |
|     | 3.8.5          | Types Re                             | ference                                | 58   |  |  |
|     |                | 3.8.5.1                              | Typedef Mcu_ClockType                  | 58   |  |  |
|     |                | 3.8.5.2                              | Typedef Mcu_ModeType                   | 58   |  |  |
|     |                | 3.8.5.3                              | Typedef Mcu_RamSectionType             | 59   |  |  |
|     |                | 3.8.5.4                              | Typedef Mcu_RawResetType               | 59   |  |  |
| 3.9 | Symbo          | olic Names                           | Disclaimer                             | 59   |  |  |
|     |                |                                      | Chapter 4 Tresos Configuration Plug-in |      |  |  |
| 4.1 | Config         | guration ele                         | ements of Mcu                          | 61   |  |  |
| 4.2 | Form 1         | Form IMPLEMENTATION_CONFIG_VARIANT61 |                                        |      |  |  |

| Sec | ction n | number Title                                           | Page |
|-----|---------|--------------------------------------------------------|------|
| 4.3 | Form N  | McuGeneralConfiguration                                | 62   |
|     | 4.3.1   | McuDevErrorDetect (McuGeneralConfiguration)            | 62   |
|     | 4.3.2   | McuVersionInfoApi (McuGeneralConfiguration)            | 63   |
|     | 4.3.3   | McuGetRamStateApi (McuGeneralConfiguration)            | 63   |
|     | 4.3.4   | McuInitClock (McuGeneralConfiguration)                 | 63   |
|     | 4.3.5   | McuNoPll (McuGeneralConfiguration)                     | 64   |
|     | 4.3.6   | McuEnterLowPowerMode (McuGeneralConfiguration)         | 64   |
|     | 4.3.7   | McuTimeout (McuGeneralConfiguration)                   | 65   |
|     | 4.3.8   | McuEnableUserModeSupport (McuGeneralConfiguration)     | 65   |
|     | 4.3.9   | McuPerformResetApi (McuGeneralConfiguration)           | 66   |
|     | 4.3.10  | McuCalloutBeforePerformReset (McuGeneralConfiguration) | 66   |
|     | 4.3.11  | McuPerformResetCallout (McuGeneralConfiguration)       | 67   |
|     | 4.3.12  | McuCmuNotification (McuGeneralConfiguration)           | 67   |
|     | 4.3.13  | McuErrorIsrNotification (McuGeneralConfiguration)      | 67   |
|     | 4.3.14  | McuDisableSimInit (McuGeneralConfiguration)            | 68   |
|     | 4.3.15  | McuDisableRcmInit (McuGeneralConfiguration)            | 68   |
|     | 4.3.16  | McuDisablePmcInit (McuGeneralConfiguration)            | 69   |
|     | 4.3.17  | McuDisableSmcInit (McuGeneralConfiguration)            | 69   |
| 4.4 | Form N  | McuDebugConfiguration                                  | 70   |
|     | 4.4.1   | McuDisableDemReportErrorStatus (McuDebugConfiguration) | 70   |
|     | 4.4.2   | McuGetPeriphStateApi (McuDebugConfiguration)           | 71   |
|     | 4.4.3   | McuGetMidrStructureApi (McuDebugConfiguration)         | 71   |
|     | 4.4.4   | McuDisableCmuApi (McuDebugConfiguration)               | 72   |
|     | 4.4.5   | McuEnablePeripheralCMU (McuDebugConfiguration)         | 72   |
|     | 4.4.6   | McuSRAMRetentionConfigApi (McuDebugConfiguration)      | 72   |
| 4.5 | Form N  | McuPublishedInformation                                | 73   |
|     | 4.5.1   | Form McuResetReasonConf                                | 73   |
|     |         | 4.5.1.1 McuResetReason (McuResetReasonConf)            | 74   |
| 4.6 | Form N  | McuModuleConfiguration                                 | 74   |
|     |         |                                                        |      |

| Se  | ction r | number            | Title                                                                | Page |  |
|-----|---------|-------------------|----------------------------------------------------------------------|------|--|
|     | 4.6.1   | McuNum            | nberOfMcuModes (McuModuleConfiguration)                              | 75   |  |
|     | 4.6.2   | McuRam            | Sectors (McuModuleConfiguration)                                     | 75   |  |
|     | 4.6.3   | McuRese           | etSetting (McuModuleConfiguration)                                   | 76   |  |
|     | 4.6.4   | McuRTC            | CCLKINFrequencyHz (McuModuleConfiguration)                           | 76   |  |
|     | 4.6.5   | McuClk3           | 32KSelect (McuModuleConfiguration)                                   | 77   |  |
|     | 4.6.6   | McuLPC            | OClockSelect (McuModuleConfiguration) McuClockSrcFailureNotification | 77   |  |
|     | 4.6.7   | Form Mo           | cuAllowedModes                                                       | 77   |  |
|     |         | 4.6.7.1           | McuAllowHighSpeedRunMode (McuAllowedModes)                           | 78   |  |
|     |         | 4.6.7.2           | McuAllowVeryLowPowerModes (McuAllowedModes)                          | 79   |  |
|     | 4.6.8   | Form Mo           | cuInterruptEvents                                                    | 79   |  |
|     |         | 4.6.8.1           | McuVoltageErrorEvent (McuInterruptEvents)                            | 80   |  |
|     |         | 4.6.8.2           | McuAlternateResetEvent (McuInterruptEvents)                          | 80   |  |
| 4.7 | Form 1  | Form McuSIMConfig |                                                                      |      |  |
|     | 4.7.1   | Form Mo           | cuChipControlConfiguration                                           | 81   |  |
|     |         | 4.7.1.1           | McuEnableAdcSupplyMonitoring (McuChipControlConfiguration)           | 81   |  |
|     |         | 4.7.1.2           | McuAdcSupply (McuChipControlConfiguration)                           | 82   |  |
|     |         | 4.7.1.3           | McuPDBBackToBackSelect (McuChipControlConfiguration)                 | 83   |  |
|     |         | 4.7.1.4           | McuPTB14InterleaveChannelSelect (McuChipControlConfiguration)        | 83   |  |
|     |         | 4.7.1.5           | McuPTB13InterleaveChannelSelect (McuChipControlConfiguration)        | 84   |  |
|     |         | 4.7.1.6           | McuPTB1InterleaveChannelSelect (McuChipControlConfiguration)         | 85   |  |
|     |         | 4.7.1.7           | McuPTB0InterleaveChannelSelect (McuChipControlConfiguration)         | 85   |  |
|     | 4.7.2   | Form Mo           | cuFlexTimerConfiguration                                             | 86   |  |
|     |         | 4.7.2.1           | McuFTM3ExternalClockPinSelect (McuFlexTimerConfiguration)            | 87   |  |
|     |         | 4.7.2.2           | McuFTM2ExternalClockPinSelect (McuFlexTimerConfiguration)            | 88   |  |
|     |         | 4.7.2.3           | McuFTM1ExternalClockPinSelect (McuFlexTimerConfiguration)            | 89   |  |
|     |         | 4.7.2.4           | McuFTM0ExternalClockPinSelect (McuFlexTimerConfiguration)            | 90   |  |
|     |         | 4.7.2.5           | McuFTM7ExternalClockPinSelect (McuFlexTimerConfiguration)            | 91   |  |
|     |         | 4.7.2.6           | McuFTM6ExternalClockPinSelect (McuFlexTimerConfiguration)            | 92   |  |
|     |         | 4.7.2.7           | McuFTM5ExternalClockPinSelect (McuFlexTimerConfiguration)            | 93   |  |
|     |         |                   |                                                                      |      |  |

| Section number | Title                                                     | Page |  |
|----------------|-----------------------------------------------------------|------|--|
| 4.7.2.8        | McuFTM4ExternalClockPinSelect (McuFlexTimerConfiguration) | 94   |  |
| 4.7.2.9        | McuFTM3Fault0Select (McuFlexTimerConfiguration)           | 94   |  |
| 4.7.2.10       | McuFTM3Fault1Select (McuFlexTimerConfiguration)           | 95   |  |
| 4.7.2.11       | McuFTM3Fault2Select (McuFlexTimerConfiguration)           | 96   |  |
| 4.7.2.12       | McuFTM2Fault0Select (McuFlexTimerConfiguration)           | 96   |  |
| 4.7.2.13       | McuFTM2Fault1Select (McuFlexTimerConfiguration)           | 97   |  |
| 4.7.2.14       | McuFTM2Fault2Select (McuFlexTimerConfiguration)           | 98   |  |
| 4.7.2.15       | McuFTM1Fault0Select (McuFlexTimerConfiguration)           | 99   |  |
| 4.7.2.16       | McuFTM1Fault1Select (McuFlexTimerConfiguration)           | 99   |  |
| 4.7.2.17       | McuFTM1Fault2Select (McuFlexTimerConfiguration)           | 100  |  |
| 4.7.2.18       | McuFTM0Fault0Select (McuFlexTimerConfiguration)           | 101  |  |
| 4.7.2.19       | McuFTM0Fault1Select (McuFlexTimerConfiguration)           | 101  |  |
| 4.7.2.20       | McuFTM0Fault2Select (McuFlexTimerConfiguration)           | 102  |  |
| 4.7.2.21       | McuFTM3Ch0ModulationSelect (McuFlexTimerConfiguration)    | 103  |  |
| 4.7.2.22       | McuFTM3Ch1ModulationSelect (McuFlexTimerConfiguration)    | 103  |  |
| 4.7.2.23       | McuFTM3Ch2ModulationSelect (McuFlexTimerConfiguration)    | 104  |  |
| 4.7.2.24       | McuFTM3Ch3ModulationSelect (McuFlexTimerConfiguration)    | 104  |  |
| 4.7.2.25       | McuFTM3Ch4ModulationSelect (McuFlexTimerConfiguration)    | 105  |  |
| 4.7.2.26       | McuFTM3Ch5ModulationSelect (McuFlexTimerConfiguration)    | 105  |  |
| 4.7.2.27       | McuFTM3Ch6ModulationSelect (McuFlexTimerConfiguration)    | 106  |  |
| 4.7.2.28       | McuFTM3Ch7ModulationSelect (McuFlexTimerConfiguration)    | 106  |  |
| 4.7.2.29       | McuFTM0Ch0ModulationSelect (McuFlexTimerConfiguration)    | 107  |  |
| 4.7.2.30       | McuFTM0Ch1ModulationSelect (McuFlexTimerConfiguration)    | 107  |  |
| 4.7.2.31       | McuFTM0Ch2ModulationSelect (McuFlexTimerConfiguration)    | 108  |  |
| 4.7.2.32       | McuFTM0Ch3ModulationSelect (McuFlexTimerConfiguration)    | 108  |  |
| 4.7.2.33       | McuFTM0Ch4ModulationSelect (McuFlexTimerConfiguration)    | 109  |  |
| 4.7.2.34       | McuFTM0Ch5ModulationSelect (McuFlexTimerConfiguration)    | 109  |  |
| 4.7.2.35       | McuFTM0Ch6ModulationSelect (McuFlexTimerConfiguration)    | 110  |  |
| 4.7.2.36       | McuFTM0Ch7ModulationSelect (McuFlexTimerConfiguration)    | 110  |  |

| Section r | number   | er Title                                                           | Page |
|-----------|----------|--------------------------------------------------------------------|------|
|           | 4.7.2.37 | McuFTM2Ch1InputSelect (McuFlexTimerConfiguration)                  | 111  |
|           | 4.7.2.38 | McuFTM2Ch0InputSelect (McuFlexTimerConfiguration)                  | 111  |
|           | 4.7.2.39 | McuFTM1Ch0InputSelect (McuFlexTimerConfiguration)                  | 112  |
|           | 4.7.2.40 | McuFTMGlobalLoadEnable (McuFlexTimerConfiguration)                 | 113  |
|           | 4.7.2.41 | McuFTM7SyncBit (McuFlexTimerConfiguration)                         | 113  |
|           | 4.7.2.42 | McuFTM6SyncBit (McuFlexTimerConfiguration)                         | 114  |
|           | 4.7.2.43 | McuFTM5SyncBit (McuFlexTimerConfiguration)                         | 114  |
|           | 4.7.2.44 | McuFTM4SyncBit (McuFlexTimerConfiguration)                         | 115  |
|           | 4.7.2.45 | McuFTM3SyncBit (McuFlexTimerConfiguration)                         | 115  |
|           | 4.7.2.46 | McuFTM2SyncBit (McuFlexTimerConfiguration)                         | 115  |
|           | 4.7.2.47 | McuFTM1SyncBit (McuFlexTimerConfiguration)                         | 116  |
|           | 4.7.2.48 | McuFTM0SyncBit (McuFlexTimerConfiguration)                         | 116  |
|           | 4.7.2.49 | McuQspiClkSelect (McuFlexTimerConfiguration)                       | 117  |
|           | 4.7.2.50 | McuRMII_ClkSelect (McuFlexTimerConfiguration)                      | 117  |
|           | 4.7.2.51 | McuRMII_Clk_OBE (McuFlexTimerConfiguration)                        | 118  |
|           | 4.7.2.52 | McuFTM7OBEControl (McuFlexTimerConfiguration)                      | 118  |
|           | 4.7.2.53 | McuFTM6OBEControl (McuFlexTimerConfiguration)                      | 119  |
|           | 4.7.2.54 | McuFTM5OBEControl (McuFlexTimerConfiguration)                      | 119  |
|           | 4.7.2.55 | McuFTM4OBEControl (McuFlexTimerConfiguration)                      | 120  |
|           | 4.7.2.56 | McuFTM3OBEControl (McuFlexTimerConfiguration)                      | 120  |
|           | 4.7.2.57 | McuFTM2OBEControl (McuFlexTimerConfiguration)                      | 121  |
|           | 4.7.2.58 | McuFTM1OBEControl (McuFlexTimerConfiguration)                      | 122  |
|           | 4.7.2.59 | McuFTM0OBEControl (McuFlexTimerConfiguration)                      | 122  |
|           | 4.7.2.60 | McuFTM_GTBControl (McuFlexTimerConfiguration)                      | 123  |
| 4.7.3     | Form Mc  | uAdcOptionsConfiguration.                                          | 124  |
|           | 4.7.3.1  | McuADC1PreTrigeerSourceSelect (McuAdcOptionsConfiguration)         | 124  |
|           | 4.7.3.2  | McuADC1SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration) | 125  |
|           | 4.7.3.3  | McuADC1TrigeerSourceSelect (McuAdcOptionsConfiguration)            | 126  |
|           | 4.7.3.4  | McuADC0PreTrigeerSourceSelect (McuAdcOptionsConfiguration)         | 126  |

User Manual, Rev. 1.0

| Section number |        | number    | Title                                                              |     |
|----------------|--------|-----------|--------------------------------------------------------------------|-----|
|                |        | 4.7.3.5   | McuADC0SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration) | 127 |
|                |        | 4.7.3.6   | McuADC0TrigeerSourceSelect (McuAdcOptionsConfiguration)            | 128 |
|                |        | 4.7.3.7   | McuSoftwareTriggerToTRGMUX (McuAdcOptionsConfiguration)            | 128 |
| 4.8            | Form 1 | McuClockS | SettingConfig                                                      | 129 |
|                | 4.8.1  | McuCloc   | kSettingId (McuClockSettingConfig)                                 | 130 |
|                | 4.8.2  | McuSysC   | ClockUnderMcuControl (McuClockSettingConfig)                       | 130 |
|                | 4.8.3  | McuScgC   | ClkOutSelect (McuClockSettingConfig)                               | 131 |
|                | 4.8.4  | Form Mc   | zuRunClockConfig                                                   | 132 |
|                |        | 4.8.4.1   | McuPreDivSystemClockFrequency (McuRunClockConfig)                  | 132 |
|                |        | 4.8.4.2   | McuCoreClockFrequency (McuRunClockConfig)                          | 133 |
|                |        | 4.8.4.3   | McuSystemClockFrequency (McuRunClockConfig)                        | 133 |
|                |        | 4.8.4.4   | McuBusClockFrequency (McuRunClockConfig)                           | 134 |
|                |        | 4.8.4.5   | McuFlashClockFrequency (McuRunClockConfig)                         | 134 |
|                |        | 4.8.4.6   | McuSystemClockSwitch (McuRunClockConfig)                           | 135 |
|                |        | 4.8.4.7   | McuCoreClockDivider (McuRunClockConfig)                            | 135 |
|                |        | 4.8.4.8   | McuBusClockDivider (McuRunClockConfig)                             | 136 |
|                |        | 4.8.4.9   | McuSlowClockDivider (McuRunClockConfig)                            | 136 |
|                |        | 4.8.4.10  | McuScgClkOutFrequency (McuRunClockConfig)                          | 137 |
|                | 4.8.5  | Form Mc   | euVlprClockConfig                                                  | 137 |
|                |        | 4.8.5.1   | McuPreDivSystemClockFrequency (McuVlprClockConfig)                 | 138 |
|                |        | 4.8.5.2   | McuCoreClockFrequency (McuVlprClockConfig)                         | 138 |
|                |        | 4.8.5.3   | McuSystemClockFrequency (McuVlprClockConfig)                       | 139 |
|                |        | 4.8.5.4   | McuBusClockFrequency (McuVlprClockConfig)                          | 139 |
|                |        | 4.8.5.5   | McuFlashClockFrequency (McuVlprClockConfig)                        | 140 |
|                |        | 4.8.5.6   | McuSystemClockSwitch (McuVlprClockConfig)                          | 141 |
|                |        | 4.8.5.7   | McuCoreClockDivider (McuVlprClockConfig)                           | 141 |
|                |        | 4.8.5.8   | McuBusClockDivider (McuVlprClockConfig)                            | 141 |
|                |        | 4.8.5.9   | McuSlowClockDivider (McuVlprClockConfig)                           | 142 |
|                |        | 4.8.5.10  | McuScgClkOutFrequency (McuVlprClockConfig)                         | 142 |
|                |        |           |                                                                    |     |

| Section number |          | Title                                                     | Page |
|----------------|----------|-----------------------------------------------------------|------|
| 4.8.6          | Form Mc  | euHsrunClockConfig                                        | 143  |
|                | 4.8.6.1  | McuPreDivSystemClockFrequency (McuHsrunClockConfig)       | 143  |
|                | 4.8.6.2  | McuCoreClockFrequency (McuHsrunClockConfig)               | 144  |
|                | 4.8.6.3  | McuSystemClockFrequency (McuHsrunClockConfig)             | 144  |
|                | 4.8.6.4  | McuBusClockFrequency (McuHsrunClockConfig)                | 145  |
|                | 4.8.6.5  | McuFlashClockFrequency (McuHsrunClockConfig)              | 145  |
|                | 4.8.6.6  | McuSystemClockSwitch (McuHsrunClockConfig)                | 146  |
|                | 4.8.6.7  | McuCoreClockDivider (McuHsrunClockConfig)                 | 146  |
|                | 4.8.6.8  | McuBusClockDivider (McuHsrunClockConfig)                  | 147  |
|                | 4.8.6.9  | McuSlowClockDivider (McuHsrunClockConfig)                 | 147  |
|                | 4.8.6.10 | McuScgClkOutFrequency (McuHsrunClockConfig)               | 148  |
| 4.8.7          | Form Mc  | suSystemOSCClockConfig                                    | 148  |
|                | 4.8.7.1  | McuSOSCUnderMcuControl (McuSystemOSCClockConfig)          | 149  |
|                | 4.8.7.2  | McuSOSCFrequency (McuSystemOSCClockConfig)                | 149  |
|                | 4.8.7.3  | McuSOSCDiv2Frequency (McuSystemOSCClockConfig)            | 150  |
|                | 4.8.7.4  | McuSOSCDiv1Frequency (McuSystemOSCClockConfig)            | 150  |
|                | 4.8.7.5  | McuSOSCEnable (McuSystemOSCClockConfig)                   | 151  |
|                | 4.8.7.6  | McuSOSCClockMonitorResetEnable (McuSystemOSCClockConfig)  | 151  |
|                | 4.8.7.7  | McuSOSCClockMonitorEnable (McuSystemOSCClockConfig)       | 152  |
|                | 4.8.7.8  | McuSOSCDiv2 (McuSystemOSCClockConfig)                     | 152  |
|                | 4.8.7.9  | McuSOSCDiv1 (McuSystemOSCClockConfig)                     | 153  |
|                | 4.8.7.10 | McuSOSCRangeSelect (McuSystemOSCClockConfig)              | 154  |
|                | 4.8.7.11 | McuSOSCHighGainOscillatorSelect (McuSystemOSCClockConfig) | 155  |
|                | 4.8.7.12 | McuSOSCExternalReferenceSelect (McuSystemOSCClockConfig)  | 155  |
| 4.8.8          | Form Mc  | uSIRCClockConfig                                          | 156  |
|                | 4.8.8.1  | McuSIRCUnderMcuControl (McuSIRCClockConfig)               | 156  |
|                | 4.8.8.2  | McuSIRCFrequency (McuSIRCClockConfig)                     | 157  |
|                | 4.8.8.3  | McuSIRCDiv2Frequency (McuSIRCClockConfig)                 | 157  |
|                | 4.8.8.4  | McuSIRCDiv1Frequency (McuSIRCClockConfig)                 | 158  |

| Section number |           | Title                                         | Page |  |
|----------------|-----------|-----------------------------------------------|------|--|
|                | 4.8.8.5   | McuSIRCEnable (McuSIRCClockConfig)            | 158  |  |
|                | 4.8.8.6   | McuSIRCLowPowerEnable (McuSIRCClockConfig)    | 159  |  |
|                | 4.8.8.7   | McuSIRCStopEnable (McuSIRCClockConfig)        | 159  |  |
|                | 4.8.8.8   | McuSIRCDiv2 (McuSIRCClockConfig)              | 160  |  |
|                | 4.8.8.9   | McuSIRCDiv1 (McuSIRCClockConfig)              | 160  |  |
|                | 4.8.8.10  | McuSIRCRangeSelect (McuSIRCClockConfig)       | 161  |  |
| 4.8.9          | Form Mcu  | uFIRCClockConfig                              | 162  |  |
|                | 4.8.9.1   | McuFIRCUnderMcuControl (McuFIRCClockConfig)   |      |  |
|                | 4.8.9.2   | McuFIRCFrequency (McuFIRCClockConfig)         | 163  |  |
|                | 4.8.9.3   | McuFIRCDiv2Frequency (McuFIRCClockConfig)     | 163  |  |
|                | 4.8.9.4   | McuFIRCDiv1Frequency (McuFIRCClockConfig)     | 164  |  |
|                | 4.8.9.5   | McuFIRCEnable (McuFIRCClockConfig)            | 164  |  |
|                | 4.8.9.6   | McuFIRCRegulatorEnable (McuFIRCClockConfig)   | 165  |  |
|                | 4.8.9.7   | McuFIRCDiv2 (McuFIRCClockConfig)              | 165  |  |
|                | 4.8.9.8   | McuFIRCDiv1 (McuFIRCClockConfig)              | 166  |  |
|                | 4.8.9.9   | McuFIRCRangeSelect (McuFIRCClockConfig)       | 166  |  |
| 4.8.10         | Form Mcu  | uSystemPll                                    | 167  |  |
|                | 4.8.10.1  | McuSystemPllUnderMcuControl (McuSystemPll)    | 168  |  |
|                | 4.8.10.2  | McuSPLLFrequency (McuSystemPll)               | 168  |  |
|                | 4.8.10.3  | McuSPLLDiv2Frequency (McuSystemPll)           | 169  |  |
|                | 4.8.10.4  | McuSPLLDiv1Frequency (McuSystemPll)           | 169  |  |
|                | 4.8.10.5  | McuSPLLEnable (McuSystemPll)                  | 170  |  |
|                | 4.8.10.6  | McuSPLLClockMonitorResetEnable (McuSystemPll) | 170  |  |
|                | 4.8.10.7  | McuSPLLClockMonitorEnable (McuSystemPll)      | 171  |  |
|                | 4.8.10.8  | McuSPLLDiv2 (McuSystemPll)                    | 171  |  |
|                | 4.8.10.9  | McuSPLLDiv1 (McuSystemPll)                    | 172  |  |
|                | 4.8.10.10 | McuSPLLInputClkPreDivider (McuSystemPll)      | 173  |  |
|                | 4.8.10.11 | McuSPLLInputFrequency (McuSystemPll)          | 173  |  |
|                | 4.8.10.12 | McuSPLLMultiplier (McuSystemPll)              | 174  |  |
|                |           |                                               |      |  |

| Section n | umber     | Title                                                     | Page |
|-----------|-----------|-----------------------------------------------------------|------|
| 4.8.11    | Form Mcu  | uSIMClockConfig                                           | 174  |
|           | 4.8.11.1  | McuDebugTraceDividerEnable (McuSIMClockConfig)            | 175  |
|           | 4.8.11.2  | McuTraceClockDivider (McuSIMClockConfig)                  | 175  |
|           | 4.8.11.3  | McuTraceClockFraction (McuSIMClockConfig)                 | 176  |
|           | 4.8.11.4  | McuTraceClockSelect (McuSIMClockConfig)                   | 176  |
|           | 4.8.11.5  | McuClockOutEnable (McuSIMClockConfig)                     | 177  |
|           | 4.8.11.6  | McuClockOutDivider (McuSIMClockConfig)                    | 177  |
|           | 4.8.11.7  | McuClockOutSelect (McuSIMClockConfig)                     | 178  |
|           | 4.8.11.8  | McuEIMClockGatingEnable (McuSIMClockConfig)               | 179  |
|           | 4.8.11.9  | McuERMClockGatingEnable (McuSIMClockConfig)               | 180  |
|           | 4.8.11.10 | McuDMAClockGatingEnable (McuSIMClockConfig)               | 180  |
|           | 4.8.11.11 | McuMPUClockGatingEnable (McuSIMClockConfig)               | 181  |
|           | 4.8.11.12 | McuMSCMClockGatingEnable (McuSIMClockConfig)              | 181  |
|           | 4.8.11.13 | McuGPIOClockGatingEnable (McuSIMClockConfig)              | 182  |
| 4.8.12    | Form Mcu  | ıPeripheralClockConfig                                    | 183  |
|           | 4.8.12.1  | McuPerName (McuPeripheralClockConfig)                     | 183  |
|           | 4.8.12.2  | McuPeripheralClockEnable (McuPeripheralClockConfig)       | 184  |
|           | 4.8.12.3  | McuPeripheralClockSelect (McuPeripheralClockConfig)       | 184  |
|           | 4.8.12.4  | McuPeripheralClockDivider (McuPeripheralClockConfig)      | 185  |
|           | 4.8.12.5  | McuPeripheralFractionalDivider (McuPeripheralClockConfig) | 186  |
|           | 4.8.12.6  | McuPeripheralClockFrequency (McuPeripheralClockConfig)    | 187  |
| 4.8.13    | Form Mcu  | aClkMonitor_0                                             | 187  |
|           | 4.8.13.1  | McuClkMonitorEn (McuClkMonitor_0)                         | 188  |
|           | 4.8.13.2  | McuFrequencyHigherInterrupt (McuClkMonitor_0)             | 188  |
|           | 4.8.13.3  | McuFrequencyLowerInterrupt (McuClkMonitor_0)              | 189  |
|           | 4.8.13.4  | McuReferenceCountConfiguration (McuClkMonitor_0)          | 189  |
|           | 4.8.13.5  | McuHighFrequencyRef (McuClkMonitor_0)                     | 190  |
|           | 4.8.13.6  | McuLowFrequencyRef (McuClkMonitor_0)                      | 190  |
| 4.8.14    | Form Mcu  | aClkMonitor_1                                             | 191  |

| Section number |        | umber            | Title                                                       | Page |
|----------------|--------|------------------|-------------------------------------------------------------|------|
|                |        | 4.8.14.1         | McuClkMonitorEn (McuClkMonitor_1)                           | 191  |
|                |        | 4.8.14.2         | McuFrequencyHigherInterrupt (McuClkMonitor_1)               | 192  |
|                |        | 4.8.14.3         | McuFrequencyLowerInterrupt (McuClkMonitor_1)                | 192  |
|                |        | 4.8.14.4         | McuReferenceCountConfiguration (McuClkMonitor_1)            | 192  |
|                |        | 4.8.14.5         | McuHighFrequencyRef (McuClkMonitor_1)                       | 193  |
|                |        | 4.8.14.6         | McuLowFrequencyRef (McuClkMonitor_1)                        | 193  |
|                | 4.8.15 | Form Mcu         | ıClockReferencePoint                                        | 194  |
|                |        | 4.8.15.1         | McuClockReferencePointFrequency (McuClockReferencePoint)    | 194  |
|                |        | 4.8.15.2         | McuClockFrequencySelect (McuClockReferencePoint)            | 195  |
| 4.9            | Form M | <b>I</b> cuDemEv | ventParameterRefs                                           | 196  |
|                | 4.9.1  | MCU_E_           | TIMEOUT_FAILURE (McuDemEventParameterRefs)                  | 197  |
|                | 4.9.2  | MCU_E_           | CLOCK_FAILURE (McuDemEventParameterRefs)                    | 197  |
| 4.10           | Form M | IcuModeS         | ettingConf                                                  | 197  |
|                | 4.10.1 | McuMode          | e (McuModeSettingConf)                                      | 198  |
|                | 4.10.2 | McuPowe          | erMode (McuModeSettingConf)                                 | 198  |
| 4.11           | Form M | IcuRamSe         | ctorSettingConf                                             | 199  |
|                | 4.11.1 | McuRams          | SectorId (McuRamSectorSettingConf)                          | 199  |
|                | 4.11.2 | McuRamI          | DefaultValue (McuRamSectorSettingConf)                      | 200  |
|                | 4.11.3 | McuRams          | SectionBaseAddress (McuRamSectorSettingConf)                | 200  |
|                | 4.11.4 | McuRams          | SectionSize (McuRamSectorSettingConf)                       | 201  |
|                | 4.11.5 | McuRams          | SectionBaseAddrLinkerSym (McuRamSectorSettingConf)          | 201  |
|                | 4.11.6 | McuRam           | SectionSizeLinkerSym (McuRamSectorSettingConf)              | 202  |
| 4.12           | Form M | IcuResetC        | onfig                                                       | 202  |
|                | 4.12.1 | McuReset         | PinFilterBusClockSelect (McuResetConfig)                    | 203  |
|                | 4.12.2 | McuReset         | PinFilterInStopMode (McuResetConfig)                        | 203  |
|                | 4.12.3 | McuReset         | PinFilterInRunAndWait (McuResetConfig)                      | 204  |
|                | 4.12.4 | Form Mcu         | aSystemInterruptEnable                                      | 205  |
|                |        | 4.12.4.1         | McuResetDelayTime (McuSystemInterruptEnable)                | 205  |
|                |        | 4.12.4.2         | McuStopAcknowledgeErrorInterrupt (McuSystemInterruptEnable) | 206  |
|                |        |                  |                                                             |      |

| Section number |          | mber      | Title                                                      | Page |
|----------------|----------|-----------|------------------------------------------------------------|------|
|                | 4        | .12.4.3   | McuMDMAPSystemResetInterrupt (McuSystemInterruptEnable)    | 207  |
|                | 4        | .12.4.4   | McuSoftwareInterrupt (McuSystemInterruptEnable)            | 207  |
|                | 4        | .12.4.5   | McuCoreLockupInterrupt (McuSystemInterruptEnable)          | 208  |
|                | 4        | .12.4.6   | McuJTAGResetInterrupt (McuSystemInterruptEnable)           | 208  |
|                | 4        | .12.4.7   | McuGlobalInterrupt (McuSystemInterruptEnable)              | 209  |
|                | 4        | .12.4.8   | McuExternalResetPinInterrupt (McuSystemInterruptEnable)    | 209  |
|                | 4        | .12.4.9   | McuWatchdogInterrupt (McuSystemInterruptEnable)            | 210  |
|                | 4        | .12.4.10  | McuCMULossOfClockResetInterrupt (McuSystemInterruptEnable) | 210  |
|                | 4        | .12.4.11  | McuLossOfLockInterrupt (McuSystemInterruptEnable)          | 211  |
|                | 4        | .12.4.12  | McuLossOfClockInterrupt (McuSystemInterruptEnable)         | 211  |
| 4.13           | Form Mo  | cuPowerC  | Control                                                    | 212  |
|                | 4.13.1 N | McuLow V  | VoltageDetectInterruptEnable (McuPowerControl)             | 212  |
|                | 4.13.2 N | McuLow V  | VoltageDetectResetEnable (McuPowerControl)                 | 213  |
|                | 4.13.3 N | McuLow V  | VoltageWarningInterruptEnable (McuPowerControl)            | 213  |
|                | 4.13.4 N | McuLPOE   | Disable (McuPowerControl)                                  | 214  |
|                | 4.13.5 N | McuClock  | :BiasDisable (McuPowerControl)                             | 214  |
|                | 4.13.6 N | McuLowP   | PowerBiasEnable (McuPowerControl)                          | 215  |
|                | 4.13.7 N | McuLpoT:  | rimming (McuPowerControl)                                  | 216  |
| 4.14           | Form Co  | mmonPul   | blishedInformation                                         | 216  |
|                | 4.14.1 A | ArRelease | MajorVersion (CommonPublishedInformation)                  | 217  |
|                | 4.14.2 A | ArRelease | MinorVersion (CommonPublishedInformation)                  | 217  |
|                | 4.14.3 A | ArRelease | RevisionVersion (CommonPublishedInformation)               | 218  |
|                | 4.14.4 N | ModuleId  | (CommonPublishedInformation)                               | 218  |
|                | 4.14.5 S | SwMajorV  | Version (CommonPublishedInformation)                       | 219  |
|                | 4.14.6 S | SwMinor\  | Version (CommonPublishedInformation)                       | 219  |
|                | 4.14.7 S | SwPatchV  | Version (CommonPublishedInformation)                       | 220  |
|                | 4.14.8 V | /endorAp  | piInfix (CommonPublishedInformation)                       | 220  |
|                | 4.14.9 V | /endorId  | (CommonPublishedInformation)                               | 221  |

# **Chapter 1 Revision History**

Table 1-1. Revision History

|   | Revision | Date       | Author        | Description                                |
|---|----------|------------|---------------|--------------------------------------------|
| Ī | 1.0      | 26/04/2019 | NXP MCAL Team | Updated version for ASR 4.2.2S32K14XR1.0.2 |

# **Chapter 2 Introduction**

This User Manual describes NXP Semiconductors AUTOSAR Micro Control Unit (Mcu) for S32K14X.

AUTOSAR Mcu driver configuration parameters and deviations from the specification are described in Mcu Driver chapter of this document. AUTOSAR Mcu driver requirements and APIs are described in the AUTOSAR Mcu driver software specification document.

# 2.1 Supported Derivatives

The software described in this document is intented to be used with the following microcontroller devices of NXP Semiconductors .

Table 2-1. S32K14X Derivatives



All of the above microcontroller devices are collectively named as S32K14X.

#### 2.2 Overview

**AUTOSAR** (**AUTomotive Open System ARchitecture**) is an industry partnership working to establish standards for software interfaces and software modules for automobile electronic control systems.

#### **About this Manual**

#### **AUTOSAR**

- paves the way for innovative electronic systems that further improve performance, safety and environmental friendliness.
- is a strong global partnership that creates one common standard: "Cooperate on standards, compete on implementation".
- is a key enabling technology to manage the growing electrics/electronics complexity. It aims to be prepared for the upcoming technologies and to improve cost-efficiency without making any compromise with respect to quality.
- facilitates the exchange and update of software and hardware over the service life of the vehicle.

#### 2.3 About this Manual

This Technical Reference employs the following typographical conventions:

**Boldface** type: Bold is used for important terms, notes and warnings.

*Italic* font: Italic typeface is used for code snippets in the text. Note that C language modifiers such "const" or "volatile" are sometimes omitted to improve readability of the presented code.

Notes and warnings are shown as below:

**Note** 

This is a note.

#### 2.4 Acronyms and Definitions

#### Table 2-2. Acronyms and Definitions

| Term    | Definition                          |
|---------|-------------------------------------|
| API     | Application Programming Interface   |
| AUTOSAR | Automotive Open System Architecture |
| ASM     | Assembler                           |
| BSMI    | Basic Software Make file Interface  |
| CAN     | Controller Area Network             |
| DEM     | Diagnostic Event Manager            |
| DET     | Default Error Tracer                |
| C/CPP   | C and C++ Source Code               |
| VLE     | Variable Length Encoding            |

Table continues on the next page...

User Manual, Rev. 1.0

### Table 2-2. Acronyms and Definitions (continued)

| Term | Definition            |
|------|-----------------------|
| N/A  | Not Applicable        |
| MCU  | Micro Controller Unit |

# 2.5 Reference List

**Table 2-3. Reference List** 

| # | Title                                          | Version                          |
|---|------------------------------------------------|----------------------------------|
| 1 | Specification of Mcu Driver                    | AUTOSAR Release 4.2.2            |
| 2 | S32K14X Reference Manual                       | Reference Manual, Rev. 9, 9/2018 |
| 3 | S32K142 Mask Set Errata for Mask 0N33V (0N33V) | 30/11/2017                       |
| 4 | S32K144 Mask Set Errata for Mask 0N57U (0N57U) | 30/11/2017                       |
| 5 | S32K146 Mask Set Errata for Mask 0N73V (0N73V) | 30/11/2017                       |
| 6 | S32K148 Mask Set Errata for Mask 0N20V (0N20V) | 25/10/2018                       |
| 7 | S32K118 Mask Set Errata for Mask 0N97V (0N97V) | 07/01/2019                       |

Reference List

# Chapter 3 Driver

### 3.1 Requirements

Requirements for this driver are detailed in the AUTOSAR 4.2 Rev0002Mcu Driver Software Specification document (See Table Reference List).

# 3.2 Driver Design Summary

The S32K14X contains the following blocks:

- IPV\_SCG
- IPV\_SIM
- IPV PCC
- IPV\_PMC
- IPV\_SMC
- IPV\_CORTEXM4
- IPV\_RCM
- IPV\_CMU

**IPV\_SCG** controls the System Clock Generation.

The **IPV\_SCG** covers the following IP's:

• SCG System Clock Generation

**IPV\_SIM** controls the System Integration Module.

The **IPV\_SIM** covers the following IP's:

• SIM System Integration Module

**IPV\_PCC** controls the Peripheral Clock.

#### **Hardware Resources**

The **IPV\_PCC** covers the following IP's:

• PCC Peripheral Clock Control

**IPV\_PMC** controls the power management controller.

The **IPV\_PMC** covers the following IP's:

• PMC Power Management Controller

**IPV\_SMC** controls the System Mode.

The **IPV\_SMC** covers the following IP's:

• SMC System Mode Control

**IPV\_CORTEXM** controls the General Operation.

The **IPV\_CORTEXM** covers the following IP's:

• CORTEXM4 CortexM4 Registers

**IPV\_RCM** Reset Controller Module.

The IPV\_RCM covers the following IP's:

• RCM Reset Controller Module

IPV\_CMU controls the Clock Monitoring Unit.

The **IPV\_CMU** covers the following IP's:

• CMU Clock Monitoring Unit

#### 3.3 Hardware Resources

The hardware configured by the Mcu driver is the same between derivatives.

# 3.4 Deviation from Requirements

The driver deviates from the AUTOSAR Mcu Driver software specification in some places. The table identifies the AUTOSAR requirements that are not fully implemented, implemented differently, or out of scope for the Mcu Driver. Table Table 3-1 provides Status column description.

**Table 3-1. Deviations Status Column Description** 

| Term | Definition            |
|------|-----------------------|
| N/A  | Not available         |
| N/T  | Not testable          |
| N/S  | Out of scope          |
| N/I  | Not implemented       |
| N/F  | Not fully implemented |

Below table identifies the AUTOSAR requirements that are not fully implemented, implemented differently, or out of scope for the driver.

**Table 3-2. Driver Deviations Table** 

| Requirement       | Status | Description                                                                                                                                                                                           | Notes                                                                                                                                                                     |
|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWS_Mcu_002<br>15 | N/S    | The type definitions for Mcu_Lcfg.c and Mcu_PBcfg.c are located in the file Mcu.h.                                                                                                                    | Driver design doesn't include Link-time configuration support.                                                                                                            |
| SWS_Mcu_002<br>16 | N/S    | Mcu_Lcfg.c shall include Mcu_Cbk.h for a link time configuration if the call back function is linked to the module via the ROM structure.                                                             | Driver design doesn't include Link-time configuration support.                                                                                                            |
| SWS_Mcu_002<br>18 | N/S    | Mcu_PBcfg.c shall include Mcu_Cbk.h for post build time configuration if the call back function is linked to the module via the ROM structure.                                                        | Driver design doesn't include Link-time configuration support.                                                                                                            |
| SWS_Mcu_002<br>45 | N/S    | If the register can affect several hardware modules and if it is not an I/O register, it shall be initialised by this MCU driver. (BSW12125, BSW12461)                                                | There is a separate plug-in that will cover shared ip's                                                                                                                   |
| SWS_Mcu_000<br>56 | N/S    | The function Mcu_DistributePIIClock shall return without affecting the MCU hardware if the PLL clock has been automatically activated by the MCU hardware. (BSW12336)                                 | The function Mcu_DistributePIIClock will change the Mcu hardware. The clock switching to PLL is not completed by Mcu_InitClock                                            |
| SWS_Mcu_000<br>53 | N/S    | If clock failure notification is enabled in the configuration set and a clock source failure error occurs, the error code MCU_E_CLOCK_FAILURE shall be reported. (See also SWS_Mcu_00051). (BSW12394) | no hardware support                                                                                                                                                       |
| SWS_Mcu_002<br>57 | N/S    | Fail criteria for MCU_E_CLOCK_FAILURE: a clock source failure occurs                                                                                                                                  | For the clock failure case the error MCU_E_ISR_CLOCK_FAILURE was defined and if the error notification is configured by the application the CMU interrupt will report it. |
| SWS_Mcu_002<br>58 | N/S    | Pass criteria for MCU_E_CLOCK_FAILURE: no clock source failure occurs                                                                                                                                 | For the clock failure case the error MCU_E_ISR_CLOCK_FAILURE was defined and if the error notification is configured by the application the CMU interrupt will report it. |

Driver usage and configuration tips

#### 3.5 Driver Limitation

None

# 3.6 Driver usage and configuration tips

For reconfiguring the PLLs using Mcu\_InitClock and Mcu\_DistributePllClock the peripherals that are clocked using the PLL that needs to be reconfigured should be turned OFF using Mcu\_SetMode to transition in a mode where that peripheral is OFF.

For bypassing the configuration of a clock source, the system clock or of auxiliary clocks during Mcu\_InitClock the check box "[source] under MCU control" should be unchecked. This will generate smaller configurations that will be updated faster and more efficiently.

#### 3.7 Runtime Errors

The driver generates the following DEM errors at runtime.

**Function Error Code** Condition triggering the error Mcu\_Init MCU\_E\_PARAM\_CONFIG Invalid input pointer Mcu\_InitClock MCU\_E\_PARAM\_CLOCK Invalid input parameter Mcu\_SetMode MCU\_E\_PARAM\_MODE Invalid input parameter MCU\_E\_PARAM\_RAMSECTION Mcu\_InitRamSection Invalid input parameter or invalid memory configuration One of the used PLL's is failed to achieve lock Mcu\_DistributePIIClock MCU\_E\_PLL\_NOT\_LOCKED MCU\_E\_UNINIT All functions, except Mcu\_Init and The driver is in an uninitialized state Mcu GetVersionInfo Mcu\_GetVersionInfo MCU\_E\_PARAM\_POINTER Invalid input parameter Mcu\_Init MCU\_E\_ALLREADY\_INITIALIZED The driver is already initialized

Table 3-3. Runtime Errors

#### 3.8 Software specification

The following sections contains driver software specifications.

User Manual, Rev. 1.0

27

#### 3.8.1 Define Reference

Constants supported by the driver are as per AUTOSAR Mcu Driver software specification Version 4.2 Rev0002 .

### 3.8.1.1 Define MCU\_INSTANCE\_ID

Table 3-4. Define MCU\_INSTANCE\_ID Description

| Name        | MCU_INSTANCE_ID |
|-------------|-----------------|
| Initializer | (uint8)0x0U     |

#### 3.8.1.2 Define MCU MODULE ID

#### Table 3-5. Define MCU\_MODULE\_ID Description

| Name        | MCU_MODULE_ID |
|-------------|---------------|
| Initializer | 101           |

#### 3.8.1.3 Define MCU\_INIT\_ID

Service Ids for MCU APIs.

#### Table 3-6. Define MCU\_INIT\_ID Description

| Name        | MCU_INIT_ID  |
|-------------|--------------|
| Initializer | (uint8)0x00U |

# 3.8.1.4 Define MCU\_INITRAMSECTION\_ID

Service Ids for MCU APIs.

Table 3-7. Define MCU\_INITRAMSECTION\_ID Description

| Name        | MCU_INITRAMSECTION_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x01U          |

### 3.8.1.5 Define MCU\_INITCLOCK\_ID

Service Ids for MCU APIs.

Table 3-8. Define MCU\_INITCLOCK\_ID Description

| Name        | MCU_INITCLOCK_ID |
|-------------|------------------|
| Initializer | (uint8)0x02U     |

#### 3.8.1.6 Define MCU\_DISTRIBUTEPLLCLOCK\_ID

Service Ids for MCU APIs.

# Table 3-9. Define MCU\_DISTRIBUTEPLLCLOCK\_ID Description

| Name        | MCU_DISTRIBUTEPLLCLOCK_ID |
|-------------|---------------------------|
| Initializer | (uint8)0x03U              |

#### 3.8.1.7 Define MCU\_GETPLLSTATUS\_ID

Service Ids for MCU APIs.

Table 3-10. Define MCU\_GETPLLSTATUS\_ID Description

| Name        | MCU_GETPLLSTATUS_ID |
|-------------|---------------------|
| Initializer | (uint8)0x04U        |

# 3.8.1.8 Define MCU\_GETRESETREASON\_ID

Service Ids for MCU APIs.

Table 3-11. Define MCU\_GETRESETREASON\_ID Description

| Name        | MCU_GETRESETREASON_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x05U          |

29

#### 3.8.1.9 Define MCU\_GETRESETRAWVALUE\_ID

Service Ids for MCU APIs.

# Table 3-12. Define MCU\_GETRESETRAWVALUE\_ID Description

| Name        | MCU_GETRESETRAWVALUE_ID |
|-------------|-------------------------|
| Initializer | (uint8)0x06U            |

#### 3.8.1.10 Define MCU\_PERFORMRESET\_ID

Service Ids for MCU APIs.

# Table 3-13. Define MCU\_PERFORMRESET\_ID Description

| Name        | MCU_PERFORMRESET_ID |
|-------------|---------------------|
| Initializer | (uint8)0x07U        |

#### 3.8.1.11 Define MCU\_SETMODE\_ID

Service Ids for MCU APIs.

#### Table 3-14. Define MCU\_SETMODE\_ID Description

| Name        | MCU_SETMODE_ID |
|-------------|----------------|
| Initializer | (uint8)0x08U   |

#### 3.8.1.12 Define MCU\_GETVERSIONINFO\_ID

Service Ids for MCU APIs.

#### Table 3-15. Define MCU\_GETVERSIONINFO\_ID Description

| Name        | MCU_GETVERSIONINFO_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x09U          |

#### 3.8.1.13 Define MCU\_GETRAMSTATE\_ID

Service Ids for MCU APIs.

Table 3-16. Define MCU\_GETRAMSTATE\_ID Description

| Name        | MCU_GETRAMSTATE_ID |
|-------------|--------------------|
| Initializer | (uint8)0x0AU       |

#### 3.8.1.14 Define MCU\_GETPOWERDOMAIN\_ID

Service Ids for MCU APIs.

Table 3-17. Define MCU\_GETPOWERDOMAIN\_ID Description

| Name        | MCU_GETPOWERDOMAIN_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x0BU          |

### 3.8.1.15 Define MCU\_GETPERIPHERALSTATE\_ID

Service Ids for MCU APIs.

# Table 3-18. Define MCU\_GETPERIPHERALSTATE\_ID Description

| Name        | MCU_GETPERIPHERALSTATE_ID |
|-------------|---------------------------|
| Initializer | (uint8)0x0CU              |

# 3.8.1.16 Define MCU\_GETSYSTEMSTATE\_ID

Service Ids for MCU APIs.

#### Table 3-19. Define MCU\_GETSYSTEMSTATE\_ID Description

| Name        | MCU_GETSYSTEMSTATE_ID |
|-------------|-----------------------|
| Initializer | (uint8)0x0DU          |

#### 3.8.1.17 Define MCU\_GETPOWERMODESTATE\_ID

Service Ids for MCU APIs.

#### Table 3-20. Define MCU\_GETPOWERMODESTATE\_ID Description

| Name        | MCU_GETPOWERMODESTATE_ID |
|-------------|--------------------------|
| Initializer | (uint8)0x0EU             |

#### 3.8.1.18 Define MCU\_GETMEMCONFIG\_ID

Service Ids for MCU APIs.

#### Table 3-21. Define MCU\_GETMEMCONFIG\_ID Description

| Name        | MCU_GETMEMCONFIG_ID |
|-------------|---------------------|
| Initializer | (uint8)0x13U        |

#### 3.8.1.19 Define MCU\_GETMIDRSTRUCTURE\_ID

Service Ids for MCU APIs.

#### Table 3-22. Define MCU\_GETMIDRSTRUCTURE\_ID Description

| Name        | MCU_GETMIDRSTRUCTURE_ID |
|-------------|-------------------------|
| Initializer | (uint8)0x14U            |

# 3.8.1.20 Define MCU\_SRAMRETENCONFIG\_ID

Service ID for MCU APIs.

#### Table 3-23. Define MCU\_SRAMRETENCONFIG\_ID Description

| Name        | MCU_SRAMRETENCONFIG_ID |
|-------------|------------------------|
| Initializer | (uint8)0x18U           |

Software specification

#### 3.8.1.21 Define MCU\_SRAM\_RETEN\_CONFIG\_API

The function Mcu\_SRAMRetentionConfig is only available if the parameter McuSRAMRetentionConfigApi is set to TRUE

Table 3-24. Define MCU\_SRAM\_RETEN\_CONFIG\_API Description

| Name        | MCU_SRAM_RETEN_CONFIG_API |
|-------------|---------------------------|
| Initializer | STD_OFF                   |

#### 3.8.1.22 Define MCU\_E\_ISR\_RESET\_ALT\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-25. Define MCU\_E\_ISR\_RESET\_ALT\_FAILURE Description

| Name        | MCU_E_ISR_RESET_ALT_FAILURE |
|-------------|-----------------------------|
| Initializer | (uint8)0x08U                |

#### 3.8.1.23 Define MCU E PARAM CONFIG

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

If development error detection is enabled, the parameter ConfigPtr shall be checked for being NULL. If the parmameter is NULL, the error code MCU\_E\_PARAM\_CONFIG shall be reported to the DET.

Table 3-26. Define MCU\_E\_PARAM\_CONFIG Description

| Name        | MCU_E_PARAM_CONFIG |
|-------------|--------------------|
| Initializer | ((uint8)0x0AU)     |

#### 3.8.1.24 Define MCU\_E\_PARAM\_CLOCK

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

The ClockSetting shall be within the settings defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_CLOCK shall be reported to the DET.

Table 3-27. Define MCU\_E\_PARAM\_CLOCK Description

| Name        | MCU_E_PARAM_CLOCK |
|-------------|-------------------|
| Initializer | ((uint8)0x0BU)    |

#### 3.8.1.25 Define MCU\_E\_PARAM\_MODE

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

McuMode shall be within the modes defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_MODE shall be reported to the DET.

Table 3-28. Define MCU\_E\_PARAM\_MODE Description

| Name        | MCU_E_PARAM_MODE |
|-------------|------------------|
| Initializer | ((uint8)0x0CU)   |

#### 3.8.1.26 Define MCU E PARAM RAMSECTION

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

RamSection shall be within the sections defined in the configuration data structure. If not, the error code MCU\_E\_PARAM\_RAMSECTION shall be reported to the DET.

Table 3-29. Define MCU\_E\_PARAM\_RAMSECTION Description

| Name        | MCU_E_PARAM_RAMSECTION |
|-------------|------------------------|
| Initializer | ((uint8)0x0DU)         |

#### 3.8.1.27 Define MCU E PLL NOT LOCKED

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

The error shall be reported if the status of the PLL is detected as not locked with the function Mcu\_DistributePllClock().

Table 3-30. Define MCU\_E\_PLL\_NOT\_LOCKED Description

| Name        | MCU_E_PLL_NOT_LOCKED |
|-------------|----------------------|
| Initializer | ((uint8)0x0EU)       |

#### 3.8.1.28 Define MCU\_E\_UNINIT

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

If development error detection is enabled and if any other function (except Mcu\_GetVersionInfo) of the MCU module is called before Mcu\_Init function, the error code MCU\_E\_UNINIT shall be reported to the DET.

Table 3-31. Define MCU\_E\_UNINIT Description

| Name        | MCU_E_UNINIT   |
|-------------|----------------|
| Initializer | ((uint8)0x0FU) |

# 3.8.1.29 Define MCU\_E\_PARAM\_POINTER

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

if development error detection is enabled, the parameter versioninfo shall be checked for being NULL. The error MCU\_E\_PARAM\_POINTER shall be reported in case the value is a NULL pointer.

#### Table 3-32. Define MCU\_E\_PARAM\_POINTER Description

| Name        | MCU_E_PARAM_POINTER |
|-------------|---------------------|
| Initializer | ((uint8)0x10U)      |

#### 3.8.1.30 Define MCU\_E\_ALLREADY\_INITIALIZED

Development error values are of type uint8. The following errors and exceptions shall be detectable by the MCU module depending on its build version (development/production mode).

Table 3-33. Define MCU\_E\_ALLREADY\_INITIALIZED Description

| Name        | MCU_E_ALLREADY_INITIALIZED |
|-------------|----------------------------|
| Initializer | (uint8)0x13U               |

#### 3.8.1.31 Define MCU\_E\_ISR\_CLOCK\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-34. Define MCU\_E\_ISR\_CLOCK\_FAILURE Description

| Name        | MCU_E_ISR_CLOCK_FAILURE |
|-------------|-------------------------|
| Initializer | (uint8)0x01U            |

# 3.8.1.32 Define MCU\_E\_ISR\_PLL\_LOCK\_FAILURE

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-35. Define MCU\_E\_ISR\_PLL\_LOCK\_FAILURE Description

| Name        | MCU_E_ISR_PLL_LOCK_FAILURE |
|-------------|----------------------------|
| Initializer | ((uint8)0x02U)             |

#### 3.8.1.33 Define MCU E ISR VOLTAGE ERROR

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-36. Define MCU\_E\_ISR\_VOLTAGE\_ERROR Description

| Name        | MCU_E_ISR_VOLTAGE_ERROR |
|-------------|-------------------------|
| Initializer | ((uint8)0x06U)          |

#### 3.8.1.34 Define MCU\_E\_ISR\_TEMPERATURE\_MONITOR\_ERROR

Error ISR values are of type uint8. The following error codes are reported by the error ISR.

Table 3-37. Define MCU\_E\_ISR\_TEMPERATURE\_MONITOR\_ERROR Description

| Name        | MCU_E_ISR_TEMPERATURE_MONITOR_ERROR |
|-------------|-------------------------------------|
| Initializer | ((uint8)0x07U)                      |

### 3.8.1.35 Define MCU\_DEV\_ERROR\_DETECT

(MCU166)Pre-processor switch for enabling the development error detection and reporting to the DET. (MCU100) The detection of development errors is configurable (ON / OFF) at pre-compile time.

**Satisfied Requirements:** MCU166, MCU100

Table 3-38. Define MCU\_DEV\_ERROR\_DETECT Description

| Name        | MCU_DEV_ERROR_DETECT |
|-------------|----------------------|
| Initializer | (STD_ON)             |

## 3.8.1.36 Define MCU\_VERSION\_INFO\_API

(MCU168)Pre-processor switch to enable/disable the API to read out the modules version information.

#### **Satisfied Requirements: MCU168**

Table 3-39. Define MCU\_VERSION\_INFO\_API Description

| Name        | MCU_VERSION_INFO_API |
|-------------|----------------------|
| Initializer | (STD_ON)             |

#### 3.8.1.37 Define MCU GET RAM STATE API

(MCU181)Pre-processor switch to enable/disable the API Mcu\_GetRamState.

#### **Satisfied Requirements: MCU181**

Table 3-40. Define MCU\_GET\_RAM\_STATE\_API Description

| Name        | MCU_GET_RAM_STATE_API |
|-------------|-----------------------|
| Initializer | (STD_ON)              |

## 3.8.1.38 Define MCU\_INIT\_CLOCK

(MCU182)If this parameter is set to FALSE, the clock initialization has to be disabled from the MCU driver.

## **Satisfied Requirements:** MCU182

Table 3-41. Define MCU\_INIT\_CLOCK Description

| Name        | MCU_INIT_CLOCK |
|-------------|----------------|
| Initializer | (STD_ON)       |

## 3.8.1.39 Define MCU\_NO\_PLL

(MCU180)This parameter shall be set True, if the H/W does not have a PLL or the PLL circuitry is enabled after the power on without S/W intervention.

**Satisfied Requirements: MCU180** 

Table 3-42. Define MCU\_NO\_PLL Description

| Name        | MCU_NO_PLL |
|-------------|------------|
| Initializer | (STD_OFF)  |

#### 3.8.1.40 Define MCU ENTER LOW POWER MODE

Support for Low Power mode. If this parameter has been configured to 'TRUE', the function 'Mcu\_SetMode()' shall not be impacted and behave as specified.

**Satisfied Requirements: PR-MCAL-3184** 

Table 3-43. Define MCU\_ENTER\_LOW\_POWER\_MODE Description

| Name        | MCU_ENTER_LOW_POWER_MODE |
|-------------|--------------------------|
| Initializer | (STD_ON)                 |

## 3.8.1.41 Define MCU\_PERFORM\_RESET\_API

(MCU146)The function Mcu\_PerformReset is only available if the runtime parameter McuPerformResetApi is set to TRUE.

**Satisfied Requirements:** MCU146

Table 3-44. Define MCU\_PERFORM\_RESET\_API Description

| Name        | MCU_PERFORM_RESET_API |
|-------------|-----------------------|
| Initializer | (STD_ON)              |

User Manual, Rev. 1.0

39

## 3.8.1.42 Define MCU\_TIMEOUT\_LOOPS

Timeout representing the number of loops for preventing to lock inside am infinite while/ for.

Table 3-45. Define MCU\_TIMEOUT\_LOOPS Description

| Name        | MCU_TIMEOUT_LOOPS |
|-------------|-------------------|
| Initializer | (uint32)10000U    |

## 3.8.1.43 Define MCU\_RESET\_CALLOUT\_USED

The user callout reset is/isn't available (STD\_ON/STD\_OFF) - called by MCU right before MCU right before MCU reset ().

Table 3-46. Define MCU\_RESET\_CALLOUT\_USED Description

| Name        | MCU_RESET_CALLOUT_USED |
|-------------|------------------------|
| Initializer | (STD_OFF)              |

#### 3.8.1.44 Define MCU\_ERROR\_ISR\_NOTIFICATION

The callout configured by the user for CMU notifications.

Table 3-47. Define MCU\_ERROR\_ISR\_NOTIFICATION Description

| Name | MCU_ERROR_ISR_NOTIFICATION                                                          |
|------|-------------------------------------------------------------------------------------|
|      | FUNC(void, MCU_CODE) MCU_ERROR_ISR_NOTIFICATION(VAR (uint8, AUTOMATIC) u8ErrorCode) |

#### 3.8.1.45 Define MCU\_VOLTAGE\_ERROR\_ISR\_USED

 $ISR\ Mcu\_Voltage Error\_ISR\ is/isn't\ available\ (STD\_ON/STD\_OFF).$ 

## Table 3-48. Define MCU\_VOLTAGE\_ERROR\_ISR\_USED Description

| Name        | MCU_VOLTAGE_ERROR_ISR_USED |
|-------------|----------------------------|
| Initializer | (STD_OFF)                  |

## 3.8.1.46 Define MCU\_TEMPERATURE\_ERROR\_ISR\_USED

ISR Mcu\_VoltageError\_ISR is/isn't available (STD\_ON/STD\_OFF).

## Table 3-49. Define MCU\_TEMPERATURE\_ERROR\_ISR\_USED Description

| Name        | MCU_TEMPERATURE_ERROR_ISR_USED |
|-------------|--------------------------------|
| Initializer | (STD_OFF)                      |

## 3.8.1.47 Define MCU\_GET\_PERIPH\_STATE\_API

Enable the usage of Non-Autosar API Mcu\_GetPeripheral\_State() for getting infos about peripheral state from MC\_ME module.

## Table 3-50. Define MCU\_GET\_PERIPH\_STATE\_API Description

| Name        | MCU_GET_PERIPH_STATE_API |
|-------------|--------------------------|
| Initializer | (STD_OFF)                |

## 3.8.1.48 Define MCU\_GET\_SYSTEM\_STATE\_API

Enable the usage of Non-Autosar API Mcu\_GetSystem\_State() for getting infos system platform configuration.

Table 3-51. Define MCU\_GET\_SYSTEM\_STATE\_API Description

| Name        | MCU_GET_SYSTEM_STATE_API |
|-------------|--------------------------|
| Initializer | (STD_OFF)                |

## 3.8.1.49 Define MCU\_POWERMODE\_STATE\_API

Enable the usage of Non-Autosar API Mcu\_GetPowerMode\_State() for getting infos system platform configuration.

Table 3-52. Define MCU\_POWERMODE\_STATE\_API Description

| Name        | MCU_POWERMODE_STATE_API |
|-------------|-------------------------|
| Initializer | (STD_OFF)               |

## 3.8.1.50 Define MCU\_DISABLE\_DEM\_REPORT\_ERROR\_STATUS

Enable/Disable the API for reporting the Dem Error.

Table 3-53. Define MCU\_DISABLE\_DEM\_REPORT\_ERROR\_STATUS Description

| Name        | MCU_DISABLE_DEM_REPORT_ERROR_STATUS |
|-------------|-------------------------------------|
| Initializer | (STD_OFF)                           |

#### 3.8.1.51 Define MCU\_FAST\_MODE\_CONFIG

This define controls the availability of the Mcu\_MC\_ME\_FastModeConfig function.

Table 3-54. Define MCU\_FAST\_MODE\_CONFIG Description

| Name        | MCU_FAST_MODE_CONFIG |
|-------------|----------------------|
| Initializer | (STD_OFF)            |

## 3.8.1.52 Define MCU\_MAX\_CLKCONFIGS

## Table 3-55. Define MCU\_MAX\_CLKCONFIGS Description

| Name        | MCU_MAX_CLKCONFIGS                       |
|-------------|------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfClkCfgs)"!]U) |

## 3.8.1.53 Define MCU\_MAX\_MODECONFIGS

#### Table 3-56. Define MCU\_MAX\_MODECONFIGS Description

| Name        | MCU_MAX_MODECONFIGS                       |
|-------------|-------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfModeCfgs)"!]U) |

#### 3.8.1.54 Define MCU MAX RAMCONFIGS

Maximum number of MCU Clock configurations.

Table 3-57. Define MCU\_MAX\_RAMCONFIGS Description

| Name        | MCU_MAX_RAMCONFIGS                       |
|-------------|------------------------------------------|
| Initializer | ((uint32)[!"num:i(\$MaxNoOfRamCfgs)"!]U) |

#### 3.8.1.55 Define MCU\_PRECOMPILE\_SUPPORT

Pre-compile Support.

Table 3-58. Define MCU\_PRECOMPILE\_SUPPORT Description

| Name | MCU_PRECOMPILE_SUPPORT                                                                                                     |
|------|----------------------------------------------------------------------------------------------------------------------------|
|      | [!IF "(IMPLEMENTATION_CONFIG_VARIANT = 'VariantPreCompile') and (variant:size() <= 1)"!](STD_ON)[!ELSE!](STD_OFF)[!ENDIF!] |

## 3.8.1.56 Define MCU\_CONF\_PB

Post-Build structures from Mcu\_PBcfg.cfile.

**<u>Violates</u>**: MISRA 2004 Required Rule 19.4, C macros ...

 Table 3-59.
 Define MCU\_CONF\_PB Description

| Name | MCU_CONF_PB                                                                 |
|------|-----------------------------------------------------------------------------|
|      | <pre>extern CONST(Mcu_ConfigType, MCU_CONST)McuModuleConfiguration_0;</pre> |

#### 3.8.1.57 Define MCU NUMBER OF PCS REGS

max number of prog. clock switch regs.

# Table 3-60. Define MCU\_NUMBER\_OF\_PCS\_REGS Description

| Name        | MCU_NUMBER_OF_PCS_REGS |
|-------------|------------------------|
| Initializer | ((uint8)9U)            |

#### 3.8.1.58 Define MCU RAW RESET DEFAULT

The MCU module's implementer shall avoid the integration of incompatible files.

#### **Details:**

The function Mcu\_GetResetRawValue shall return an implementation specific value which does not correspond to a valid value of the reset status register and is not equal to 0 if this function is called prior to calling of the function Mcu\_Init, and if supported by the hardware.

Table 3-61. Define MCU\_RAW\_RESET\_DEFAULT Description

| Name        | MCU_RAW_RESET_DEFAULT |
|-------------|-----------------------|
| Initializer | ((uint32)0xFFFFFFFUL) |

## 3.8.1.59 Define MCU\_VALIDATE\_GLOBAL\_CALL

# Table 3-62. Define MCU\_VALIDATE\_GLOBAL\_CALL Description

| Name        | MCU_VALIDATE_GLOBAL_CALL |
|-------------|--------------------------|
| Initializer | (MCU_DEV_ERROR_DETECT)   |

#### 3.8.2 Enum Reference

Enumeration of all constants supported by the driver are as per AUTOSAR Mcu Driver software specification Version 4.2 Rev0002.

## 3.8.2.1 Enumeration Mcu\_StatusType

The MCU module's implementer shall avoid the integration of incompatible files.

#### **Details:**

This enumerated type contains the Mcu driver's possible states.

Table 3-63. Enumeration Mcu\_StatusType Values

| Name       | Initializer | Description                              |
|------------|-------------|------------------------------------------|
| MCU_UNINIT | 0x3U        | The Mcu driver is not uninitialized.     |
| MCU_IDLE   | 0xCU        | = 0xE1 The Mcu driver is currently idle. |
| MCU_BUSY   | 0xAU        | = 0xD2 The Mcu driver is currently busy. |

## 3.8.2.2 Enumeration Mcu\_PIIStatusType

Type of the return value of the function Mcu\_GetPllStatus.

#### **Details**:

The type of Mcu\_PllStatusType is an enumeration with the following values: MCU\_PLL\_LOCKED, MCU\_PLL\_UNLOCKED, MCU\_PLL\_STATUS\_UNDEFINED.

**Implements:** Mcu\_PllStatusType\_enumeration

Table 3-64. Enumeration Mcu PIIStatusType Values

| Name                     | Initializer | Description            |
|--------------------------|-------------|------------------------|
| MCU_PLL_LOCKED           | 0x33U       | PLL is locked.         |
| MCU_PLL_UNLOCKED         | 0xCCU       | PLL is unlocked.       |
| MCU_PLL_STATUS_UNDEFINED | 0x5AU       | PLL Status is unknown. |

User Manual, Rev. 1.0

## 3.8.2.3 Enumeration Mcu\_RamStateType

Ram State of the microcontroller.

#### **Details:**

This is the Ram State data type returned by the functionMcu\_GetRamState() of the Mcu module.

Table 3-65. Enumeration Mcu\_RamStateType Values

| Name                 | Initializer | Description                                    |
|----------------------|-------------|------------------------------------------------|
| MCU_RAMSTATE_INVALID | 0x0U        | RAM content is not valid or unknown (default). |
| MCU_RAMSTATE_VALID   | 0x1U        | RAM content is valid.                          |

## 3.8.2.4 Enumeration Mcu\_ResetType

The type Mcu\_ResetType, represents the different reset that a specified MCU can have.

#### **Details**:

The MCU module shall provide at least the values MCU\_POWER\_ON\_RESET and MCU\_RESET\_UNDEFINED for the enumeration Mcu\_ResetType.

**Implements:** Mcu\_ResetType\_enumeration

Table 3-66. Enumeration Mcu\_ResetType Values

| Name                           | Initializer                                                             | Description                                      |
|--------------------------------|-------------------------------------------------------------------------|--------------------------------------------------|
| MCU_STOP_ACKNOWLEDGE_ERROR_RES | McuConf_McuResetReaso<br>nConf_MCU_STOP_ACKN<br>OWLEDGE_ERROR_RES<br>ET | Stop Acknowledge Error reset . RCM_SRS[SACKERR]. |
| MCU_MDM_AP_SYSTEM_RESET        | McuConf_McuResetReaso<br>nConf_MCU_MDM_AP_SY<br>STEM_RESET              | MDM-AP System Reset Request . RCM_SRS[MDM_AP].   |
| MCU_SW_RESET                   | McuConf_McuResetReaso<br>nConf_MCU_SW_RESET                             | Software reset . RCM_SRS[SW].                    |
| MCU_CORE_LOCKUP_RESET          | McuConf_McuResetReaso<br>nConf_MCU_CORE_LOCK<br>UP_RESET                | Core Lockup reset . RCM_SRS[LOCKUP].             |

Table continues on the next page...

User Manual, Rev. 1.0

Table 3-66. Enumeration Mcu\_ResetType Values (continued)

| Name Initializer                         |                                                                             | Description                                                          |
|------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------|
| MCU_JTAG_RESET                           | McuConf_McuResetReaso<br>nConf_MCU_JTAG_RESE<br>T                           | JTAG generated reset . RCM_SRS[JTAG].                                |
| MCU_POWER_ON_RESET                       | McuConf_McuResetReaso<br>nConf_MCU_POWER_ON<br>_RESET                       | Power-on reset. RCM_SRS[POR].                                        |
| MCU_EXTERNAL_PIN_RESET                   | McuConf_McuResetReaso<br>nConf_MCU_EXTERNAL_<br>PIN_RESET                   | External Reset Pin. RCM_SRS[PIN].                                    |
| MCU_WATCHDOG_RESET                       | McuConf_McuResetReaso<br>nConf_MCU_WATCHDOG<br>_RESET                       | Watchdog reset. RCM_SRS[Watchdog].                                   |
| MCU_CMU_LOSS_OF_CLOCK_RESET              | McuConf_McuResetReaso<br>nConf_MCU_CMU_LOSS_<br>OF_CLOCK_RESET              | CMU Loss-of-Clock Reset.<br>RCM_SRS[CMU_LOC].                        |
| MCU_LOSS_OF_LOCK_RESET                   | McuConf_McuResetReaso<br>nConf_MCU_LOSS_OF_L<br>OCK_RESET                   | Loss-of-Lock Reset. RCM_SRS[LOL].                                    |
| MCU_LOSS_OF_CLOCK_RESET                  | McuConf_McuResetReaso<br>nConf_MCU_LOSS_OF_C<br>LOCK_RESET                  | Loss-of-Clock Reset. RCM_SRS[LOC].                                   |
| MCU_LOW_OR_HIGH_VOLTAGE_DETECT_<br>RESET | McuConf_McuResetReaso<br>nConf_MCU_LOW_OR_HI<br>GH_VOLTAGE_DETECT_<br>RESET | Low-Voltage Detect Reset or High-Voltage Detect Reset. RCM_SRS[LVD]. |
| MCU_NO_RESET_REASON                      | McuConf_McuResetReaso<br>nConf_MCU_NO_RESET_<br>REASON                      | No reset reason found.                                               |
| MCU_MULTIPLE_RESET_REASON                | McuConf_McuResetReaso<br>nConf_MCU_MULTIPLE_R<br>ESET_REASON                | More than one reset events are logged except "Power on event".       |
| MCU_RESET_UNDEFINED                      | McuConf_McuResetReaso<br>nConf_MCU_RESET_UND<br>EFINED                      | Undefined reset source.                                              |

## 3.8.2.5 Enumeration Mcu\_SRAMRetenConfigType

Type of parameter value of the function Mcu\_SRAMRetentionConfig.

## **Details:**

**Implements:** Mcu\_SRAMRetenConfigType\_enumeration

Table 3-67. Enumeration Mcu\_SRAMRetenConfigType Values

| Name                | Initializer | Description                                |
|---------------------|-------------|--------------------------------------------|
| MCU_SRAML_RETEN     | 0x00100000U | Only SRAML will be retained.               |
| MCU_SRAMU_RETEN     | 0x00200000U | Only SRAML will be retained.               |
| MCU_SRAMLU_RETEN    | 0x0000000U  | Both SRAML and SRAMU will be retained.     |
| MCU_NO_SRAMLU_RETEN | 0x00300000U | Both SRAML and SRAMU will not be retained. |

#### 3.8.3 Function Reference

Functions of all functions supported by the driver are as per AUTOSAR Mcu Driver software specification Version  $4.2\ Rev0002$ .

#### 3.8.3.1 Function Mcu Init

MCU driver initialization function.

#### **Details:**

This routine initializes the MCU Driver. The intention of this function is to make the configuration setting for power down, clock and Ram sections visible within the MCU Driver.

Return: void.

**Implements:** Mcu\_Init\_Activity

**<u>Violates:</u>** Violates MISRA 2004 Required Rule 8.10, global declaration of function

**<u>Violates</u>**: MISRA 2004 Required Rule 19.15, Repeated include file

Prototype: void Mcu\_Init(const Mcu\_ConfigType \*ConfigPtr);

Table 3-68. Mcu\_Init Arguments

| Туре                 | Name      | Direction | Description                         |
|----------------------|-----------|-----------|-------------------------------------|
| constMcu_ConfigType* | ConfigPtr | input     | Pointer to configuration structure. |

## 3.8.3.2 Function Mcu\_InitClock

MCU driver clock initialization function.

#### **Details:**

This function intializes the PLL and MCU specific clock options. The clock setting is provided from the configuration structure.

**Return:** Command has or has not been accepted.

**Implements:** Mcu\_InitClock\_Activity

<u>Violates:</u> Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Std\_ReturnType Mcu\_InitClock(Mcu\_ClockType ClockSetting);

Table 3-69. Mcu\_InitClock Arguments

| Туре          | Name         | Direction | Description                                        |
|---------------|--------------|-----------|----------------------------------------------------|
| Mcu_ClockType | ClockSetting | input     | Clock setting ID from config structure to be used. |

#### Table 3-70. Mcu\_InitClock Return Values

| Name     | Description                                                                                     |
|----------|-------------------------------------------------------------------------------------------------|
| E_OK     | The driver state allowed the execution of the function and the provided parameter was in range. |
| E_NOT_OK | The driver state did not allowed execution or the parameter was invalid.                        |

## 3.8.3.3 Function Mcu\_DistributePllClock

This function activates the PLL clock to the MCU clock distribution.

#### **Details:**

Function completes the PLL configuration and then activates the PLL clock to MCU. If the MCU\_NO\_PLL is TRUE the Mcu\_DistributePllClock has to be disabled. The function will not distribute the PLL clock if the driver state does not allow it, or the PLL is not stable.

**Return:** Std\_ReturnType.

**Implements:** Mcu\_DistributePllClock\_Activity

User Manual, Rev. 1.0

49

**<u>Violates:</u>** Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Std\_ReturnType Mcu\_DistributePllClock( void);

#### 3.8.3.4 Function Mcu\_InitRamSection

MCU driver initialization of Ram sections.

#### **Details:**

Function intializes the ram section selected by RamSection parameter. The section base address, size and value to be written are provided from the configuration structure. The function will write the value specified in the configuration structure indexed by RamSection. After the write it will read back the RAM to verify that the requested value was written.

**Return:** Command has or has not been accepted.

**Implements:** Mcu\_InitRamSection\_Activity

<u>Violates</u>: Violates MISRA 2004 Required Rule 8.10, global declaration of function

**Prototype:** Std\_ReturnType Mcu\_InitRamSection(Mcu\_RamSectionType RamSection);

Table 3-71. Mcu\_InitRamSection Arguments

| Туре               | Name       | Direction | Description                                                   |
|--------------------|------------|-----------|---------------------------------------------------------------|
| Mcu_RamSectionType | RamSection | •         | Index of ram section from config structure to be initialized. |

Table 3-72. Mcu\_InitRamSection Return Values

| Name | Description                                                                                        |  |
|------|----------------------------------------------------------------------------------------------------|--|
| E_OK | Valid parameter, the driver state allowed execution and the RAM check was successful.              |  |
|      | Invalid parameter, the driver state did not allowed execution or the RAM check was not successful. |  |

## 3.8.3.5 Function Mcu\_SetMode

This function sets the MCU power mode.

**Details**:

This function activates MCU power mode from config structure selected by McuMode parameter. If the driver state is invalid or McuMode is not in range the function will skip changing the mcu mode.

**Return:** void.

**Implements:** Mcu\_SetMode\_Activity

**Violates:** Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu SetMode(Mcu ModeType McuMode);

Table 3-73. Mcu\_SetMode Arguments

| Туре         | Name    | Direction | Description                                          |
|--------------|---------|-----------|------------------------------------------------------|
| Mcu_ModeType | McuMode | •         | MCU mode setting ID from config structure to be set. |

## 3.8.3.6 Function Mcu\_GetPIIStatus

This function returns the lock status of the PLL.

#### **Details**:

The user takes care that the PLL is locked by executing Mcu\_GetPllStatus. If the MCU\_NO\_PLL is TRUE the MCU\_GetPllStatus has to return MCU\_PLL\_STATUS\_UNDEFINED. It will also return MCU\_PLL\_STATUS\_UNDEFINED if the driver state was invalid

**Return:** Provides the lock status of the PLL.

**Implements:** Mcu\_GetPllStatus\_Activity

<u>Violates</u>: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_PllStatusType Mcu\_GetPllStatus(void);

Table 3-74. Mcu\_GetPIIStatus Return Values

| Name                      | Description            |
|---------------------------|------------------------|
| MCU_PLL_STATUS_UNDEFINE D | PLL Status is unknown. |
| MCU_PLL_LOCKED            | PLL is locked.         |
| MCU_PLL_UNLOCKED          | PLL is unlocked.       |

#### 3.8.3.7 Function Mcu\_PerformReset

This function performs a microcontroller reset.

#### **Details:**

This function performs a microcontroller reset by using the hardware feature of the microcontroller. In case the function returns, the user must reset the platform using an alternate reset mechanism

Return: void.

**Implements:** Mcu\_PerformReset\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_PerformReset (void);

## 3.8.3.8 Function Mcu\_GetPowerModeState

Prototype: Mcu\_PowerModeStateType Mcu\_GetPowerModeState(void);

## 3.8.3.9 Function Mcu\_GetRamState

This function returns the actual state of the RAM.

#### **Details**:

This function returns if the Ram Status is valid after a reset. The report is get from STCU as a result of MBIST (Memory Built-In Self Tests).

**Return:** Status of the Ram Content.

**Implements:** Mcu\_GetRamState\_Activity

Violates: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_RamStateType Mcu\_GetRamState(void);

#### Table 3-75. Mcu\_GetRamState Return Values

| Name                 | Description                                                                                |  |
|----------------------|--------------------------------------------------------------------------------------------|--|
| MCU_RAMSTATE_INVALID | Ram state is not valid or unknown (default), or the driver state does not allow this call. |  |
| MCU_RAMSTATE_VALID   | Ram state is valid.                                                                        |  |

#### 3.8.3.10 Function Mcu\_GetResetRawValue

This function returns the Raw Reset value.

#### **Details:**

This routine returns the Raw Reset value that is read from the hardware.

**<u>Return</u>**: Description of the returned value.

**Implements:** Mcu\_GetResetRawValue\_Activity

**<u>Violates</u>**: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_RawResetType Mcu\_GetResetRawValue(void);

Table 3-76. Mcu\_GetResetRawValue Return Values

| Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| uint32 | Code of the Raw reset value. The bits in the returned value are:  • [0x2000] - MCU_RAW_RESET_SACKERR  • [0x800] - MCU_RAW_RESET_MDM_AP  • [0x400] - MCU_RAW_RESET_SW  • [0x200] - MCU_RAW_RESET_LOCKUP  • [0x100] - MCU_RAW_RESET_JTAG  • [0x80] - MCU_RAW_RESET_POR  • [0x40] - MCU_RAW_RESET_PIN  • [0x20] - MCU_RAW_RESET_WDOG  • [0x10] - MCU_RAW_RESET_CMU_LOC  • [0x8] - MCU_RAW_RESET_LOL  • [0x4] - MCU_RAW_RESET_LOC  • [0x2] - MCU_RAW_RESET_LOC |  |

## 3.8.3.11 Function Mcu\_GetResetReason

This function returns the Reset reason.

#### **Details:**

53

This routine returns the Reset reason that is read from the hardware.

**Return:** Reason of the Reset event.

**Implements:** Mcu\_GetResetReason\_Activity

**<u>Violates</u>**: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: Mcu\_ResetType Mcu\_GetResetReason(void);

Table 3-77. Mcu\_GetResetReason Return Values

| Name                                     | Description                                           |
|------------------------------------------|-------------------------------------------------------|
| MCU_STOP_ACKNOWLEDGE_E<br>RROR_RESET     | Stop Acknowledge Error reset                          |
| MCU_MDM_AP_SYSTEM_RESE<br>T              | MDM-AP System Reset Request                           |
| MCU_SW_RESET                             | Software reset                                        |
| MCU_CORE_LOCKUP_RESET                    | Core Lockup reset                                     |
| MCU_JTAG_RESET                           | JTAG reset                                            |
| MCU_POWER_ON_RESET                       | Power-on reset                                        |
| MCU_EXTERNAL_PIN_RESET                   | External Reset Pin                                    |
| MCU_WATCHDOG_RESET                       | Watchdog reset                                        |
| MCU_LOSS_OF_LOCK_RESET                   | Loss-of-Lock Reset                                    |
| MCU_LOSS_OF_CLOCK_RESET                  | Loss-of-Clock Reset                                   |
| MCU_LOW_OR_HIGH_VOLTAG<br>E_DETECT_RESET | Low-Voltage Detect Reset or High-Voltage Detect Reset |
| MCU_NO_RESET_REASON                      | No reset.                                             |
| MCU_MULTIPLE_RESET_REAS<br>ON            | Multiple reset reasons.                               |
| MCU_RESET_UNDEFINED                      | Undefined reset.                                      |

#### 3.8.3.12 Function Mcu\_GetSystemState

Prototype: uint32 Mcu\_GetSystemState(void);

## 3.8.3.13 Function Mcu\_GetVersionInfo

This function returns the Version Information for the MCU module.

## **Details:**

This function returns the vendor id, module id, major, minor and patch version.

NXP Semiconductors

User Manual, Rev. 1.0

**Return:** void.

**Implements:** Mcu\_GetVersionInfo\_Activity

**<u>Violates</u>**: Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_GetVersionInfo(Std\_VersionInfoType \*versioninfo);

Table 3-78. Mcu\_GetVersionInfo Arguments

| Туре                  | Name        | Direction     | Description                                    |
|-----------------------|-------------|---------------|------------------------------------------------|
| Std_VersionInfoType * | versioninfo | input, output | A pointer to a variable to store version info. |

## 3.8.3.14 Function Mcu\_SRAMRetentionConfig

This function configure SRAM retention.

**Details:** 

This function configure SRAM retention base on both SRAML\_RETEN and SRAMU\_RETEN bits.

**Return:** void

**Implements:** Mcu\_SRAMRetentionConfig\_Activity

**<u>Violates:</u>** Violates MISRA 2004 Required Rule 8.10, global declaration of function

Prototype: void Mcu\_SRAMRetentionConfig(Mcu\_SRAMRetenConfigType eSRAMRetenConfig);

Table 3-79. Mcu\_SRAMRetenConfigType Values

| Name                | Description                                |
|---------------------|--------------------------------------------|
| MCU_SRAML_RETEN     | Only SRAML will be retained.               |
| MCU_SRAMU_RETEN     | Only SRAMU will be retained.               |
| MCU_SRAMLU_RETEN    | Both SRAML and SRAMU will be retained.     |
| MCU_NO_SRAMLU_RETEN | Both SRAML and SRAMU will not be retained. |

#### 3.8.3.15 Function Mcu\_DisableCmu

Prototype: void Mcu\_DisableCmu(uint8 u8IndexCmu);

#### 3.8.4 Structs Reference

Data structures supported by the driver are as per AUTOSAR Mcu Driver software specification Version 4.2 Rev0002.

## 3.8.4.1 Structure Mcu\_ConfigType

Initialization data for the MCU driver.



Figure 3-1. Struct Mcu\_ConfigType

#### **Details:**

A pointer to such a structure is provided to the MCU initialization routines for configuration.

**Implements:** Mcu\_ConfigType\_struct

#### **Declaration:**

Table 3-80. Structure Mcu\_ConfigType member description

| Member                   | Description                               |
|--------------------------|-------------------------------------------|
| Mcu_pDemConfig           | DEM error reporting configuration         |
| Mcu_NoRamConfigs         | Total number of RAM sections.             |
| Mcu_NoModeConfigs        | Total number of MCU modes.                |
| Mcu_NoClkConfigs         | Total number of MCU clock configurations. |
| Mcu_apRamConfig          | RAM data configuration.                   |
| Mcu_apModeConfig         | Power Modes data configuration.           |
| Mcu_apLowPowerModeConfig | Low Power Modes data configuration.       |
| Mcu_apClockConfig        | Clock data configuration.                 |
| Mcu_pHwIPsConfig         | IPs data generic configuration.           |

## 3.8.4.2 Structure Mcu\_HwIPsConfigType

Mcu driver configuration structure.



Figure 3-2. Struct Mcu\_HwlPsConfigType

#### **Details:**

Configuration for RCM reset configuration module. Configuration for power management. Configuration for System integration module (SIM). Used by "Mcu\_ConfigType" structure.

#### **Declaration:**

```
typedef struct
{
    const Mcu_PMC_ConfigType * PMC_pConfig,
    const Mcu_RCM_ConfigType * RCM_pResetConfig,
    const Mcu_SIM_ConfigType * SIM_pConfig,
    const Mcu_SMC_ConfigType * SMC_pConfig
} Mcu_HwIPsConfigType;
```

User Manual, Rev. 1.0

Table 3-81. Structure Mcu\_HwlPsConfigType member description

| Member           | Description                                                                    |
|------------------|--------------------------------------------------------------------------------|
| PMC_pConfig      | Configuration for MC_PCU/PMU (Power Management Unit) hardware IP, part of PCU. |
| RCM_pResetConfig | Configuration for RCM (Reset Control Module) hardware IP.                      |
| SIM_pConfig      | Configuration for SIM (System Integration Module) hardware IP.                 |
| SMC_pConfig      | Configuration for SMC hardware IP.                                             |

## 3.8.4.3 Structure Mcu\_RamConfigType

Definition of a RAM section within the configuration structure. The definitions for each RAM section within the structure MCU ConfigType shall contain:

- RAM section base address.
- Section size.
- Data pre-setting to be initialized.



Figure 3-3. Struct Mcu\_RamConfigType

#### **Declaration:**

```
typedef struct
{
    uint8 * Mcu_pu8RamBaseAddr,
    Mcu_RamSectionType Mcu_RamSectorId,
    Mcu_RamSizeType Mcu_RamSize,
    uint8 Mcu_u8RamDefaultValue
} Mcu_RamConfigType;
```

Table 3-82. Structure Mcu\_RamConfigType member description

| Member                | Description                           |
|-----------------------|---------------------------------------|
| Mcu_pu8RamBaseAddr    | RAM section base address.             |
| Mcu_RamSectorId       | The ID for Ram Sector configuration.  |
| Mcu_RamSize           | RAM section size.                     |
| Mcu_u8RamDefaultValue | RAM default value for initialization. |

## 3.8.5 Types Reference

Types supported by the driver are as per AUTOSAR Mcu Driver software specification Version 4.2 Rev0002.

## 3.8.5.1 Typedef Mcu\_ClockType

Defines the identification (ID) for clock setting configured via the configuration structure.

#### **Details:**

The type shall be uint8, uint16 or uint32, depending on uC platform.

Implements: Mcu\_ClockType\_typedef

Type: uint32

## 3.8.5.2 Typedef Mcu ModeType

The Mcu\_ModeType specifies the identification (ID) for a MCU mode, configured via configuration structure.

#### **Details:**

The type shall be uint8, uint16 or uint32.

Implements: Mcu\_ModeType\_typedef

Type: uint32

## 3.8.5.3 Typedef Mcu\_RamSectionType

The Mcu\_RamSectionType specifies the identification (ID) for a RAM section, configured via the configuration structure. The type shall be uint8, uint16 or uint32, based on best performance.

**Implements:** Mcu\_RamSectionType\_typedef

Type: uint32

## 3.8.5.4 Typedef Mcu\_RawResetType

The type Mcu\_RawResetType specifies the reset reason in raw register format, read from a reset status register.

#### **Details:**

The type shall be uint8, uint16 or uint32 based on best performance.

<u>Implements</u>: Mcu\_RawResetType\_typedef Destructive and Functional Reset Events Log.

Type: uint32

## 3.9 Symbolic Names Disclaimer

All containers having the symbolic name tag set as true in the Autosar schema will generate defines like:

#define <Container\_Short\_Name> <Container\_ID>

For this reason it is forbidden to duplicate the name of such containers across the MCAL configuration, or to use names that may trigger other compile issues (e.g. match existing #ifdefs arguments).

**Symbolic Names Disclaimer** 

# **Chapter 4 Tresos Configuration Plug-in**

This chapter describes the Tresos configuration plug-in for the Mcu Driver. The most of the parameters are described below.

## 4.1 Configuration elements of Mcu

#### **Included forms:**

- IMPLEMENTATION\_CONFIG\_VARIANT
- McuGeneralConfiguration
- McuDebugConfiguration
- McuPublishedInformation
- CommonPublishedInformation
- McuModuleConfiguration

## 4.2 Form IMPLEMENTATION\_CONFIG\_VARIANT

VariantPreCompile: Only precompile time configuration parameters. Only one set of parameters.

VariantPostBuild: Mix of precompile and postbuild time configuration parameters. Only one set of parameters.

VariantPostBuildSelectable: Mix of precompile and postbuild time configuration parameters. More sets of parameters.



Figure 4-1. Tresos Plugin snapshot for IMPLEMENTATION\_CONFIG\_VARIANT form.

Table 4-1. Attribute IMPLEMENTATION\_CONFIG\_VARIANT detailed description

| Property | Value                                 |
|----------|---------------------------------------|
| Label    | Config Variant                        |
| Туре     | ENUMERATION                           |
| Default  | VariantPostBuild                      |
| Range    | VariantPostBuild<br>VariantPreCompile |

## 4.3 Form McuGeneralConfiguration

This container contains the general configuration for the MCU driver.



Figure 4-2. Tresos Plugin snapshot for McuGeneralConfiguration form.

## 4.3.1 McuDevErrorDetect (McuGeneralConfiguration)

Pre-processor switch for enabling the default error detection and reporting to the DET. The switch McuDevErrorDetect shall switch the Default Error Tracer (Det) detection and notification ON or OFF. The detection of default errors is configurable (ON/OFF) at precompile time. #define MCU\_DEV\_ERROR\_DETECT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-2. Attribute McuDevErrorDetect (McuGeneralConfiguration) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Default Error Detect |
| Туре          | BOOLEAN              |
| Origin        | AUTOSAR_ECUC         |
| Symbolic Name | false                |
| Default       | false                |

## 4.3.2 McuVersionInfoApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the API to read out the modules version information. #define MCU\_VERSION\_INFO\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-3. Attribute McuVersionInfoApi (McuGeneralConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Version Info API |
| Туре          | BOOLEAN          |
| Origin        | AUTOSAR_ECUC     |
| Symbolic Name | false            |
| Default       | false            |

## 4.3.3 McuGetRamStateApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the API Mcu\_GetRamState. #define MCU\_GET\_RAM\_STATE\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-4. Attribute McuGetRamStateApi (McuGeneralConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Mcu Get Ram State API |
| Туре          | BOOLEAN               |
| Origin        | AUTOSAR_ECUC          |
| Symbolic Name | false                 |
| Default       | false                 |

## 4.3.4 MculnitClock (McuGeneralConfiguration)

If this parameter is set to FALSE, the clock initialization has to be disabled from the MCU driver. This concept applies when there are some write once clock registers and a bootloader is present. If this parameter is set to TRUE, the MCU driver is responsible of the clock initialization #define MCU\_INIT\_CLOCK (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Form McuGeneralConfiguration

Table 4-5. Attribute MculnitClock (McuGeneralConfiguration) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Mcu Init Clock API |
| Туре          | BOOLEAN            |
| Origin        | AUTOSAR_ECUC       |
| Symbolic Name | false              |
| Default       | true               |

## 4.3.5 McuNoPII (McuGeneralConfiguration)

This parameter shall be set True, if the H/W does not have a PLL or the PLL circuitry is enabled after the power on without S/W intervention. In this case MCU\_DistributePllClock has to be disabled and MCU\_GetPllStatus has to return MCU\_PLL\_STATUS\_UNDEFINED. Otherwise this parameters has to be set False. #define MCU\_NO\_PLL (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-6. Attribute McuNoPII (McuGeneralConfiguration) detailed description

| Property      | Value        |
|---------------|--------------|
| Label         | Mcu No PLL   |
| Туре          | BOOLEAN      |
| Origin        | AUTOSAR_ECUC |
| Symbolic Name | false        |
| Default       | true         |

## 4.3.6 McuEnterLowPowerMode (McuGeneralConfiguration)

If this parameter has been configured to 'TRUE', the function 'Mcu\_SetMode()' shall not be impacted and behave as specified. If this parameter has been configured to 'FALSE', the function 'Mcu\_SetMode()' shall not perform the transition to any low power modes as are 'STOP' or 'HALT' or any other mode, where the core stops execution. #define MCU\_ENTER\_LOW\_POWER\_MODE (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-7. Attribute McuEnterLowPowerMode (McuGeneralConfiguration) detailed description

| Property | Value                    |
|----------|--------------------------|
| Label    | Mcu Enter Low-Power Mode |

Table continues on the next page...

Table 4-7. Attribute McuEnterLowPowerMode (McuGeneralConfiguration) detailed description (continued)

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | true    |

## 4.3.7 McuTimeout (McuGeneralConfiguration)

This parameter represents the maximum number of loops for blocking functionality. The maximum time needed for a MC\_ME transition from DRUN to DRUN with keeping PLL running is 3 ms.

Please take this into consideration when choosing the value for this parameter.

Note: Implementation Specific Parameter.

Table 4-8. Attribute McuTimeout (McuGeneralConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Mcu Loops TimeOut      |
| Туре          | INTEGER                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 50000                  |
| Invalid       | Range >=0 <=4294967295 |

## 4.3.8 McuEnableUserModeSupport (McuGeneralConfiguration)

When this parameter is enabled, the MDL module will adapt to run from User Mode, with the following measures:

a) using 'call trusted function' stubs for all internal function calls that access registers requiring supervisor mode.

b) other module specific measures

#### Form McuGeneralConfiguration

for more information, please see chapter 5.7 User Mode Support in IM

Note: Implementation Specific Parameter.

Table 4-9. Attribute McuEnableUserModeSupport (McuGeneralConfiguration) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Mcu Enable User Mode Support |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

## 4.3.9 McuPerformResetApi (McuGeneralConfiguration)

Pre-processor switch to enable/disable the use the Mcu\_PerformReset() API. OFF - Mcu\_PerformReset() API is not used. ON - Mcu\_PerformReset() API is used. #define MCU\_PERFORM\_RESET\_API (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-10. Attribute McuPerformResetApi (McuGeneralConfiguration) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Mcu Perform Reset API |
| Туре          | BOOLEAN               |
| Origin        | AUTOSAR_ECUC          |
| Symbolic Name | false                 |
| Default       | false                 |

# 4.3.10 McuCalloutBeforePerformReset (McuGeneralConfiguration)

Check this if you want a callout function, called by MCU right before Mcu\_PerformReset(). This parameter is available for configuration only if "McuPerformResetApi" is ON. #define MCU\_RESET\_CALLOUT\_USED (STD\_ON)/ (STD\_OFF) will be generated in Mcu\_Cfg.h file. Note: Implementation Specific Parameter.

Table 4-11. Attribute McuCalloutBeforePerformReset (McuGeneralConfiguration) detailed description

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |
| Default       | false   |

## 4.3.11 McuPerformResetCallout (McuGeneralConfiguration)

Function name of callout. The field is editable only if "McuCalloutBeforePerformReset" is ON. Note: Implementation Specific Parameter.

Table 4-12. Attribute McuPerformResetCallout (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

## 4.3.12 McuCmuNotification (McuGeneralConfiguration)

Function pointer to callback function.

Note: Implementation Specific Parameter.

Table 4-13. Attribute McuCmuNotification (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

User Manual, Rev. 1.0

## 4.3.13 McuErrorlsrNotification (McuGeneralConfiguration)

Function name of callout. This function will be called by the error ISR.

Note: Implementation Specific Parameter.

Table 4-14. Attribute McuErrorlsrNotification (McuGeneralConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Туре          | FUNCTION-NAME |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | NULL_PTR      |

## 4.3.14 McuDisableSimInit (McuGeneralConfiguration)

If this parameter is set to TRUE, the System Integration Module (SIM) initialization has to be disabled in the MCU driver.

If this parameter is set to FALSE, the MCU driver is responsible for the System Integration Module (SIM) initialization.

#define MCU\_DISABLE\_SIM\_INIT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-15. Attribute McuDisableSimInit (McuGeneralConfiguration) detailed description

| Property      | Value                                                |
|---------------|------------------------------------------------------|
| Label         | Mcu Disable System Integration Module Initialization |
| Туре          | BOOLEAN                                              |
| Origin        | Custom                                               |
| Symbolic Name | false                                                |
| Default       | false                                                |

## 4.3.15 McuDisableRcmInit (McuGeneralConfiguration)

If this parameter is set to TRUE, the Reset Control Module (RMC) initialization has to be disabled in the MCU driver.

If this parameter is set to FALSE, the MCU driver is responsible for the Reset Control Module (RMC) initialization.

#define MCU\_DISABLE\_RMC\_INIT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-16. Attribute McuDisableRcmInit (McuGeneralConfiguration) detailed description

| Property      | Value                                           |
|---------------|-------------------------------------------------|
| Label         | Mcu Disable Reset Control Module Initialization |
| Туре          | BOOLEAN                                         |
| Origin        | Custom                                          |
| Symbolic Name | false                                           |
| Default       | false                                           |

## 4.3.16 McuDisablePmcInit (McuGeneralConfiguration)

If this parameter is set to TRUE, the Power Management Controller (PMC) initialization has to be disabled in the MCU driver.

If this parameter is set to FALSE, the MCU driver is responsible for the Power Management Controller (PMC) initialization.

#define MCU\_DISABLE\_PMC\_INIT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-17. Attribute McuDisablePmcInit (McuGeneralConfiguration) detailed description

| Property      | Value                                                  |
|---------------|--------------------------------------------------------|
| Label         | Mcu Disable Power Management Controller Initialization |
| Туре          | BOOLEAN                                                |
| Origin        | Custom                                                 |
| Symbolic Name | false                                                  |
| Default       | false                                                  |

## 4.3.17 McuDisableSmcInit (McuGeneralConfiguration)

If this parameter is set to TRUE, the System Mode Controller (SMC) initialization has to be disabled in the MCU driver.

#### Form McuDebugConfiguration

If this parameter is set to FALSE, the MCU driver is responsible for the System Mode Controller (SMC) initialization.

#define MCU\_DISABLE\_SMC\_INIT (STD\_ON)/(STD\_OFF) will be generated in Mcu\_Cfg.h file.

Table 4-18. Attribute McuDisableSmcInit (McuGeneralConfiguration) detailed description

| Property      | Value                                             |
|---------------|---------------------------------------------------|
| Label         | Mcu Disable System Mode Controller Initialization |
| Туре          | BOOLEAN                                           |
| Origin        | Custom                                            |
| Symbolic Name | false                                             |
| Default       | false                                             |

## 4.4 Form McuDebugConfiguration

This container contains option for non-ASR APIs used for debug or extraimplementation. Note: Implementation Specific Parameter.



Figure 4-3. Tresos Plugin snapshot for McuDebugConfiguration form.

# 4.4.1 McuDisableDemReportErrorStatus (McuDebugConfiguration)

Enable/Disable the API for reporting the Dem Error.

Note: Implementation Specific Parameter.

Table 4-19. Attribute McuDisableDemReportErrorStatus (McuDebugConfiguration) detailed description

| Property | Value                                  |
|----------|----------------------------------------|
| Label    | Mcu Disable Production Error Reporting |
| Туре     | BOOLEAN                                |

Table continues on the next page...

Table 4-19. Attribute McuDisableDemReportErrorStatus (McuDebugConfiguration) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

## 4.4.2 McuGetPeriphStateApi (McuDebugConfiguration)

Enable/Disable the API for checking peripheral states in the current mode from PCC configuration: Mcu\_GetPeripheral\_State(). E\_OK means Peripheral with ID as parameter is clocked. E\_NOT\_OK means Peripheral with ID as parameter is not clocked. Note: Implementation Specific Parameter.

Table 4-20. Attribute McuGetPeriphStateApi (McuDebugConfiguration) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Mcu Get Peripheral State API |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

## 4.4.3 McuGetMidrStructureApi (McuDebugConfiguration)

Enable/Disable the API for Mcu\_GetMidrStructure().

Get information from SIUL2 MIDRn registers.

Note: Implementation Specific Parameter.

Table 4-21. Attribute McuGetMidrStructureApi (McuDebugConfiguration) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | Mcu Get MIDRn API |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | false             |

User Manual, Rev. 1.0

## 4.4.4 McuDisableCmuApi (McuDebugConfiguration)

Enable/Disable the API for disabling the clock monitoring unit.

Note: Implementation Specific Parameter.

Table 4-22. Attribute McuDisableCmuApi (McuDebugConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Mcu Disable CMU API |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

## 4.4.5 McuEnablePeripheralCMU (McuDebugConfiguration)

Enable/Disable Peripheral CMU for S32K11X

Note: Implementation Specific Parameter.

Table 4-23. Attribute McuEnablePeripheralCMU (McuDebugConfiguration) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Mcu Enable Peripheral CMU |
| Type          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

## 4.4.6 McuSRAMRetentionConfigApi (McuDebugConfiguration)

Enable/Disable the API for SRAM retention configuration.

Note: Implementation Specific Parameter.

Table 4-24. Attribute McuSRAMRetentionConfigApi (McuDebugConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Mcu SRAM Retention Config API |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

### 4.5 Form McuPublishedInformation

Container holding all MCU specific published information parameters.

#### **Included forms:**

Form McuResetReasonConf



Figure 4-4. Tresos Plugin snapshot for McuPublishedInformation form.

### 4.5.1 Form McuResetReasonConf

This container contains the configuration for the different type of reset reason that can be retrieved from Mcu\_GetResetReason Api.

Is included by form: Form McuPublishedInformation



Figure 4-5. Tresos Plugin snapshot for McuResetReasonConf form.

### 4.5.1.1 McuResetReason (McuResetReasonConf)

The parameter represents the different type of reset that a Micro supports. This parameter is referenced by the parameter EcuMResetReason in the ECU State manager module.

Table 4-25. Attribute McuResetReason (McuResetReasonConf) detailed description

| Property      | Value           |
|---------------|-----------------|
| Туре          | INTEGER_LABEL   |
| Origin        | AUTOSAR_ECUC    |
| Symbolic Name | true            |
| Default       | 0               |
| Invalid       | Range <=255 >=0 |

# 4.6 Form McuModuleConfiguration

This container contains the configuration for the MCU driver.

#### **Included forms:**

- Form McuDemEventParameterRefs
- Form McuInterruptEvents
- Form McuResetConfig
- Form McuPowerControl

- Form McuClockSettingConfig
- Form McuModeSettingConf
- Form McuRamSectorSettingConf



Figure 4-6. Tresos Plugin snapshot for McuModuleConfiguration form.

# 4.6.1 McuNumberOfMcuModes (McuModuleConfiguration)

This parameter shall represent the number of Modes available for the MCU (from "McuModeSettingConf" list). CalculationFormula = Number of configured "McuModeSettingConf". This parameter is not used.

Table 4-26. Attribute McuNumberOfMcuModes (McuModuleConfiguration) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Mcu Number of Mode Settings |
| Туре          | INTEGER                     |
| Origin        | AUTOSAR_ECUC                |
| Symbolic Name | false                       |

# 4.6.2 McuRamSectors (McuModuleConfiguration)

This parameter shall represent the number of RAM sectors available for the MCU (from "McuRamSectorSettingConf" list). CalculationFormula = Number of configured "McuRamSectorSettingConf". This parameter is not used.

#### Form McuModuleConfiguration

Table 4-27. Attribute McuRamSectors (McuModuleConfiguration) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Mcu Number of RAM Sectors |
| Туре          | INTEGER                   |
| Origin        | AUTOSAR_ECUC              |
| Symbolic Name | false                     |

# 4.6.3 McuResetSetting (McuModuleConfiguration)

This parameters applies to the function Mcu\_PerformReset(), which performs a microcontroller reset using the hardware feature of the microcontroller. Note: This parameter is not used by the current Implementation. Software Reset occurs when Mcu\_PerformReset() function is called. This parameter is not used.

Table 4-28. Attribute McuResetSetting (McuModuleConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Reset Setting |
| Туре          | INTEGER       |
| Origin        | AUTOSAR_ECUC  |
| Symbolic Name | false         |
| Default       | 1             |
| Enable        | false         |

# 4.6.4 McuRTCCLKINFrequencyHz (McuModuleConfiguration)

Crystal Frequency or External Reference Frequency [Hz]. Note: Implementation Specific Parameter.

Table 4-29. Attribute McuRTCCLKINFrequencyHz (McuModuleConfiguration) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | McuRTCCLKINFrequencyHz |
| Туре          | FLOAT                  |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 3200000                |
| Invalid       | Range                  |

Table 4-29. Attribute McuRTCCLKINFrequencyHz (McuModuleConfiguration) detailed description

| Property | Value            |
|----------|------------------|
|          | <=1000000<br>>=0 |

## 4.6.5 McuClk32KSelect (McuModuleConfiguration)

This is a write-once parameter SIM\_LPOCLKS[CLK32KSEL] - 32 kHz clock source select. Selects 32 kHz clock source for peripherals.

- 0 SIRCDIV2\_CLK
- 1 32 kHz LPO clock
- 2 32 kHz RTC\_CLKIN clock
- 3 FIRCDIV2\_CLK

Note: Implementation Specific Parameter.

## 4.6.6 McuLPOClockSelect (McuModuleConfiguration)

This is a write-once parameter SIM\_LPOCLKS[LPOCLKSEL] - LPO clock source select Selects LPO clock source for peripherals

- 0 128 kHz LPO clock
- 1 No clock
- 2 32 kHz LPO clock which is divided by the 128 kHz LPO clock
- 3 1 kHz LPO clock which is divided by the 128 kHz LPO clock

Note: Implementation Specific Parameter.

### 4.6.6 McuClockSrcFailureNotification

Enables/Disables clock failure notification. In case this feature is not supported by HW the setting should be disabled. CMU0, CMU1, CMU2, CMU3, CMU4, CMU5, CMU6, CMU7, CMU8 settings are disabled if McuClockSrcFailureNotification=DISABLED.

### 4.6.7 Form McuAllowedModes

Configures SMC\_PMPROT register. The PMPROT register can be written only once after any system reset.

If the MCU is configured for a disallowed or reserved power mode, the MCU remains in its current power mode. For example, if the MCU is in normal RUN mode and AVLP is 0, an attempt to enter VLPR mode using PMCTRL[RUNM] is blocked and PMCTRL[RUNM] remains 00b, indicating the MCU is still in Normal Run mode.

Note: Implementation specific Container.

**Is included by form :** Form McuModuleConfiguration



Figure 4-7. Tresos Plugin snapshot for McuAllowedModes form.

### 4.6.7.1 McuAllowHighSpeedRunMode (McuAllowedModes)

This is a write-once parameter

SMC\_PMPROT[AHSRUN] - Allow High Speed Run mode

Provided the appropriate control bits are set up in PMCTRL, this write-once field allows the MCU to enter High Speed Run mode (HSRUN).

0 - HSRUN is not allowed

1 - HSRUN is allowed

Note: Implementation Specific Parameter.

Table 4-30. Attribute McuAllowHighSpeedRunMode (McuAllowedModes) detailed description

| Property | Value                     |
|----------|---------------------------|
| Label    | Allow High Speed Run Mode |
| Туре     | BOOLEAN                   |

Table continues on the next page...

Table 4-30. Attribute McuAllowHighSpeedRunMode (McuAllowedModes) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

# 4.6.7.2 McuAllowVeryLowPowerModes (McuAllowedModes)

This is a write-once parameter

Provided the appropriate control bits are set up in PMCTRL, this write-once field allows the MCU to enter any very-low-power mode (VLPR, and VLPS).

0 - VLPR and VLPS are not allowed.

1 - VLPR and VLPS are allowed.

Note: Implementation Specific Parameter.

Table 4-31. Attribute McuAllowVeryLowPowerModes (McuAllowedModes) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Allow Very-Low-Power Modes |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

### 4.6.8 Form McuInterruptEvents

Configuration for different interrupts handled by MCU. Note: Implementation specific Container.

Is included by form: Form McuModuleConfiguration



Figure 4-8. Tresos Plugin snapshot for MculnterruptEvents form.

## 4.6.8.1 McuVoltageErrorEvent (McuInterruptEvents)

Power Management Unit Fault Monitoring Interrupts. Note: Implementation Specific Parameter.

Table 4-32. Attribute McuVoltageErrorEvent (McuInterruptEvents) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Voltage Monitoring Interrupt |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

### 4.6.8.2 McuAlternateResetEvent (McuInterruptEvents)

Some events can generate an interrupt from RCM.

Note: Implementation Specific Parameter.

Table 4-33. Attribute McuAlternateResetEvent (McuInterruptEvents) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Alternate Event Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

Configures SIM\_CHIPCTL, SIM\_FCFG1, SIM\_FTMOPT0, SIM\_FTMOPT1, SIM\_ADCOPT and SIM\_MISCTRL registers.

Note: Implementation specific Container.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form McuChipControlConfiguration
- Form McuFlexTimerConfiguration
- Form McuAdcOptionsConfiguration



Figure 4-9. Tresos Plugin snapshot for McuSIMConfig form.

## 4.7.1 Form McuChipControlConfiguration

This container contains the configuration for the SIM\_CHIPCTL register.

Is included by form: Form McuSIMConfig



Figure 4-10. Tresos Plugin snapshot for McuChipControlConfiguration form.

# 4.7.1.1 McuEnableAdcSupplyMonitoring (McuChipControlConfiguration)

SIM\_CHIPCTL[ADC\_SUPPLYEN] - Enable for internal supply monitoring on ADC0 channel AD21.

unchecked - Disable internal supply monitoring.

checked - Enable internal supply monitoring.

Note: Implementation Specific Parameter.

Table 4-34. Attribute McuEnableAdcSupplyMonitoring (McuChipControlConfiguration) detailed description

| Property      | Value                                 |
|---------------|---------------------------------------|
| Label         | Enable ADC internal supply monitoring |
| Туре          | BOOLEAN                               |
| Origin        | Custom                                |
| Symbolic Name | false                                 |
| Default       | false                                 |

# 4.7.1.2 McuAdcSupply (McuChipControlConfiguration)

SIM\_CHIPCTL[ADC\_SUPPLY] - Internal supplies monitored on ADC0 channel AD21.

- 0 5 V input VDD supply (VDD)
- 1 5 V input analog supply (VDDA)
- 2 ADC Reference Supply (VREFH)
- 3 3.3 V Oscillator Regulator Output (VDD\_3V)
- 4 3.3 V flash regulator output (VDD\_flash\_3V)
- 5 1.2 V core regulator output (VDD\_LV)

Note: Implementation Specific Parameter.

Table 4-35. Attribute McuAdcSupply (McuChipControlConfiguration) detailed description

| Property      | Value                                     |
|---------------|-------------------------------------------|
| Label         | ADC0 channel AD21 supply                  |
| Туре          | ENUMERATION                               |
| Origin        | Custom                                    |
| Symbolic Name | false                                     |
| Default       | VDD                                       |
| Range         | VDD VDDA VREFH VDD_3V VDD_FLASH_3V VDD_LV |

## 4.7.1.3 McuPDBBackToBackSelect (McuChipControlConfiguration)

SIM\_CHIPCTL[PDB\_BB\_SEL] - PDB back-to-back select

Selects ADC COCO source as pdb back-to-back mode.

unchecked - PDB0 channel 0 back-to-back operation with ADC0 COCO[7:0]; PDB1 channel 0 back-to-back operation with ADC1 COCO[7:0]; PDB2 channel 0 back-to-back operation with ADC2 COCO[7:0].

checked - Channel 0 of PDB0,PDB1 back-to-back operation with COCO[7:0] of ADC0, ADC1

Note: Implementation Specific Parameter.

Table 4-36. Attribute McuPDBBackToBackSelect (McuChipControlConfiguration) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | PDB Back to Back Select |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | false                   |

# 4.7.1.4 McuPTB14InterleaveChannelSelect (McuChipControlConfiguration)

SIM\_CHIPCTL[INTERLEAVE\_SEL] - ADC interleave channel select

Select ADC interleave pins.

1 - PTB14 to ADC1\_SE9 and ADC0\_SE9

Note: Implementation Specific Parameter.

Table 4-37. Attribute McuPTB14InterleaveChannelSelect (McuChipControlConfiguration) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PTB14 to ADC1_SE9 and ADC0_SE9 |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | false                          |

# 4.7.1.5 McuPTB13InterleaveChannelSelect (McuChipControlConfiguration)

SIM\_CHIPCTL[INTERLEAVE\_SEL] - ADC interleave channel select

Select ADC interleave pins.

1 - PTB13 to ADC1\_SE8 and ADC0\_SE8

Note: Implementation Specific Parameter.

Table 4-38. Attribute McuPTB13InterleaveChannelSelect (McuChipControlConfiguration) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PTB13 to ADC1_SE8 and ADC0_SE8 |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-38. Attribute McuPTB13InterleaveChannelSelect (McuChipControlConfiguration) detailed description (continued)

| Property | Value |
|----------|-------|
| Default  | false |

# 4.7.1.6 McuPTB1InterleaveChannelSelect (McuChipControlConfiguration)

SIM\_CHIPCTL[INTERLEAVE\_SEL] - ADC interleave channel select

Select ADC interleave pins.

1 - PTB1 to ADC0\_SE4 and ADC1\_SE15

Note: Implementation Specific Parameter.

Table 4-39. Attribute McuPTB1InterleaveChannelSelect (McuChipControlConfiguration) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PTB1 to ADC0_SE4 and ADC1_SE15 |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | false                          |

# 4.7.1.7 McuPTB0InterleaveChannelSelect (McuChipControlConfiguration)

SIM\_CHIPCTL[INTERLEAVE\_SEL] - ADC interleave channel select

Select ADC interleave pins.

1 - PTB0 to ADC0\_SE4 and ADC1\_SE14

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-40. Attribute McuPTB0InterleaveChannelSelect (McuChipControlConfiguration) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | PTB0 to ADC0_SE4 and ADC1_SE14 |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | false                          |

# 4.7.2 Form McuFlexTimerConfiguration

This container contains the configuration for the SIM\_FTMOPT0 and FTMOPT1 registers.

Is included by form: Form McuSIMConfig



Figure 4-11. Tresos Plugin snapshot for McuFlexTimerConfiguration form.

# 4.7.2.1 McuFTM3ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM3CLKSEL] - FTM3 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM3 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM3 external clock driven by TCLK0 pin.
- 1 FTM3 external clock driven by TCLK1 pin.
- 2 FTM3 external clock driven by TCLK2 pin.
- 3 No clock input.

88

Note: Implementation Specific Parameter.

Table 4-41. Attribute McuFTM3ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM3 External Clock Pin Select         |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.2 McuFTM2ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2CLKSEL] - FTM2 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM2 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM2 external clock driven by TCLK0 pin.
- 1 FTM2 external clock driven by TCLK1 pin.
- 2 FTM2 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-42. Attribute McuFTM2ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM2 External Clock Pin Select         |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.3 McuFTM1ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM1CLKSEL] - FTM1 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM1 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- $\boldsymbol{0}$  FTM1 external clock driven by TCLK0 pin.
- 1 FTM1 external clock driven by TCLK1 pin.

- 2 FTM1 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-43. Attribute McuFTM1ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM1 External Clock Pin Select         |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.4 McuFTM0ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM0CLKSEL] - FTM0 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM0 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM0 external clock driven by TCLK0 pin.
- 1 FTM0 external clock driven by TCLK1 pin.
- 2 FTM0 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-44. Attribute McuFTM0ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM0 External Clock Pin Select         |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.5 McuFTM7ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM7CLKSEL] - FTM7 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM7 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM7 external clock driven by TCLK0 pin.
- 1 FTM7 external clock driven by TCLK1 pin.
- 2 FTM7 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-45. Attribute McuFTM7ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property | Value                          |
|----------|--------------------------------|
| Label    | FTM7 External Clock Pin Select |
| Туре     | ENUMERATION                    |
| Origin   | Custom                         |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-45. Attribute McuFTM7ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description (continued)

| Property      | Value                                  |
|---------------|----------------------------------------|
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.6 McuFTM6ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM6CLKSEL] - FTM6 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM6 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM6 external clock driven by TCLK0 pin.
- 1 FTM6 external clock driven by TCLK1 pin.
- 2 FTM6 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-46. Attribute McuFTM6ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | FTM6 External Clock Pin Select |
| Type          | ENUMERATION                    |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       | TCLK0_PIN                      |
| Range         | TCLK0_PIN                      |

93

Table 4-46. Attribute McuFTM6ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property | Value                              |
|----------|------------------------------------|
|          | TCLK1_PIN<br>TCLK2_PIN<br>NO_CLOCK |

# 4.7.2.7 McuFTM5ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM5CLKSEL] - FTM5 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM5 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM5 external clock driven by TCLK0 pin.
- 1 FTM5 external clock driven by TCLK1 pin.
- 2 FTM5 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-47. Attribute McuFTM5ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM5 External Clock Pin Select         |
| Type          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

# 4.7.2.8 McuFTM4ExternalClockPinSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM7CLKSEL] - FTM4 External Clock Pin Select

Selects the external pin used to drive the clock to the FTM4 module.

The selected pin must also be configured for the FTM external clock function through the appropriate Pin Control Register in the Port Control module.

- 0 FTM4 external clock driven by TCLK0 pin.
- 1 FTM4 external clock driven by TCLK1 pin.
- 2 FTM4 external clock driven by TCLK2 pin.
- 3 No clock input.

Note: Implementation Specific Parameter.

Table 4-48. Attribute McuFTM4ExternalClockPinSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | FTM4 External Clock Pin Select         |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | TCLK0_PIN                              |
| Range         | TCLK0_PIN TCLK1_PIN TCLK2_PIN NO_CLOCK |

### 4.7.2.9 McuFTM3Fault0Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM3FLTxSEL] - FTM3 Fault 0 Select

Selects the source of FTM3 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM3\_FLT0 pin

1 - TRGMUX\_FTM3 out

Note: Implementation Specific Parameter.

Table 4-49. Attribute McuFTM3Fault0Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM3FLT0 pin or TRGMUX_FTM3 out  |
| Type          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM3_FLT0_PIN                    |
| Range         | FTM3_FLT0_PIN<br>TRGMUX_FTM3_OUT |

## 4.7.2.10 McuFTM3Fault1Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM3FLTxSEL] - FTM3 Fault 1 Select

Selects the source of FTM3 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM3\_FLT1 pin

1 - TRGMUX\_FTM3 out

Note: Implementation Specific Parameter.

Table 4-50. Attribute McuFTM3Fault1Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM3FLT1 pin or TRGMUX_FTM3 out  |
| Type          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM3_FLT1_PIN                    |
| Range         | FTM3_FLT1_PIN<br>TRGMUX_FTM3_OUT |

# 4.7.2.11 McuFTM3Fault2Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM3FLTxSEL] - FTM3 Fault 2 Select

Selects the source of FTM3 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM3\_FLT0 pin

1 - TRGMUX\_FTM3 out

Note: Implementation Specific Parameter.

Table 4-51. Attribute McuFTM3Fault2Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM3FLT2 pin or TRGMUX_FTM3 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM3_FLT2_PIN                    |
| Range         | FTM3_FLT2_PIN<br>TRGMUX_FTM3_OUT |

### 4.7.2.12 McuFTM2Fault0Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2FLTxSEL] - FTM2 Fault 0 Select

Selects the source of FTM2 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM2\_FLT0 pin

1 - TRGMUX\_FTM2 out

Note: Implementation Specific Parameter.

Table 4-52. Attribute McuFTM2Fault0Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM2FLT0 pin or TRGMUX_FTM2 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM2_FLT0_PIN                    |
| Range         | FTM2_FLT0_PIN<br>TRGMUX_FTM2_OUT |

### 4.7.2.13 McuFTM2Fault1Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2FLTxSEL] - FTM2 Fault 1 Select

Selects the source of FTM2 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM2\_FLT1 pin

User Manual, Rev. 1.0

NXP Semiconductors

97

#### 1 - TRGMUX\_FTM2 out

Note: Implementation Specific Parameter.

Table 4-53. Attribute McuFTM2Fault1Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM2FLT1 pin or TRGMUX_FTM2 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM2_FLT1_PIN                    |
| Range         | FTM2_FLT1_PIN<br>TRGMUX_FTM2_OUT |

### 4.7.2.14 McuFTM2Fault2Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2FLTxSEL] - FTM2 Fault 2 Select

Selects the source of FTM2 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM2\_FLT0 pin

1 - TRGMUX\_FTM2 out

Note: Implementation Specific Parameter.

Table 4-54. Attribute McuFTM2Fault2Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | FTM2FLT2 pin or TRGMUX_FTM2 out |
| Туре          | ENUMERATION                     |
| Origin        | Custom                          |
| Symbolic Name | false                           |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-54. Attribute McuFTM2Fault2Select (McuFlexTimerConfiguration) detailed description (continued)

| Property | Value                            |
|----------|----------------------------------|
| Default  | FTM2_FLT2_PIN                    |
| Range    | FTM2_FLT2_PIN<br>TRGMUX_FTM2_OUT |

# 4.7.2.15 McuFTM1Fault0Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM1FLTxSEL] - FTM1 Fault 0 Select

Selects the source of FTM1 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM1\_FLT0 pin

1 - TRGMUX\_FTM1 out

Note: Implementation Specific Parameter.

Table 4-55. Attribute McuFTM1Fault0Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM1FLT0 pin or TRGMUX_FTM1 out  |
| Type          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM1_FLT0_PIN                    |
| Range         | FTM1_FLT0_PIN<br>TRGMUX_FTM1_OUT |

## 4.7.2.16 McuFTM1Fault1Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM1FLTxSEL] - FTM1 Fault 1 Select

User Manual, Rev. 1.0

Selects the source of FTM1 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM1\_FLT1 pin

1 - TRGMUX\_FTM1 out

Note: Implementation Specific Parameter.

Table 4-56. Attribute McuFTM1Fault1Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM1FLT1 pin or TRGMUX_FTM1 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM1_FLT1_PIN                    |
| Range         | FTM1_FLT1_PIN<br>TRGMUX_FTM1_OUT |

# 4.7.2.17 McuFTM1Fault2Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM1FLTxSEL] - FTM1 Fault 2 Select

Selects the source of FTM1 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM1\_FLT0 pin

1 - TRGMUX\_FTM1 out

Note: Implementation Specific Parameter.

Table 4-57. Attribute McuFTM1Fault2Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM1FLT2 pin or TRGMUX_FTM1 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM1_FLT2_PIN                    |
| Range         | FTM1_FLT2_PIN<br>TRGMUX_FTM1_OUT |

### 4.7.2.18 McuFTM0Fault0Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM0FLTxSEL] - FTM0 Fault 0 Select

Selects the source of FTM0 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM0\_FLT0 pin

1 - TRGMUX\_FTM0 out

Note: Implementation Specific Parameter.

Table 4-58. Attribute McuFTM0Fault0Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM0FLT0 pin or TRGMUX_FTM0 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM0_FLT0_PIN                    |
| Range         | FTM0_FLT0_PIN<br>TRGMUX_FTM0_OUT |

### 4.7.2.19 McuFTM0Fault1Select (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM0FLTxSEL] - FTM0 Fault 1 Select

Selects the source of FTM0 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM0\_FLT1 pin

1 - TRGMUX\_FTM0 out

Note: Implementation Specific Parameter.

Table 4-59. Attribute McuFTM0Fault1Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM0FLT1 pin or TRGMUX_FTM0 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM0_FLT1_PIN                    |
| Range         | FTM0_FLT1_PIN<br>TRGMUX_FTM0_OUT |

### 4.7.2.20 McuFTM0Fault2Select (McuFlexTimerConfiguration)

 $SIM\_FTMOPT0[FTM0FLTxSEL] - FTM0 \ Fault \ 2 \ Select$ 

Selects the source of FTM0 fault. Every bit means one fault input respectively.

The pin source for fault must be configured for the FTM module fault function through the appropriate pin control register in the port control module when it comes from external fault pin.

0 - FTM0\_FLT0 pin

#### 1 - TRGMUX\_FTM0 out

Note: Implementation Specific Parameter.

Table 4-60. Attribute McuFTM0Fault2Select (McuFlexTimerConfiguration) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | FTM0FLT2 pin or TRGMUX_FTM0 out  |
| Туре          | ENUMERATION                      |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | FTM0_FLT2_PIN                    |
| Range         | FTM0_FLT2_PIN<br>TRGMUX_FTM0_OUT |

### 4.7.2.21 McuFTM3Ch0ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

- 0 No modulation with FTM2\_CH1
- 1 Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-61. Attribute McuFTM3Ch0ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH0 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.22 McuFTM3Ch1ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

- 0 No modulation with FTM2\_CH1
- 1 Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-62. Attribute McuFTM3Ch1ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH1 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.23 McuFTM3Ch2ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

- 0 No modulation with FTM2\_CH1
- 1 Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-63. Attribute McuFTM3Ch2ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH2 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.24 McuFTM3Ch3ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

#### 0 - No modulation with FTM2\_CH1

#### 1 - Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-64. Attribute McuFTM3Ch3ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH3 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.25 McuFTM3Ch4ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

0 - No modulation with FTM2\_CH1

1 - Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-65. Attribute McuFTM3Ch4ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH4 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

# 4.7.2.26 McuFTM3Ch5ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

0 - No modulation with FTM2\_CH1

1 - Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-66. Attribute McuFTM3Ch5ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH5 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.27 McuFTM3Ch6ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

0 - No modulation with FTM2\_CH1

1 - Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-67. Attribute McuFTM3Ch6ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH6 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.28 McuFTM3Ch7ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3\_OUTSEL] - FTM3 channel modulation select with FTM2\_CH1

#### 0 - No modulation with FTM2\_CH1

#### 1 - Modulation with FTM2\_CH1

Note: Implementation Specific Parameter.

Table 4-68. Attribute McuFTM3Ch7ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM3_CH7 modulation with FTM2_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.29 McuFTM0Ch0ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-69. Attribute McuFTM0Ch0ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH0 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.30 McuFTM0Ch1ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-70. Attribute McuFTM0Ch1ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH1 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.31 McuFTM0Ch2ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-71. Attribute McuFTM0Ch2ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH2 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.32 McuFTM0Ch3ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

### 0 - No modulation with FTM1\_CH1

### 1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-72. Attribute McuFTM0Ch3ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH3 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.33 McuFTM0Ch4ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-73. Attribute McuFTM0Ch4ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH4 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

# 4.7.2.34 McuFTM0Ch5ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

#### Form McuSIMConfig

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-74. Attribute McuFTM0Ch5ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH5 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

### 4.7.2.35 McuFTM0Ch6ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

0 - No modulation with FTM1\_CH1

1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-75. Attribute McuFTM0Ch6ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH6 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.36 McuFTM0Ch7ModulationSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0\_OUTSEL] - FTM0 channel modulation select with FTM1\_CH1

### 0 - No modulation with FTM1 CH1

### 1 - Modulation with FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-76. Attribute McuFTM0Ch7ModulationSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | FTM0_CH7 modulation with FTM1_CH1 |
| Туре          | BOOLEAN                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | false                             |

## 4.7.2.37 McuFTM2Ch1InputSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2CH1SEL] - FTM2 CH1 Select

Selects FTM2 CH1 input

0 - FTM2\_CH1 input

1 - exclusive OR of FTM2\_CH0,FTM2\_CH1, and FTM1\_CH1

Note: Implementation Specific Parameter.

Table 4-77. Attribute McuFTM2Ch1InputSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                                                 |
|---------------|-------------------------------------------------------|
| Label         | FTM0FLT0 pin or TRGMUX_FTM0 out                       |
| Туре          | ENUMERATION                                           |
| Origin        | Custom                                                |
| Symbolic Name | false                                                 |
| Default       | FTM2_CHI1_INPUT                                       |
| Range         | FTM2_CHI1_INPUT<br>FTM2_CH0_XOR_FTM2_CH1_XOR_FTM1_CH1 |

### 4.7.2.38 McuFTM2Ch0InputSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM2CH0SEL] - FTM2 CH0 Select

Selects FTM2 CH0 input

- 0 FTM2\_CH0 input
- 1 CMP0 output
- 2 Reserved
- 3 Reserved

Note: Implementation Specific Parameter.

Table 4-78. Attribute McuFTM2Ch0InputSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | FTM2_CH0 input select         |
| Туре          | ENUMERATION                   |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | FTM2_CH0_INPUT                |
| Range         | FTM2_CH0_INPUT<br>CMP0_OUTPUT |

### 4.7.2.39 McuFTM1Ch0InputSelect (McuFlexTimerConfiguration)

SIM\_FTMOPT0[FTM1CH0SEL] - FTM1 CH0 Select

Selects FTM1 CH0 input

- 0 FTM1\_CH0 input
- 1 CMP0 output
- 2 Reserved

### 3 - Reserved

Note: Implementation Specific Parameter.

Table 4-79. Attribute McuFTM1Ch0InputSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | FTM1_CH0 input select         |
| Туре          | ENUMERATION                   |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | FTM1_CH0_INPUT                |
| Range         | FTM1_CH0_INPUT<br>CMP0_OUTPUT |

### 4.7.2.40 McuFTMGlobalLoadEnable (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTMGLDOK] - FTM global load enable

unchecked - FTM Global load mechanism disabled.

checked - FTM Global load mechanism enabled

Note: Implementation Specific Parameter.

Table 4-80. Attribute McuFTMGlobalLoadEnable (McuFlexTimerConfiguration) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Enable FTM global load enable |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | false                         |

# 4.7.2.41 McuFTM7SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM7SYNCBIT] - FTM7 Sync Bit

User Manual, Rev. 1.0

#### Form McuSIMConfig

Note: Implementation Specific Parameter.

Table 4-81. Attribute McuFTM7SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM7 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.7.2.42 McuFTM6SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM6SYNCBIT] - FTM6 Sync Bit

Note: Implementation Specific Parameter.

Table 4-82. Attribute McuFTM6SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM6 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.7.2.43 McuFTM5SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM5SYNCBIT] - FTM5 Sync Bit

Note: Implementation Specific Parameter.

Table 4-83. Attribute McuFTM5SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM5 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

User Manual, Rev. 1.0

### 4.7.2.44 McuFTM4SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM4SYNCBIT] - FTM4 Sync Bit

Note: Implementation Specific Parameter.

Table 4-84. Attribute McuFTM4SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM4 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

## 4.7.2.45 McuFTM3SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM3SYNCBIT] - FTM3 Sync Bit

Note: Implementation Specific Parameter.

Table 4-85. Attribute McuFTM3SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM3 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.7.2.46 McuFTM2SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM2SYNCBIT] - FTM2 Sync Bit

Note: Implementation Specific Parameter.

Form McuSIMConfig

Table 4-86. Attribute McuFTM2SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM2 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.7.2.47 McuFTM1SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM1SYNCBIT] - FTM1 Sync Bit

Note: Implementation Specific Parameter.

Table 4-87. Attribute McuFTM1SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM1 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

# 4.7.2.48 McuFTM0SyncBit (McuFlexTimerConfiguration)

SIM\_FTMOPT1[FTM0SYNCBIT] - FTM0 Sync Bit

Note: Implementation Specific Parameter.

Table 4-88. Attribute McuFTM0SyncBit (McuFlexTimerConfiguration) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | FTM0 Sync Bit |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

User Manual, Rev. 1.0

### 4.7.2.49 McuQspiClkSelect (McuFlexTimerConfiguration)

SIM\_MISCTRL0[QSPI\_CLK\_SEL] - QSPI asynchronous clock gating enable.

unchecked - QuadSPI internal reference clock is gated.

checked - QuadSPI internal reference clock is enabled.

Note: Implementation Specific Parameter.

Table 4-89. Attribute McuQspiClkSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | QSPI_CLK Select bit |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

### 4.7.2.50 McuRMII\_ClkSelect (McuFlexTimerConfiguration)

SIM\_MISCTRL0[RMII\_CLK\_SEL] - Set this bit to enable SOSCDIV1\_CLK as ENET RMII clock in Internal loopback mode.

- 0 Disable SOSCDIV1\_CLK as ENET RMII clock in Internal loopback mode.
- 1 Enable SOSCDIV1\_CLK as ENET RMII clock in Internal loopback mode.

Note: Implementation Specific Parameter.

Table 4-90. Attribute McuRMII\_ClkSelect (McuFlexTimerConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | RMII_CLK Select bit |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

### 4.7.2.51 McuRMII\_Clk\_OBE (McuFlexTimerConfiguration)

SIM\_MISCTRL0[RMII\_CLK\_OBE] - Output Buffer Enable for ENET RMII clock in internal loopback mode.

0 - Disable Output Buffer

1 - Enable Output Buffer

Note: Implementation Specific Parameter.

Table 4-91. Attribute McuRMII\_Clk\_OBE (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | RMII_CLK OBE bit |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.52 McuFTM7OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM7\_OBE\_CTRL] - FTM7 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-92. Attribute McuFTM7OBEControl (McuFlexTimerConfiguration) detailed description

| Property | Value            |
|----------|------------------|
| Label    | FTM7 OBE Control |
| Туре     | BOOLEAN          |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-92. Attribute McuFTM7OBEControl (McuFlexTimerConfiguration) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

### 4.7.2.53 McuFTM6OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM6\_OBE\_CTRL] - FTM6 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-93. Attribute McuFTM6OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM6 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.54 McuFTM5OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM5\_OBE\_CTRL] - FTM5 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked -

#### Form McuSIMConfig

The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-94. Attribute McuFTM5OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM5 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.55 McuFTM4OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM4\_OBE\_CTRL] - FTM4 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-95. Attribute McuFTM4OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM4 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.56 McuFTM3OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM3\_OBE\_CTRL] - FTM3 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-96. Attribute McuFTM3OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM3 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

# 4.7.2.57 McuFTM2OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM2\_OBE\_CTRL] - FTM2 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Form McuSIMConfig

Table 4-97. Attribute McuFTM2OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM2 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.58 McuFTM1OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM1\_OBE\_CTRL] - FTM1 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-98. Attribute McuFTM1OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM1 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.59 McuFTM0OBEControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM0\_OBE\_CTRL] - FTM0 OBE Control bit

unchecked - The FTM channel output is put to safe state when the FTM counter is enabled and the FTM channel output is enabled by Fault Control (FTM\_MODE[FAULTM] != 0 and FTM\_FLTCTRL[FSTATE] = 0) and PWM is enabled (FTM\_SC[PWMENn] = 1). Otherwise the channel output is tristated. checked - The FTM channel output state is retained when the channel is in output mode. The output is tristated when the channel is in input capture [DECAPEN = 0, COMBINE = 0, MSnB:MSnA = 0] or dual edge capture mode [DECAPEN = 1] Note: Implementation Specific Parameter.

Table 4-99. Attribute McuFTM0OBEControl (McuFlexTimerConfiguration) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | FTM0 OBE Control |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

### 4.7.2.60 McuFTM\_GTBControl (McuFlexTimerConfiguration)

SIM\_MISCTRL0[FTM\_GTB\_SPLIT\_EN] - FTM GTB split enable/disable bit

unchecked - All the FTMs have a single global time-base.

checked - FTM0-3 have a common time-base and others have a different common time-base. Please refer 'FTM global time base' in FTM chapter in RM for implementation details.

Note: Implementation Specific Parameter.

Table 4-100. Attribute McuFTM\_GTBControl (McuFlexTimerConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | FTM_GTB bit Control |
| Туре          | BOOLEAN             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | false               |

## 4.7.3 Form McuAdcOptionsConfiguration

This container contains the configuration for the SIM\_ADCOPT and SIM\_MISCTRL registers.

Is included by form: Form McuSIMConfig



Figure 4-12. Tresos Plugin snapshot for McuAdcOptionsConfiguration form.

# 4.7.3.1 McuADC1PreTrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC1PRETRGSE] - ADC1 pre-trigger source select

Selects pre-trigger source for ADC1.

- 0 PDB pre-trigger (default)
- 1 TRGMUX pre-trigger
- 2 Software pre-trigger

Note: Implementation Specific Parameter.

Table 4-101. Attribute McuADC1PreTrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value                                                   |
|---------------|---------------------------------------------------------|
| Label         | ADC1 pre-trigger source                                 |
| Туре          | ENUMERATION                                             |
| Origin        | Custom                                                  |
| Symbolic Name | false                                                   |
| Default       | PDB_PRE_TRIGGER                                         |
| Range         | PDB_PRE_TRIGGER TRGMUX_PRE_TRIGGER SOFTWARE_PRE_TRIGGER |

# 4.7.3.2 McuADC1SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC1SWPRETRG] - ADC1 software pre-trigger sources

0 - software pre-trigger disabled

4 - software pre-trigger 0

5 - software pre-trigger 1

6 - software pre-trigger 2

7 - software pre-trigger 3

Note: Implementation Specific Parameter.

Table 4-102. Attribute McuADC1SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value                                      |
|---------------|--------------------------------------------|
| Label         | ADC1 software pre-trigger source           |
| Туре          | ENUMERATION                                |
| Origin        | Custom                                     |
| Symbolic Name | false                                      |
| Default       | SW_PRE_TRIGGER_DISABLE                     |
| Range         | SW_PRE_TRIGGER_DISABLE<br>SW_PRE_TRIGGER_0 |

User Manual, Rev. 1.0

Form McuSIMConfig

Table 4-102. Attribute McuADC1SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property | Value                                                    |
|----------|----------------------------------------------------------|
|          | SW_PRE_TRIGGER_1<br>SW_PRE_TRIGGER_2<br>SW_PRE_TRIGGER_3 |

# 4.7.3.3 McuADC1TrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC1TRGSEL] - ADC1 trigger source select

Selects trigger source for ADC1.

0 - PDB output

1 - TRGMUX output

Note: Implementation Specific Parameter.

Table 4-103. Attribute McuADC1TrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | ADC1 trigger source |
| Type          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | PDB                 |
| Range         | PDB<br>TRGMUX       |

# 4.7.3.4 McuADC0PreTrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC0PRETRGSE] - ADC0 pre-trigger source select

Selects pre-trigger source for ADC0.

- 0 PDB pre-trigger (default)
- 1 TRGMUX pre-trigger
- 2 Software pre-trigger

Note: Implementation Specific Parameter.

Table 4-104. Attribute McuADC0PreTrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value                                                   |
|---------------|---------------------------------------------------------|
| Label         | ADC0 pre-trigger source                                 |
| Туре          | ENUMERATION                                             |
| Origin        | Custom                                                  |
| Symbolic Name | false                                                   |
| Default       | PDB_PRE_TRIGGER                                         |
| Range         | PDB_PRE_TRIGGER TRGMUX_PRE_TRIGGER SOFTWARE_PRE_TRIGGER |

# 4.7.3.5 McuADC0SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC0SWPRETRG] - ADC0 software pre-trigger sources

- 0 software pre-trigger disabled
- 4 software pre-trigger 0
- 5 software pre-trigger 1
- 6 software pre-trigger 2
- 7 software pre-trigger 3

Note: Implementation Specific Parameter.

Form McuSIMConfig

Table 4-105. Attribute McuADC0SoftwarePreTrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value                                                                                      |
|---------------|--------------------------------------------------------------------------------------------|
| Label         | ADC0 software pre-trigger source                                                           |
| Туре          | ENUMERATION                                                                                |
| Origin        | Custom                                                                                     |
| Symbolic Name | false                                                                                      |
| Default       | SW_PRE_TRIGGER_DISABLE                                                                     |
| Range         | SW_PRE_TRIGGER_DISABLE SW_PRE_TRIGGER_0 SW_PRE_TRIGGER_1 SW_PRE_TRIGGER_2 SW_PRE_TRIGGER_3 |

# 4.7.3.6 McuADC0TrigeerSourceSelect (McuAdcOptionsConfiguration)

SIM\_ADCOPT[ADC2TRGSEL] - ADC0 trigger source select

Selects trigger source for ADC0.

0 - PDB output

1 - TRGMUX output

Note: Implementation Specific Parameter.

Table 4-106. Attribute McuADC0TrigeerSourceSelect (McuAdcOptionsConfiguration) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | ADC0 trigger source |
| Туре          | ENUMERATION         |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | PDB                 |
| Range         | PDB<br>TRGMUX       |

# 4.7.3.7 McuSoftwareTriggerToTRGMUX (McuAdcOptionsConfiguration)

SIM\_MISCTRL[SW\_TRG] - Software Trigger bit to TRGMUX

Note: Implementation Specific Parameter.

Table 4-107. Attribute McuSoftwareTriggerToTRGMUX (McuAdcOptionsConfiguration) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Software Trigger to TRGMUX |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

# 4.8 Form McuClockSettingConfig

This container contains the configuration for the Clock settings of the MCU.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

- Form McuRunClockConfig
- Form McuVlprClockConfig
- Form McuHsrunClockConfig
- Form McuSystemOSCClockConfig
- Form McuSIRCClockConfig
- Form McuFIRCClockConfig
- Form McuSystemPll
- Form McuSIMClockConfig
- Form McuClkMonitor\_0
- Form McuClkMonitor\_1
- Form McuPeripheralClockConfig
- Form McuClockReferencePoint

#### Form McuClockSettingConfig



Figure 4-13. Tresos Plugin snapshot for McuClockSettingConfig form.

# 4.8.1 McuClockSettingId (McuClockSettingConfig)

The Id of this McuClockSettingConfig to be used as argument for the API call Mcu\_InitClock().

Table 4-108. Attribute McuClockSettingId (McuClockSettingConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Mcu Clock Setting Id |
| Туре          | INTEGER              |
| Origin        | AUTOSAR_ECUC         |
| Symbolic Name | true                 |
| Invalid       | Range <=255 >=0      |

# 4.8.2 McuSysClockUnderMcuControl (McuClockSettingConfig)

- 0 System clock tree is NOT under mcu control.
- 1 System clock is under mcu control.

If this is set to false, the MCU code will not configure the SIU\_SYSDIV register when Mcu\_InitClock is called

Note: Implementation Specific Parameter.

Table 4-109. Attribute McuSysClockUnderMcuControl (McuClockSettingConfig) detailed description

| Property      | Value                          |  |
|---------------|--------------------------------|--|
| Label         | System clock under MCU control |  |
| Туре          | BOOLEAN                        |  |
| Origin        | Custom                         |  |
| Symbolic Name | false                          |  |
| Default       | true                           |  |

# 4.8.3 McuScgClkOutSelect (McuClockSettingConfig)

SCG\_CLKOUTCNFG[CLKOUTSEL] - SCG Clkout Select. This register controls which SCG clock source is selected to be ported out to the CLKOUT pin.

- 0 SCG SLOW Clock (FLASH\_CLK Clock).
- 1 System OSC
- 2 Slow IRC
- 3 Fast IRC
- 6 System PLL

Note: Implementation Specific Parameter.

Table 4-110. Attribute McuScgClkOutSelect (McuClockSettingConfig) detailed description

| Property      | Value                                        |
|---------------|----------------------------------------------|
| Label         | SCG ClkOut Select                            |
| Туре          | ENUMERATION                                  |
| Origin        | Custom                                       |
| Symbolic Name | false                                        |
| Default       | SCG_SLOW_CLK                                 |
| Range         | SCG_SLOW_CLK<br>SOSC<br>SIRC<br>FIRC<br>SPLL |

## 4.8.4 Form McuRunClockConfig

This container configures the system clock source and the system clock dividers for the core, platform, external and bus clock domains when in Run mode only.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-14. Tresos Plugin snapshot for McuRunClockConfig form.

# 4.8.4.1 McuPreDivSystemClockFrequency (McuRunClockConfig)

Run Core clock - Pre Divide System Clock Frequency.

This is the frequency for the specific instance of the "McuClockReferencePoint" container.

Value calculated for user info. It is given in Hz.

Note: PREDIV\_SYS\_CLK is only available in S32K148.

Note: Implementation Specific Parameter.

Table 4-111. Attribute McuPreDivSystemClockFrequency (McuRunClockConfig) detailed description

| Property      | Value                                   |
|---------------|-----------------------------------------|
| Label         | Run Pre Div System Clock Frequency (Hz) |
| Туре          | FLOAT                                   |
| Origin        | Custom                                  |
| Symbolic Name | false                                   |

## 4.8.4.2 McuCoreClockFrequency (McuRunClockConfig)

Run Core clock - Clocks the ARM core, divided by DIVCORE bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-112. Attribute McuCoreClockFrequency (McuRunClockConfig) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Run Core Clock Frequency (Hz) |
| Туре          | FLOAT                         |
| Origin        | Custom                        |
| Symbolic Name | false                         |

### 4.8.4.3 McuSystemClockFrequency (McuRunClockConfig)

Run System clock - Clocks the Crossbar, NVIC, Flash controller, FTM and PDB,etc.

RUN\_SYS\_CLK can run up to CORE\_CLK.

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Form McuClockSettingConfig

Table 4-113. Attribute McuSystemClockFrequency (McuRunClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Run System Clock Frequency (Hz) |
| Туре          | FLOAT                           |
| Origin        | Custom                          |
| Symbolic Name | false                           |

## 4.8.4.4 McuBusClockFrequency (McuRunClockConfig)

Run Bus clock - BUS\_CLK Clocks the Peripherals, divided by DIVBUS bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-114. Attribute McuBusClockFrequency (McuRunClockConfig) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Run Bus Clock Frequency (Hz) |
| Туре          | FLOAT                        |
| Origin        | Custom                       |
| Symbolic Name | false                        |

# 4.8.4.5 McuFlashClockFrequency (McuRunClockConfig)

Run Flash clock - Clocks the flash module, divided by DIVSLOW bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-115. Attribute McuFlashClockFrequency (McuRunClockConfig) detailed description

| Property | Value                          |
|----------|--------------------------------|
| Label    | Run Flash Clock Frequency (Hz) |

Table continues on the next page...

Table 4-115. Attribute McuFlashClockFrequency (McuRunClockConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Туре          | FLOAT  |
| Origin        | Custom |
| Symbolic Name | false  |

# 4.8.4.6 McuSystemClockSwitch (McuRunClockConfig)

Run System Clock Select. Configure the SCG\_RCCR[SCS] register field. The system clock is either:

- System OSC (SCG\_RCCR[SCS]=1)
- Slow IRC (SCG\_RCCR[SCS]=2)
- Fast IRC (SCG\_RCCR[SCS]=3)
- System PLL (SCG\_RCCR[SCS]=6)

Value extracted from Resource: MCU.RunSystemClkSource.List

Note: Implementation Specific Parameter.

Table 4-116. Attribute McuSystemClockSwitch (McuRunClockConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Run System Clock Select |
| Туре          | ENUMERATION             |
| Origin        | Custom                  |
| Symbolic Name | false                   |

### 4.8.4.7 McuCoreClockDivider (McuRunClockConfig)

Configures the SCG\_RCCR[DIVCORE] bitfield This parameter represents the core clock divider. Note: implementation specific parameter.

Form McuClockSettingConfig

Table 4-117. Attribute McuCoreClockDivider (McuRunClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Run Core Clock Divider |
| Туре          | INTEGER                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 1                      |
| Invalid       | XPath Range <=16 >=1   |

### 4.8.4.8 McuBusClockDivider (McuRunClockConfig)

Configures the SCG\_RCCR[DIVBUS] bitfield This parameter represents the bus clock divider. Note: implementation specific parameter.

Table 4-118. Attribute McuBusClockDivider (McuRunClockConfig) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | Run Bus Clock Divider |
| Туре          | INTEGER               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 1                     |
| Invalid       | Range <=16 >=1        |

### 4.8.4.9 McuSlowClockDivider (McuRunClockConfig)

Configures the SCG\_RCCR[DIVSLOW] bitfield.

This parameter represents the flash clock divider.

Note: Configuring DIVSLOW to lower frequencies than supported flash frequencies mentioned in datasheet (fFLASH) adds wait states and no power saving. It is recommended to configure DIVSLOW as close to fFLASH.

Table 4-119. Attribute McuSlowClockDivider (McuRunClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Run Slow Clock Divider |
| Туре          | INTEGER                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 2                      |
| Invalid       | Range <=8 >=1          |

### 4.8.4.10 McuScgClkOutFrequency (McuRunClockConfig)

This is frequency of SCG clockout. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-120. Attribute McuScgClkOutFrequency (McuRunClockConfig) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | RCCR SCG ClockOut Frequency (Hz) |
| Туре          | FLOAT                            |
| Origin        | Custom                           |
| Symbolic Name | false                            |

# 4.8.5 Form McuVlprClockConfig

Selects the clock source generating the system clock in VLPR mode.

The clock dividers cannot be changed while in VLPR mode. They must be programmed prior to entering VLPR mode to guarantee

- the core/system and bus clocks are less than or equal to 4 MHz

- the flash memory clock is less than or equal to 1 MHz.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig

#### Form McuClockSettingConfig



Figure 4-15. Tresos Plugin snapshot for McuVlprClockConfig form.

## 4.8.5.1 McuPreDivSystemClockFrequency (McuVlprClockConfig)

VLPR Core clock - Pre Divide System Clock Frequency.

This is the frequency for the specific instance of the "McuClockReferencePoint" container.

Value calculated for user info. It is given in Hz.

Note: PREDIV\_SYS\_CLK is only available in S32K148.

Note: Implementation Specific Parameter.

Table 4-121. Attribute McuPreDivSystemClockFrequency (McuVlprClockConfig) detailed description

| Property      | Value                                    |
|---------------|------------------------------------------|
| Label         | VLPR Pre Div System Clock Frequency (Hz) |
| Туре          | FLOAT                                    |
| Origin        | Custom                                   |
| Symbolic Name | false                                    |

# 4.8.5.2 McuCoreClockFrequency (McuVlprClockConfig)

VLPR Core clock - Clocks the ARM core, divided by DIVCORE bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-122. Attribute McuCoreClockFrequency (McuVlprClockConfig) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | VLPR Core Clock Frequency (Hz) |
| Туре          | FLOAT                          |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Invalid       | Range <=4000000 >=1000         |

# 4.8.5.3 McuSystemClockFrequency (McuVlprClockConfig)

VLPR System clock - Clocks the Crossbar, NVIC, Flash controller, FTM and PDB, etc.

VLPR\_SYS\_CLK can run up to CORE\_CLK.

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-123. Attribute McuSystemClockFrequency (McuVlprClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Run System Clock Frequency (Hz) |
| Туре          | FLOAT                           |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Invalid       | Range <=4000000 >=1000          |

### 4.8.5.4 McuBusClockFrequency (McuVlprClockConfig)

VLPR Bus clock - BUS\_CLK Clocks the Peripherals, divided by DIVBUS bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-124. Attribute McuBusClockFrequency (McuVlprClockConfig) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | VLPR Bus Clock Frequency (Hz) |
| Туре          | FLOAT                         |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Invalid       | Range <=4000000 >=1000        |

### 4.8.5.5 McuFlashClockFrequency (McuVlprClockConfig)

VLPR Flash clock - Clocks the flash module, divided by DIVSLOW bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-125. Attribute McuFlashClockFrequency (McuVlprClockConfig) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | VLPR Flash Clock Frequency (Hz)    |
| Туре          | FLOAT                              |
| Origin        | Custom                             |
| Symbolic Name | false                              |
| Invalid       | XPath Range<br><=1000000<br>>=1000 |

### 4.8.5.6 McuSystemClockSwitch (McuVlprClockConfig)

VLPR System Clock Select. Configure the SCG\_VCCR[SCS] register field. The system clock is either:

- Slow IRC (SCG\_VCCR[SCS]=2)

Value extracted from Resource: MCU.VlprSystemClkSource.List

Note: Implementation Specific Parameter.

Table 4-126. Attribute McuSystemClockSwitch (McuVlprClockConfig) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | VLPR System Clock Select |
| Туре          | ENUMERATION              |
| Origin        | Custom                   |
| Symbolic Name | false                    |

# 4.8.5.7 McuCoreClockDivider (McuVlprClockConfig)

Configures the SCG\_VCCR[DIVCORE] bitfield This parameter represents the core clock divider. Note: implementation specific parameter.

Table 4-127. Attribute McuCoreClockDivider (McuVlprClockConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | VLPR Core Clock Divider |
| Type          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 2                       |
| Invalid       | Range <=16 >=1          |

# 4.8.5.8 McuBusClockDivider (McuVlprClockConfig)

Configures the SCG\_VCCR[DIVBUS] bitfield This parameter represents the bus clock divider. Note: implementation specific parameter.

Table 4-128. Attribute McuBusClockDivider (McuVlprClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | VLPR Bus Clock Divider |
| Туре          | INTEGER                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 1                      |
| Invalid       | Range <=16 >=1         |

## 4.8.5.9 McuSlowClockDivider (McuVlprClockConfig)

Configures the SCG\_RCCR[DIVSLOW] bitfield.

This parameter represents the flash clock divider.

Note: Configuring DIVSLOW to lower frequencies than supported flash frequencies mentioned in datasheet (fFLASH) adds wait states and no power saving. It is recommended to configure DIVSLOW as close to fFLASH.

Table 4-129. Attribute McuSlowClockDivider (McuVlprClockConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | VLPR Slow Clock Divider |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 4                       |
| Invalid       | Range <=8 >=1           |

### 4.8.5.10 McuScgClkOutFrequency (McuVlprClockConfig)

This is frequency of SCG clockout. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-130. Attribute McuScgClkOutFrequency (McuVlprClockConfig) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | VLPR SCG ClockOut Frequency (Hz) |
| Type          | FLOAT                            |
| Origin        | Custom                           |
| Symbolic Name | false                            |

# 4.8.6 Form McuHsrunClockConfig

This container configures the system clock source and the system clock dividers for the core, platform, external and bus clock domains when in HSRUN mode only.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-16. Tresos Plugin snapshot for McuHsrunClockConfig form.

### 4.8.6.1 McuPreDivSystemClockFrequency (McuHsrunClockConfig)

HSRUN System clock - Pre Divide System Clock Frequency.

#### Form McuClockSettingConfig

This is the frequency for the specific instance of the "McuClockReferencePoint" container.

Value calculated for user info. It is given in Hz.

Note: PREDIV\_SYS\_CLK is only available in S32K148.

Note: Implementation Specific Parameter.

Table 4-131. Attribute McuPreDivSystemClockFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                                     |
|---------------|-------------------------------------------|
| Label         | HSRUN Pre Div System Clock Frequency (Hz) |
| Туре          | FLOAT                                     |
| Origin        | Custom                                    |
| Symbolic Name | false                                     |

# 4.8.6.2 McuCoreClockFrequency (McuHsrunClockConfig)

HSRUN Core clock - Clocks the ARM core, divided by DIVCORE bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-132. Attribute McuCoreClockFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | HSRUN Core Clock Frequency (Hz) |
| Туре          | FLOAT                           |
| Origin        | Custom                          |
| Symbolic Name | false                           |

### 4.8.6.3 McuSystemClockFrequency (McuHsrunClockConfig)

HSRUN System clock - Clocks the Crossbar, NVIC, Flash controller, FTM and PDB, etc.

HSRUN\_SYS\_CLK can run up to CORE\_CLK.

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-133. Attribute McuSystemClockFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | HSRUN System Clock Frequency (Hz) |
| Туре          | FLOAT                             |
| Origin        | Custom                            |
| Symbolic Name | false                             |

#### 4.8.6.4 McuBusClockFrequency (McuHsrunClockConfig)

HSRUN Bus clock - BUS\_CLK Clocks the Peripherals, divided by DIVBUS bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-134. Attribute McuBusClockFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | HSRUN Bus Clock Frequency (Hz) |
| Туре          | FLOAT                          |
| Origin        | Custom                         |
| Symbolic Name | false                          |

#### 4.8.6.5 McuFlashClockFrequency (McuHsrunClockConfig)

HSRUN Flash clock - Clocks the flash module, divided by DIVSLOW bits inside SCG

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-135. Attribute McuFlashClockFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | HSRUN Flash Clock Frequency (Hz) |
| Туре          | FLOAT                            |
| Origin        | Custom                           |
| Symbolic Name | false                            |

#### 4.8.6.6 McuSystemClockSwitch (McuHsrunClockConfig)

HSRUN System Clock Select. Configure the SCG\_RCCR[SCS] register field. The system clock is either:

- System OSC (SCG\_RCCR[SCS]=1)
- Slow IRC (SCG\_RCCR[SCS]=2)
- Fast IRC (SCG\_RCCR[SCS]=3)
- System PLL (SCG\_RCCR[SCS]=6)

Value extracted from Resource: MCU.HsrunSystemClkSource.List

Note: Implementation Specific Parameter.

Table 4-136. Attribute McuSystemClockSwitch (McuHsrunClockConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | HSRUN System Clock Select |
| Туре          | ENUMERATION               |
| Origin        | Custom                    |
| Symbolic Name | false                     |

#### 4.8.6.7 McuCoreClockDivider (McuHsrunClockConfig)

Configures the SCG\_HCCR[DIVCORE] bitfield This parameter represents the core clock divider. Note: implementation specific parameter.

Table 4-137. Attribute McuCoreClockDivider (McuHsrunClockConfig) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | HSRUN Core Clock Divider |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 1                        |
| Invalid       | XPath Range <=16 >=1     |

## 4.8.6.8 McuBusClockDivider (McuHsrunClockConfig)

Configures the SCG\_HCCR[DIVBUS] bitfield This parameter represents the bus clock divider. Note: implementation specific parameter.

Table 4-138. Attribute McuBusClockDivider (McuHsrunClockConfig) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | HSRUN Bus Clock Divider |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 1                       |
| Invalid       | Range <=16 >=1          |

# 4.8.6.9 McuSlowClockDivider (McuHsrunClockConfig)

Configures the SCG\_RCCR[DIVSLOW] bitfield.

This parameter represents the flash clock divider.

User Manual, Rev. 1.0

Note: Configuring DIVSLOW to lower frequencies than supported flash frequencies mentioned in datasheet (fFLASH) adds wait states and no power saving. It is recommended to configure DIVSLOW as close to fFLASH.

Table 4-139. Attribute McuSlowClockDivider (McuHsrunClockConfig) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | HSRUN Slow Clock Divider |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 2                        |
| Invalid       | Range <=8 >=1            |

## 4.8.6.10 McuScgClkOutFrequency (McuHsrunClockConfig)

This is frequency of SCG clockout. It is given in Hz.

Note: Implementation Specific Parameter.

Table 4-140. Attribute McuScgClkOutFrequency (McuHsrunClockConfig) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | HSRUN SCG ClockOut Frequency (Hz) |
| Туре          | FLOAT                             |
| Origin        | Custom                            |
| Symbolic Name | false                             |

# 4.8.7 Form McuSystemOSCClockConfig

Configures System OSC registers.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-17. Tresos Plugin snapshot for McuSystemOSCClockConfig form.

#### 4.8.7.1 McuSOSCUnderMcuControl (McuSystemOSCClockConfig)

- 0 System OSC is NOT under mcu control.
- 1 System OSC is under mcu control.

If this is set to false, the MCU code will not configure the SOSC registers when Mcu\_InitClock is called

Note: Implementation Specific Parameter.

Table 4-141. Attribute McuSOSCUnderMcuControl (McuSystemOSCClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | SOSC under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

#### 4.8.7.2 McuSOSCFrequency (McuSystemOSCClockConfig)

This is the SOSC frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

If PLL is used, then oscillator needs to be in high range only, SCG\_SOSCCFG[RANGE] on 11 as used in reference clock.

Note: Implementation Specific Parameter.

Table 4-142. Attribute McuSOSCFrequency (McuSystemOSCClockConfig) detailed description

| Property      | Value          |
|---------------|----------------|
| Label         | SOSC Frequency |
| Туре          | FLOAT          |
| Origin        | Custom         |
| Symbolic Name | false          |
| Default       | 8000000        |

# 4.8.7.3 McuSOSCDiv2Frequency (McuSystemOSCClockConfig)

This is the SOSC Divider 2 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 40 MHz or less in RUN/HSRUN mode.

Note: Implementation Specific Parameter.

Table 4-143. Attribute McuSOSCDiv2Frequency (McuSystemOSCClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | SOSC Div2 Frequency |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

# 4.8.7.4 McuSOSCDiv1Frequency (McuSystemOSCClockConfig)

This is the SOSC Divider 1 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 40 MHz or less in RUN/HSRUN mode.

Note: Implementation Specific Parameter.

Table 4-144. Attribute McuSOSCDiv1Frequency (McuSystemOSCClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | SOSC Div1 Frequency |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

#### 4.8.7.5 McuSOSCEnable (McuSystemOSCClockConfig)

SCG\_SOSCCSR[SOSCEN] - System OSC Enable

- 0 System OSC is disabled.
- 1 System OSC is enabled.

Note: Implementation Specific Parameter.

Table 4-145. Attribute McuSOSCEnable (McuSystemOSCClockConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | SOSC Enable |
| Туре          | BOOLEAN     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | true        |

# 4.8.7.6 McuSOSCClockMonitorResetEnable (McuSystemOSCClockConfig)

SCG\_SOSCCSR[SOSCCMRE] - System OSC Clock Monitor Reset Enable

- 0 Clock Monitor generates interrupt when error detected.
- 1 Clock Monitor generates reset when error detected.

Note: Implementation Specific Parameter.

Table 4-146. Attribute McuSOSCClockMonitorResetEnable (McuSystemOSCClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | SOSC clock monitor reset enable |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | false                           |

## 4.8.7.7 McuSOSCClockMonitorEnable (McuSystemOSCClockConfig)

SCG\_SOSCCSR[SOSCCM] - System OSC Clock Monitor

Enables the clock monitor, if the clock source is disabled in a low power mode then the clock monitor is also disabled in the low power mode. When the clock monitor is disabled in a low power mode, it remains disabled until the clock valid flag is set following exit from the low power mode.

- 0 System OSC Clock Monitor is disabled.
- 1 System OSC Clock Monitor is enabled.

Note: Implementation Specific Parameter.

Table 4-147. Attribute McuSOSCClockMonitorEnable (McuSystemOSCClockConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | SOSC clock monitor enable |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

#### 4.8.7.8 McuSOSCDiv2 (McuSystemOSCClockConfig)

Configures SCG\_SOSCDIV[SOSCDIV2].

System OSC Clock Divide 2.

Clock divider 2 for System OSC. Used by bus clock modules that need an asynchronous clock source.

0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-148. Attribute McuSOSCDiv2 (McuSystemOSCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | SOSC Divider 2       |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 1                    |
| Invalid       | Range XPath <=64 >=0 |

#### 4.8.7.9 McuSOSCDiv1 (McuSystemOSCClockConfig)

Configures SCG\_SOSCDIV[SOSCDIV1]

System OSC Clock Divide 1.

Clock divider 1 for System OSC. Used to generate the system clock source and by platform clock modules that need an asynchronous clock source.

0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-149. Attribute McuSOSCDiv1 (McuSystemOSCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | SOSC Divider 1       |
| Type          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 1                    |
| Invalid       | Range XPath <=64 >=0 |

## 4.8.7.10 McuSOSCRangeSelect (McuSystemOSCClockConfig)

SCG\_SOSCCFG[RANGE] - System OSC Range Select

Selects the frequency range for the system crystal oscillator (OSC)

#### **Note**

The following constraints are not checked by the xdm schema:

If PLL is used, then oscillator needs to be in high range only, SCG\_SOSCCFG[RANGE] on 11 as used in reference clock.

- Medium frequency range selected for the crytstal oscillator of 4 MHz to 8 MHz.
- High frequency range selected for the crystal oscillator of 8 MHz to 32 MHz.

Note: Implementation Specific Parameter.

Table 4-150. Attribute McuSOSCRangeSelect (McuSystemOSCClockConfig) detailed description

| Property      | Value                                |
|---------------|--------------------------------------|
| Label         | SOSC Range Select                    |
| Туре          | ENUMERATION                          |
| Origin        | Custom                               |
| Symbolic Name | false                                |
| Default       | HIGH_FREQ_RANGE                      |
| Range         | MEDIUM_FREQ_RANGE<br>HIGH_FREQ_RANGE |

User Manual, Rev. 1.0

# 4.8.7.11 McuSOSCHighGainOscillatorSelect (McuSystemOSCClockConfig)

SCG\_SOSCCFG[HGO] - High Gain Oscillator Select

Controls the crystal oscillator power mode of operations.

unchecked - Configure crystal oscillator for low-power operation

checked - Configure crystal oscillator for high-gain operation

Note: Implementation Specific Parameter.

Table 4-151. Attribute McuSOSCHighGainOscillatorSelect (McuSystemOSCClockConfig) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | High Gain Oscillator Select |
| Туре          | BOOLEAN                     |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Default       | false                       |

# 4.8.7.12 McuSOSCExternalReferenceSelect (McuSystemOSCClockConfig)

SCG\_SOSCCFG[EREFS] - External Reference Select

Selects the source for the external reference clock.

unchecked - Internal oscillator of OSC requested.

checked - External reference clock from PAD pin selected

Note: Implementation Specific Parameter.

Table 4-152. Attribute McuSOSCExternalReferenceSelect (McuSystemOSCClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Select external reference clock |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | false                           |

# 4.8.8 Form McuSIRCClockConfig

Configures Slow IRC (SIRC) registers.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-18. Tresos Plugin snapshot for McuSIRCClockConfig form.

#### 4.8.8.1 McuSIRCUnderMcuControl (McuSIRCClockConfig)

0 - Slow IRC is NOT under mcu control.

1 - Slow IRC is under mcu control.

If this is set to false, the MCU code will not configure the SIRC registers when Mcu InitClock is called

Note: Implementation Specific Parameter.

Table 4-153. Attribute McuSIRCUnderMcuControl (McuSIRCClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | SIRC under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

## 4.8.8.2 McuSIRCFrequency (McuSIRCClockConfig)

This is the SIRC frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

Note: Implementation Specific Parameter.

Table 4-154. Attribute McuSIRCFrequency (McuSIRCClockConfig) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | SIRC Frequency            |
| Туре          | FLOAT                     |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Invalid       | Range <=8000000 >=2000000 |

# 4.8.8.3 McuSIRCDiv2Frequency (McuSIRCClockConfig)

This is the SIRC Divider 2 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 8 MHz or less.

Note: Implementation Specific Parameter.

Table 4-155. Attribute McuSIRCDiv2Frequency (McuSIRCClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | SIRC Div2 Frequency |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

## 4.8.8.4 McuSIRCDiv1Frequency (McuSIRCClockConfig)

This is the SIRC Divider 1 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 8 MHz or less in RUN/HSRUN mode and to 4 MHz or less in VLPR mode.

Table 4-156. Attribute McuSIRCDiv1Frequency (McuSIRCClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | SIRC Div1 Frequency |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |
| Invalid       | Range <=8000000 >=1 |

# 4.8.8.5 McuSIRCEnable (McuSIRCClockConfig)

SCG\_SIRCCSR[SIRCEN] - Slow IRC Enable

0 - Slow IRC is disabled.

1 - Slow IRC is enabled.

Note: Implementation Specific Parameter.

The Node is not editable. This is needed for switching system clock.

Table 4-157. Attribute McuSIRCEnable (McuSIRCClockConfig) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | SIRC Enable |
| Туре          | BOOLEAN     |
| Origin        | Custom      |
| Symbolic Name | false       |
| Default       | true        |

#### 4.8.8.6 McuSIRCLowPowerEnable (McuSIRCClockConfig)

SCG\_SIRCCSR[SIRCLPEN] - Slow IRC Low Power Enable

- 0 Slow IRC is disabled in VLP modes.
- 1 Slow IRC is enabled in VLP modes.

Note: Implementation Specific Parameter.

Table 4-158. Attribute McuSIRCLowPowerEnable (McuSIRCClockConfig) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | SIRC Low Power Enable |
| Туре          | BOOLEAN               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | false                 |

#### 4.8.8.7 McuSIRCStopEnable (McuSIRCClockConfig)

SCG\_SIRCCSR[SIRCSTEN] - Slow IRC Enable

- 0 Slow IRC is disabled.
- 1 Slow IRC is enabled.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-159. Attribute McuSIRCStopEnable (McuSIRCClockConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | SIRC Stop Enable |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | false            |

#### 4.8.8.8 McuSIRCDiv2 (McuSIRCClockConfig)

Configures SCG\_SIRCDIV[SIRCDIV2].

Slow IRC Clock Divider 2.

Clock divider 2 for Slow IRC. Used by bus clock modules that need an asynchronous clock source.

0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-160. Attribute McuSIRCDiv2 (McuSIRCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | SIRC Divider 2       |
| Type          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 2                    |
| Invalid       | Range XPath <=64 >=0 |

# 4.8.8.9 McuSIRCDiv1 (McuSIRCClockConfig)

Configures SCG\_SIRCDIV[SIRCDIV1].

Slow IRC Clock Divider 1.

Clock divider 1 for Slow IRC. Used to generate the system clock source and by platform clock modules that need an asynchronous clock source.

#### 0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-161. Attribute McuSIRCDiv1 (McuSIRCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | SIRC Divider 1       |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 1                    |
| Invalid       | Range XPath <=64 >=0 |

#### 4.8.8.10 McuSIRCRangeSelect (McuSIRCClockConfig)

SCG\_SIRCCFG[RANGE] - Selects the Frequency Range

Slow IRC low range clock (2 MHz)

Slow IRC high range clock (8 MHz)

Note: The SIRC clock is chosen as source clock that must be sacrificed to be ON at all times.

Add addition, Software should not configure the SCG\_SIRCCFG[RANGE] to any value other than HIGH\_RANGE\_CLOCK.

Note: Implementation Specific Parameter.

Table 4-162. Attribute McuSIRCRangeSelect (McuSIRCClockConfig) detailed description

| Property | Value                |
|----------|----------------------|
| Label    | SIRC Frequency Range |
| Туре     | ENUMERATION          |
| Origin   | Custom               |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-162. Attribute McuSIRCRangeSelect (McuSIRCClockConfig) detailed description (continued)

| Property      | Value                               |
|---------------|-------------------------------------|
| Symbolic Name | false                               |
| Default       | HIGH_RANGE_CLOCK                    |
| Range         | LOW_RANGE_CLOCK<br>HIGH_RANGE_CLOCK |

# 4.8.9 Form McuFIRCClockConfig

Configures Fast IRC (FIRC) registers.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-19. Tresos Plugin snapshot for McuFIRCClockConfig form.

### 4.8.9.1 McuFIRCUnderMcuControl (McuFIRCClockConfig)

0 - Fast IRC is NOT under mcu control.

1 - Fast IRC is under mcu control.

If this is set to false, the MCU code will not configure the FIRC registers when Mcu\_InitClock is called

Note: Implementation Specific Parameter.

Table 4-163. Attribute McuFIRCUnderMcuControl (McuFIRCClockConfig) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | FIRC under MCU control |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | true                   |

#### 4.8.9.2 McuFIRCFrequency (McuFIRCClockConfig)

This is the FIRC frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

Table 4-164. Attribute McuFIRCFrequency (McuFIRCClockConfig) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | FIRC Frequency              |
| Туре          | FLOAT                       |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Invalid       | Range <=60000000 >=48000000 |

#### 4.8.9.3 McuFIRCDiv2Frequency (McuFIRCClockConfig)

This is the FIRC Divider 2 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 48 MHz or less in RUN/HSRUN mode.

Note: Implementation specific Container.

Table 4-165. Attribute McuFIRCDiv2Frequency (McuFIRCClockConfig) detailed description

| Property | Value               |
|----------|---------------------|
| Label    | FIRC Div2 Frequency |
| Туре     | FLOAT               |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-165. Attribute McuFIRCDiv2Frequency (McuFIRCClockConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |

# 4.8.9.4 McuFIRCDiv1Frequency (McuFIRCClockConfig)

This is the FIRC Divider 1 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 48 MHz or less in RUN/HSRUN mode.

Note: Implementation specific Container.

Table 4-166. Attribute McuFIRCDiv1Frequency (McuFIRCClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | FIRC Div1 Frequency |
| Туре          | FLOAT               |
| Origin        | Custom              |
| Symbolic Name | false               |

#### 4.8.9.5 McuFIRCEnable (McuFIRCClockConfig)

 $SCG\_FIRCCSR[FIRCEN] - Fast \ IRC \ Enable$ 

0 - Fast IRC is disabled.

1 - Fast IRC is enabled.

Note: Implementation specific Container.

Table 4-167. Attribute McuFIRCEnable (McuFIRCClockConfig) detailed description

| Property | Value       |
|----------|-------------|
| Label    | FIRC Enable |
| Туре     | BOOLEAN     |
| Origin   | Custom      |

Table continues on the next page...

Table 4-167. Attribute McuFIRCEnable (McuFIRCClockConfig) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |
| Default       | true  |

#### 4.8.9.6 McuFIRCRegulatorEnable (McuFIRCClockConfig)

Fast IRC Regulator Enable

- 0 Fast IRC Regulator is disabled. (SCG\_FIRCCSR[FIRCREGOFF] = 1)
- 1 Fast IRC Regulator is enabled. (SCG\_FIRCCSR[FIRCREGOFF] = 0)

Note: Implementation Specific Parameter.

Table 4-168. Attribute McuFIRCRegulatorEnable (McuFIRCClockConfig) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | FIRC Regulator Enable |
| Туре          | BOOLEAN               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | true                  |

#### 4.8.9.7 McuFIRCDiv2 (McuFIRCClockConfig)

Configures SCG\_FIRCDIV[FIRCDIV2]

Fast IRC Clock Divider 2.

Clock divider 2 for the Fast IRC. Used by bus clock modules that need an asynchronous clock source.

0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-169. Attribute McuFIRCDiv2 (McuFIRCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | FIRC Divider 2       |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 2                    |
| Invalid       | Range XPath <=64 >=0 |

### 4.8.9.8 McuFIRCDiv1 (McuFIRCClockConfig)

Configures SCG\_FIRCDIV[FIRCDIV1]

Fast IRC Clock Divider 1.

Clock divider 1 for Fast IRC. Used to generate the system clock source and by platform clock modules that need an asynchronous clock source.

0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-170. Attribute McuFIRCDiv1 (McuFIRCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | FIRC Divider 1       |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 1                    |
| Invalid       | Range XPath <=64 >=0 |

# 4.8.9.9 McuFIRCRangeSelect (McuFIRCClockConfig)

 $SCG\_FIRCCFG[RANGE] - Selects \ the \ Frequency \ Range.$ 

00b - Fast IRC is trimmed to 48 MHz.

01b - Reserved.

10b - Reserved.

11b - Reserved.

Note: Software should not configure the SCG\_FIRCCFG[RANGE] to any value other than Fast IRC is trimmed to 48 MHz.

Note: Implementation Specific Parameter.

Table 4-171. Attribute McuFIRCRangeSelect (McuFIRCClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | FIRC Frequency Range |
| Туре          | ENUMERATION          |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | TRIMMED_TO_48MHZ     |
| Range         | TRIMMED_TO_48MHZ     |

## 4.8.10 Form McuSystemPII

This container provides the specific configuration for the System PLL. Note: Implementation Specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-20. Tresos Plugin snapshot for McuSystemPII form.

#### 4.8.10.1 McuSystemPIIUnderMcuControl (McuSystemPII)

Set this to TRUE if System PLL is under mcu control

If it is FALSE then the mcu driver will not write the corresponding registers.

The user must still set the values - they are used by the clock refference points

Note: Implementation Specific Parameter.

Table 4-172. Attribute McuSystemPIIUnderMcuControl (McuSystemPII) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | System PLL under MCU control |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Default       | false                        |

# 4.8.10.2 McuSPLLFrequency (McuSystemPII)

This is the System PLL frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

Note: Pll\_freq = (McuSPLLInputFrequency \* McuSPLLMultiplier)/2

Note: Implementation Specific Parameter.

Table 4-173. Attribute McuSPLLFrequency (McuSystemPII) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | System PLL Frequency         |
| Туре          | FLOAT                        |
| Origin        | Custom                       |
| Symbolic Name | false                        |
| Invalid       | Range <=160000000 >=90000000 |

# 4.8.10.3 McuSPLLDiv2Frequency (McuSystemPII)

This is the System PLL Divider 2 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 40 MHz or less in RUN mode and 56 MHz or less in HSRUN mode.

Note: Implementation Specific Parameter.

Table 4-174. Attribute McuSPLLDiv2Frequency (McuSystemPII) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | System PLL Div2 Frequency |
| Туре          | FLOAT                     |
| Origin        | Custom                    |
| Symbolic Name | false                     |

# 4.8.10.4 McuSPLLDiv1Frequency (McuSystemPII)

This is the System PLL Divider 1 frequency for the specific instance of the McuClockReferencePoint container. It is expressed in Hz.

This should be configured to 80MHz or less in RUN mode and to 112 MHz or less in HSRUN mode.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-175. Attribute McuSPLLDiv1Frequency (McuSystemPII) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | System PLL Div1 Frequency |
| Туре          | FLOAT                     |
| Origin        | Custom                    |
| Symbolic Name | false                     |

#### 4.8.10.5 McuSPLLEnable (McuSystemPII)

SCG\_SPLLCSR[SPLLEN] - System PLL Enable

- 0 System PLL is disabled.
- 1 System PLL is enabled.

Note: Implementation Specific Parameter.

Table 4-176. Attribute McuSPLLEnable (McuSystemPII) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | System PLL Enable |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | false             |

#### 4.8.10.6 McuSPLLClockMonitorResetEnable (McuSystemPII)

SCG\_SPLLCSR[SPLLCMRE] - System PLL Clock Monitor Reset Enable

- 0 Clock Monitor generates interrupt when error detected.
- 1 Clock Monitor generates reset when error detected.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Table 4-177. Attribute McuSPLLClockMonitorResetEnable (McuSystemPII) detailed description

| Property      | Value                                 |
|---------------|---------------------------------------|
| Label         | System PLL clock monitor reset enable |
| Туре          | BOOLEAN                               |
| Origin        | Custom                                |
| Symbolic Name | false                                 |
| Default       | false                                 |

### 4.8.10.7 McuSPLLClockMonitorEnable (McuSystemPII)

SCG\_SPLLCSR[SPLLCM] - System PLL Clock Monitor

Enables the clock monitor, if the clock source is disabled in a low power mode then the clock monitor is also disabled in the low power mode. When the clock monitor is disabled in a low power mode, it remains disabled until the clock valid flag is set following exit from the low power mode.

- 0 RTC OSC Clock Monitor is disabled.
- 1 RTC OSC Clock Monitor is enabled.

Note: Implementation Specific Parameter.

Table 4-178. Attribute McuSPLLClockMonitorEnable (McuSystemPII) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | System PLL clock monitor enable |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | false                           |

#### 4.8.10.8 McuSPLLDiv2 (McuSystemPII)

Configures SCG\_SPLLDIV[SPLLDIV2].

System PLL Clock Divider 2.

Clock divider 2 for System PLL. Used by bus clock modules that need an asynchronous clock source.

#### 0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-179. Attribute McuSPLLDiv2 (McuSystemPII) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | System PLL Divider 2 |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 2                    |
| Invalid       | Range XPath <=64 >=0 |

# 4.8.10.9 McuSPLLDiv1 (McuSystemPII)

Configures SCG\_SPLLDIV[SPLLDIV1]

System PLL Clock Divider 1.

Clock divider 1 for System PLL. Used to generate the system clock source and by platform clock modules that need an asynchronous clock source.

# 0 - Output disabled.

Note: Implementation specific Parameter.

Table 4-180. Attribute McuSPLLDiv1 (McuSystemPII) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | System PLL Divider 1 |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |

Table continues on the next page...

Table 4-180. Attribute McuSPLLDiv1 (McuSystemPII) detailed description (continued)

| Property | Value                |
|----------|----------------------|
| Default  | 1                    |
| Invalid  | Range XPath <=64 >=0 |

## 4.8.10.10 McuSPLLInputClkPreDivider (McuSystemPII)

PLL Reference Clock Divider.

Set the SPLL: SCG\_SPLLCFG[PREDIV] field register.

Selects the amount to divide down the reference clock for the System PLL. The resulting frequency must be in the range of 8 MHz to 50 MHz.

Note: Implementation Specific Parameter.

Table 4-181. Attribute McuSPLLInputClkPreDivider (McuSystemPII) detailed description

| Property      | Value                              |
|---------------|------------------------------------|
| Label         | System PLL Reference Clock Divider |
| Туре          | INTEGER                            |
| Origin        | Custom                             |
| Symbolic Name | false                              |
| Default       | 1                                  |
| Invalid       | Range                              |
|               | <=8<br>>=1                         |

# 4.8.10.11 McuSPLLInputFrequency (McuSystemPII)

Resulted frequency after prediving.

F = SPLL\_ReferenceClock / McuSPLLInputClkPreDivider.

Note: Implementation Specific Parameter.

Table 4-182. Attribute McuSPLLInputFrequency (McuSystemPII) detailed description

| Property      | Value                                   |
|---------------|-----------------------------------------|
| Label         | System PLL Input Frequency (Calculated) |
| Туре          | FLOAT                                   |
| Origin        | Custom                                  |
| Symbolic Name | false                                   |
| Invalid       | Range <=40000000 >=8000000              |

## 4.8.10.12 McuSPLLMultiplier (McuSystemPII)

System PLL Multiplier.

Set the SCG\_SPLLCFG[MULT] field register.

Valid range is in [16..47]. Note: Implementation Specific Parameter.

Table 4-183. Attribute McuSPLLMultiplier (McuSystemPII) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | System PLL Multiplier |
| Туре          | INTEGER               |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 24                    |
| Invalid       | Range <=47 >=16       |

## 4.8.11 Form McuSIMClockConfig

Configures SIM\_CHIPCTL[TRACECLK\_SEL], SIM\_CHIPCTL[CLKOUTSEL] bits and SIM\_PLATGC and SIM\_CLKDIV4 registers.

Note: Implementation specific Container.

Is included by form: Form McuClockSettingConfig

User Manual, Rev. 1.0



Figure 4-21. Tresos Plugin snapshot for McuSIMClockConfig form.

#### 4.8.11.1 McuDebugTraceDividerEnable (McuSIMClockConfig)

SIM\_CLKDIV4[TRACEDIVEN] - Debug Trace Divider Control

- 0 Debug trace divider disabled.
- 1 Debug trace divider enabled.

Note: Implementation Specific Parameter.

Table 4-184. Attribute McuDebugTraceDividerEnable (McuSIMClockConfig) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Debug Trace Divider Control |
| Туре          | BOOLEAN                     |
| Origin        | Custom                      |
| Symbolic Name | false                       |
| Default       | true                        |

#### 4.8.11.2 McuTraceClockDivider (McuSIMClockConfig)

Configures the SIM\_CLKDIV4[TRACEDIV] bitfield Trace clock divider divisor - This field sets the divide value for the fractional clock divider used as a source for trace clock. The source clock for the trace clock is set by the SIM\_CHIPCTRL[TRACECLK\_SEL]. Divider output clock = Divider input clock \* [(TRACEFRAC+1)/(TRACEDIV+1)]. Note: implementation specific parameter.

Table 4-185. Attribute McuTraceClockDivider (McuSIMClockConfig) detailed description

| Property      | Value               |
|---------------|---------------------|
| Label         | Trace Clock Divider |
| Туре          | INTEGER             |
| Origin        | Custom              |
| Symbolic Name | false               |
| Default       | 1                   |
| Invalid       | Range               |
|               | <=8                 |
|               | >=1                 |

#### 4.8.11.3 McuTraceClockFraction (McuSIMClockConfig)

Configures the SIM\_CLKDIV4[TRACEFRAC] bitfield Trace clock divider fraction - This field sets the divide value for the fractional clock divider used as a source for trace clock. The source clock for the trace clock is set by the SIM\_CHIPCTRL[TRACECLK\_SEL]. Divider output clock = Divider input clock \* [(TRACEFRAC+1)/(TRACEDIV+1)]. Note: implementation specific parameter.

Table 4-186. Attribute McuTraceClockFraction (McuSIMClockConfig) detailed description

| Property      | Value                |
|---------------|----------------------|
| Label         | Trace Clock Fraction |
| Туре          | INTEGER              |
| Origin        | Custom               |
| Symbolic Name | false                |
| Default       | 0                    |
| Invalid       | Range <=1 >=0        |

#### 4.8.11.4 McuTraceClockSelect (McuSIMClockConfig)

SIM\_CHIPCTL[TRACECLK\_SEL] - Debug trace clock select

Selects core clock or platform clock as the trace clock source.

Note: Implementation Specific Parameter.

Table 4-187. Attribute McuTraceClockSelect (McuSIMClockConfig) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Trace clock select       |
| Туре          | ENUMERATION              |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | CORE_CLK                 |
| Range         | CORE_CLK<br>PLATFORM_CLK |

# 4.8.11.5 McuClockOutEnable (McuSIMClockConfig)

SIM\_CHIPCTL[CLKOUTEN] - CLKOUT enable

unchecked - Clockout disabled.

checked - Clockout enabled.

Note: Implementation Specific Parameter.

Table 4-188. Attribute McuClockOutEnable (McuSIMClockConfig) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | Enable CLKOUT |
| Туре          | BOOLEAN       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | false         |

#### 4.8.11.6 McuClockOutDivider (McuSIMClockConfig)

Configures the SIM\_CHIPCTL[CLKOUTDIV] bitfield CLKOUT Divide Ratio. Note: implementation specific parameter.

Table 4-189. Attribute McuClockOutDivider (McuSIMClockConfig) detailed description

| Property      | Value          |
|---------------|----------------|
| Label         | CLKOUT Divider |
| Type          | INTEGER        |
| Origin        | Custom         |
| Symbolic Name | false          |
| Default       | 1              |
| Invalid       | Range <=8 >=1  |

## 4.8.11.7 McuClockOutSelect (McuSIMClockConfig)

SIM\_CHIPCTL[CLKOUTSEL] - CLKOUT select

Selects the clock to output on the CLKOUT pin.

0 SCG\_CLKOUT

2 SOSC\_DIV2

4 SIRC\_DIV2

5 QSPI\_SFIF\_CLK\_HYP Divide by 2 clock (configured through SCLKCONFIG[5]) for HyperRAM going to sfif clock to QSPI(Specific for S32K148)

6 FIRC\_DIV2

7 HCLK

8 SPLL\_DIV2

9 BUS\_CLK

A LPO\_CLK\_128K

B QSPI\_IPG\_CLK (Specific for S32K148)

C LPO\_CLK as selected by SIM\_LPOCLKS[LPOCLKSEL]

D QSPI\_IPG\_CLK\_SFIF (Specific for S32K148)

E RTC\_CLK as selected by SIM CLK 32 KHz Select

F QSPI\_IPG\_CLK\_2XSFIF (Specific for S32K148)

Note: Implementation Specific Parameter.

Table 4-190. Attribute McuClockOutSelect (McuSIMClockConfig) detailed description

| Property      | Value                                                                                                                                                             |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Label         | SIM CLKOUT select                                                                                                                                                 |
| Type          | ENUMERATION                                                                                                                                                       |
| Origin        | Custom                                                                                                                                                            |
| Symbolic Name | false                                                                                                                                                             |
| Default       | SCG_CLKOUT                                                                                                                                                        |
| Range         | SCG_CLKOUT SOSC_DIV2 SIRC_DIV2 QSPI_SFIF_CLK_HYP FIRC_DIV2 HCLK SPLL_DIV2 BUS_CLK LPO_CLK_128K QSPI_IPG_CLK LPO_CLK QSPI_IPG_CLK_SFIF RTC_CLK QSPI_IPG_CLK_2XSFIF |

#### McuEIMClockGatingEnable (McuSIMClockConfig) 4.8.11.8

SIM\_PLATCGC[CGCEIM] - EIM Clock Gating Control

Controls the clock gating to the EIM.

0 - Clock disabled.

1 - Clock enabled.

User Manual, Rev. 1.0 179 **NXP Semiconductors** 

Note: Implementation Specific Parameter.

Table 4-191. Attribute McuEIMClockGatingEnable (McuSIMClockConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | EIM Clock Enable |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | true             |

## 4.8.11.9 McuERMClockGatingEnable (McuSIMClockConfig)

SIM\_PLATCGC[CGCERM] - ERM Clock Gating Control

Controls the clock gating to the ERM.

0 - Clock disabled.

1 - Clock enabled.

Note: Implementation Specific Parameter.

Table 4-192. Attribute McuERMClockGatingEnable (McuSIMClockConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | ERM Clock Enable |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | true             |

### 4.8.11.10 McuDMAClockGatingEnable (McuSIMClockConfig)

SIM\_PLATCGC[CGCDMA] - DMA Clock Gating Control

Controls the clock gating to the DMA module.

User Manual, Rev. 1.0

0 - Clock disabled.

1 - Clock enabled.

Note: Implementation Specific Parameter.

Table 4-193. Attribute McuDMAClockGatingEnable (McuSIMClockConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | DMA Clock Enable |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | true             |

# 4.8.11.11 McuMPUClockGatingEnable (McuSIMClockConfig)

SIM\_PLATCGC[CGCMPU] - MPU Clock Gating Control

Controls the clock gating to the MPU module.

0 - Clock disabled.

1 - Clock enabled.

Note: Implementation Specific Parameter.

Table 4-194. Attribute McuMPUClockGatingEnable (McuSIMClockConfig) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | MPU Clock Enable |
| Туре          | BOOLEAN          |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       | true             |

#### 4.8.11.12 McuMSCMClockGatingEnable (McuSIMClockConfig)

SIM\_PLATCGC[CGCMSCM] - MSCM Clock Gating Control

Controls the clock gating to the MSCM module.

0 - Clock disabled.

1 - Clock enabled.

Note: Implementation Specific Parameter.

Table 4-195. Attribute McuMSCMClockGatingEnable (McuSIMClockConfig) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | MSCM Clock Enable |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

### 4.8.11.13 McuGPIOClockGatingEnable (McuSIMClockConfig)

SIM\_PLATCGC[CGCGPIO] - GPIO Clock Gating Control

Controls the clock gating to the GPIO module.

0 - Clock disabled.

1 - Clock enabled.

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-196. Attribute McuGPIOClockGatingEnable (McuSIMClockConfig) detailed description

| Property | Value             |
|----------|-------------------|
| Label    | GPIO Clock Enable |
| Туре     | BOOLEAN           |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-196. Attribute McuGPIOClockGatingEnable (McuSIMClockConfig) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       | false  |

# 4.8.12 Form McuPeripheralClockConfig

This contains the combination for current peripheral in Run and LowPower Mode.

Note: Implementation Specific Container.

Is included by form: Form McuClockSettingConfig



Figure 4-22. Tresos Plugin snapshot for McuPeripheralClockConfig form.

# 4.8.12.1 McuPerName (McuPeripheralClockConfig)

This is the name of the peripheral.

Note: Implementation Specific Parameter.

Table 4-197. Attribute McuPerName (McuPeripheralClockConfig) detailed description

| Property | Value               |
|----------|---------------------|
| Label    | Mcu Peripheral Name |
| Туре     | ENUMERATION         |
| Origin   | Custom              |

Table continues on the next page...

User Manual, Rev. 1.0

Form McuClockSettingConfig

Table 4-197. Attribute McuPerName (McuPeripheralClockConfig) detailed description (continued)

| Property      | Value |
|---------------|-------|
| Symbolic Name | false |

### 4.8.12.2 McuPeripheralClockEnable (McuPeripheralClockConfig)

Sets PCC\_[peripheral][CGC] bit. This read/write bit enables the clock for the peripheral.

- 0 Clock disabled.
- 1 Clock enabled.

Note: Implementation Specific Parameter.

Table 4-198. Attribute McuPeripheralClockEnable (McuPeripheralClockConfig) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | Enable peripheral |
| Туре          | BOOLEAN           |
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | true              |

# 4.8.12.3 McuPeripheralClockSelect (McuPeripheralClockConfig)

Configures PCC\_[peripheral][PCS].

This is used for peripherals that support various clock selections.

If the peripheral does not support various clock selections the field won't be editable.

This field can only be written when the CGC bit is 0 (clock disabled). Likewise, if the INUSE flag is set, this field is locked.

0 - Clock is off (or external clock as selected by FTMnCLKSEL for FTM modules).

- 1 SOSCDIV2\_CLK (SOCDIV1\_CLK for FTM modules)
- 2 SIRCDIV2\_CLK (SIRCDIV1\_CLK for FTM modules)
- 3 FIRCDIV2\_CLK (FIRCDIV1\_CLK for FTM modules)
- 6 SPLLDIV2\_CLK (SPLLDIV1\_CLK for FTM modules)

Note: Please make sure that the divider of clock source is not 0.

Note: Implementation Specific Parameter.

If the field is not editable, it means the bit field is read only and the value will not be used.

Table 4-199. Attribute McuPeripheralClockSelect (McuPeripheralClockConfig) detailed description

| Property      | Value                                  |
|---------------|----------------------------------------|
| Label         | Peripheral clock selection             |
| Туре          | ENUMERATION                            |
| Origin        | Custom                                 |
| Symbolic Name | false                                  |
| Default       | EXT_CLK_OR_CLK_OFF                     |
| Range         | EXT_CLK_OR_CLK_OFF SOSC SIRC FIRC SPLL |

### 4.8.12.4 McuPeripheralClockDivider (McuPeripheralClockConfig)

Configures PCC\_[peripheral][PCD].

This is used for peripherals that require a clock divider. At SOC integration, each peripheral is assigned either a divider or not.

This field can only be written when the CGC bit is 0 (clock disabled). Likewise, if the INUSE flag is set, this field is locked.

Allowed values are from 1 to 8.

#### Form McuClockSettingConfig

Note: Implementation Specific Parameter.

If the field is not editable, it means the bit field is read only and the value will not be used.

Table 4-200. Attribute McuPeripheralClockDivider (McuPeripheralClockConfig) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | Peripheral Clock Divider |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 1                        |
| Invalid       | Range <=8 >=1            |

### 4.8.12.5 McuPeripheralFractionalDivider (McuPeripheralClockConfig)

Configures PCC\_[peripheral][FRAC].

This sets the fraction multiply value for the fractional clock divider used as a clock source. Divider output clock = Divider input clock x [(FRAC+1)/(DIV+1)].

This field can only be written when the CGC bit is 0 (clock disabled). Likewise, if the INUSE flag is set, this field is locked.

- 0 Fractional value is 0.
- 1 Fractional value is 1.

Note: Implementation Specific Parameter.

If the field is not editable, it means the bit field is read only and the value will not be used.

Table 4-201. Attribute McuPeripheralFractionalDivider (McuPeripheralClockConfig) detailed description

| Property | Value                         |
|----------|-------------------------------|
| Label    | Peripheral Fractional Divider |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-201. Attribute McuPeripheralFractionalDivider (McuPeripheralClockConfig) detailed description (continued)

| Property      | Value         |
|---------------|---------------|
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | false         |
| Default       | 0             |
| Invalid       | Range <=1 >=0 |

## 4.8.12.6 McuPeripheralClockFrequency (McuPeripheralClockConfig)

Divider output clock = Divider input clock x [(FRAC+1)/(DIV+1)].

This is only calculated if the clock source is selectable and if the peripheral is enabled.

This is the frequency for the specific instance of the "McuClockReferencePoint" container. Value calculated for user info. It is given in Hz.

Note: The maximum frequency of LPUARTx, LPSPIx, LPI2Cx, FLEXIO, LPTMR0 and LPIT are governed by BUS\_CLK, FTMx are governed by SYS\_CLK, ADCx are 50MHz but always less than BUS\_CLK. So please check configuration value is fit for SYS\_CLK and BUS\_CLK values correspond to MCU mode.

Note: Implementation Specific Parameter.

Table 4-202. Attribute McuPeripheralClockFrequency (McuPeripheralClockConfig) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Peripheral Clock Frequency (Hz) |
| Туре          | FLOAT                           |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Invalid       | Range<br><=112000000<br>>=0     |

#### 4.8.13 Form McuClkMonitor 0

This container contains the specific configuration (parameters) of the Monitor\_0. Clock Monitor Unit for Motor Clock. This parameter is enabled only if "McuClockSrcFailureNotification" is enabled.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-23. Tresos Plugin snapshot for McuClkMonitor\_0 form.

# 4.8.13.1 McuClkMonitorEn (McuClkMonitor\_0)

Enables/Disables the clock monitor (CMU\_GCR[FCE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-203. Attribute McuClkMonitorEn (McuClkMonitor\_0) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Frequency Check Enable |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | false                  |

## 4.8.13.2 McuFrequencyHigherInterrupt (McuClkMonitor\_0)

Enables/Disables FHH asynchronous interrupt at the module boundary (CMU0\_IER[FHHAIE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-204. Attribute McuFrequencyHigherInterrupt (McuClkMonitor\_0) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Frequency Higher Interrupt |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

### 4.8.13.3 McuFrequencyLowerInterrupt (McuClkMonitor\_0)

Enables/Disables FLL asynchronous interrupt at the module boundary (CMU0\_IER[FLLAIE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-205. Attribute McuFrequencyLowerInterrupt (McuClkMonitor\_0) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Frequency Lower Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

#### 4.8.13.4 McuReferenceCountConfiguration (McuClkMonitor\_0)

Set the CMU0: CMU\_RCCR[REF\_CNT] field register. CMU\_RCCR[REF\_CNT] is the number of reference clock counts that the frequency check runs. This field defines the duration of one frequency check window.

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Form McuClockSettingConfig

Table 4-206. Attribute McuReferenceCountConfiguration (McuClkMonitor\_0) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Reference Count Configuration |
| Туре          | INTEGER                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | 65535                         |

# 4.8.13.5 McuHighFrequencyRef (McuClkMonitor\_0)

The value of the Max Frequency.

CMU0 detects if the monitored clock is greater than McuHighFrequencyRef. The HCTR[HFREF] value is determined by the equation:

((fMonitored\_clock / fReference\_clock) \* RCCR[REF\_CNT]) + high threshold margin

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-207. Attribute McuHighFrequencyRef (McuClkMonitor\_0) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | HIGH Frequency Reference |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 16777215                 |

#### 4.8.13.6 McuLowFrequencyRef (McuClkMonitor\_0)

The value of the Min Frequency. CMU0 detects if the monitored clock is smaller than McuLowFrequencyRef. LCTR[LFREF] determines the low reference value for the monitored clock frequency. The LCTR[LFREF] value is determined by the equation: fMonitored\_clock / fReference\_clock \* RCCR[REF\_CNT] - low threshold margin. Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

User Manual, Rev. 1.0

Table 4-208. Attribute McuLowFrequencyRef (McuClkMonitor\_0) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | LOW Frequency Reference |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 0                       |

#### 4.8.14 Form McuClkMonitor\_1

This container contains the specific configuration (parameters) of the Monitor\_1. Clock Monitor Unit for Motor Clock. This parameter is enabled only if "McuClockSrcFailureNotification" is enabled.

Note: Implementation Specific Parameter.

Is included by form: Form McuClockSettingConfig



Figure 4-24. Tresos Plugin snapshot for McuClkMonitor\_1 form.

# 4.8.14.1 McuClkMonitorEn (McuClkMonitor\_1)

Enables/Disables the clock monitor (CMU\_GCR[FCE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-209. Attribute McuClkMonitorEn (McuClkMonitor\_1) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Frequency Check Enable |
| Туре          | BOOLEAN                |
| Origin        | Custom                 |
| Symbolic Name | false                  |

Table continues on the next page...

User Manual, Rev. 1.0

Form McuClockSettingConfig

Table 4-209. Attribute McuClkMonitorEn (McuClkMonitor\_1) detailed description (continued)

| Property | Value |
|----------|-------|
| Default  | false |

### 4.8.14.2 McuFrequencyHigherInterrupt (McuClkMonitor\_1)

Enables/Disables FHH interrupt at the module boundary (CMU1\_IER[FHHIE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-210. Attribute McuFrequencyHigherInterrupt (McuClkMonitor\_1) detailed description

| Property      | Value                      |
|---------------|----------------------------|
| Label         | Frequency Higher Interrupt |
| Туре          | BOOLEAN                    |
| Origin        | Custom                     |
| Symbolic Name | false                      |
| Default       | false                      |

# 4.8.14.3 McuFrequencyLowerInterrupt (McuClkMonitor\_1)

Enables/Disables FLL interrupt at the module boundary.(CMU1\_IER[FLLIE]).

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-211. Attribute McuFrequencyLowerInterrupt (McuClkMonitor\_1) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Frequency Lower Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |
| Default       | false                     |

User Manual, Rev. 1.0

#### 4.8.14.4 McuReferenceCountConfiguration (McuClkMonitor\_1)

Set the CMU0: CMU\_RCCR[REF\_CNT] field register. CMU\_RCCR[REF\_CNT] is the number of reference clock counts that the frequency check runs. This field defines the duration of one frequency check window.

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-212. Attribute McuReferenceCountConfiguration (McuClkMonitor\_1) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Reference Count Configuration |
| Туре          | INTEGER                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | 65535                         |

## 4.8.14.5 McuHighFrequencyRef (McuClkMonitor\_1)

The value of the Max Frequency.

CMU0 detects if the monitored clock is greater than McuHighFrequencyRef. The HCTR[HFREF] value is determined by the equation:

 $((\ fMonitored\_clock\ /\ fReference\_clock\ )\ *\ RCCR[REF\_CNT]\ )\ +\ high\ threshold\ margin$ 

Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-213. Attribute McuHighFrequencyRef (McuClkMonitor\_1) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | HIGH Frequency Reference |
| Туре          | INTEGER                  |
| Origin        | Custom                   |
| Symbolic Name | false                    |
| Default       | 16777215                 |

### 4.8.14.6 McuLowFrequencyRef (McuClkMonitor\_1)

The value of the Min Frequency. CMU0 detects if the monitored clock is smaller than McuLowFrequencyRef. LCTR[LFREF] determines the low reference value for the monitored clock frequency. The LCTR[LFREF] value is determined by the equation: fMonitored\_clock / fReference\_clock \* RCCR[REF\_CNT] - low threshold margin. Note: Implementation Specific Parameter. This bit is available in S32K11X variants only

Table 4-214. Attribute McuLowFrequencyRef (McuClkMonitor\_1) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | LOW Frequency Reference |
| Туре          | INTEGER                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |
| Default       | 0                       |

#### 4.8.15 Form McuClockReferencePoint

This container defines a reference point in the Mcu Clock tree. It defines the frequency which then can be used by other modules as an input value. Lower multiplictiy is 1, as even in the simpliest case (only one frequency is used), there is one frequency to be defined.

Is included by form: Form McuClockSettingConfig



Figure 4-25. Tresos Plugin snapshot for McuClockReferencePoint form.

# 4.8.15.1 McuClockReferencePointFrequency (McuClockReferencePoint)

This is the frequency for the specific instance of the McuClockReferencePoint container. It shall be given in Hz. Calculated value.

Table 4-215. Attribute McuClockReferencePointFrequency (McuClockReferencePoint) detailed description

| Property      | Value                               |
|---------------|-------------------------------------|
| Label         | Mcu Clock Reference Point Frequency |
| Туре          | FLOAT                               |
| Origin        | AUTOSAR_ECUC                        |
| Symbolic Name | false                               |
| Invalid       | Range <=320000000 >=0               |

## 4.8.15.2 McuClockFrequencySelect (McuClockReferencePoint)

Select clock source for the specific instance of the McuClockReferencePoint container.

Note: The clock frequency configured in McuPeripheralClockConfig should be used to export the clock frequency through McuClockReferencePoint. This reference point should be used in the configuration of the module that uses it (SPI, I2C, GPT, etc.). If the configured module has also an internal clock selection (like FlexTimer for example), the clock reference point should be configured taking the internal clock selection into account and the reference used should reflect the clock that finally enters the used peripheral.

Table 4-216. Attribute McuClockFrequencySelect (McuClockReferencePoint) detailed description

| Property      | Value                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Label         | Mcu Clock Frequency Select                                                                                                           |
| Туре          | ENUMERATION                                                                                                                          |
| Origin        | Custom                                                                                                                               |
| Symbolic Name | false                                                                                                                                |
| Default       | RUN_SYS_CLK                                                                                                                          |
| Range         | CUSTOM FIRC_CLK FIRCDIV2_CLK FIRCDIV1_CLK SIRC_CLK SIRCDIV2_CLK SIRCDIV1_CLK SOSC_CLK SOSC_CLK SOSCDIV2_CLK LPO_CLK_128K LPO_CLK_32K |

Form McuDemEventParameterRefs

Table 4-216. Attribute McuClockFrequencySelect (McuClockReferencePoint) detailed description

| Property | Value                 |  |
|----------|-----------------------|--|
|          | LPO_CLK_1K            |  |
|          | SPLL_CLK              |  |
|          | SPLLDIV2_CLK          |  |
|          | SPLLDIV1_CLK          |  |
|          | RUN_PRI_DIV_SYS_CLK   |  |
|          | RUN_CORE_CLK          |  |
|          | RUN_SYS_CLK           |  |
|          | RUN_FLASH_CLK         |  |
|          | RUN_BUS_CLK           |  |
|          | HSRUN_PRI_DIV_SYS_CLK |  |
|          | HSRUN_CORE_CLK        |  |
|          | HSRUN_SYS_CLK         |  |
|          | HSRUN_FLASH_CLK       |  |
|          | HSRUN_BUS_CLK         |  |
|          | VLPR_PRI_DIV_SYS_CLK  |  |
|          | VLPR_CORE_CLK         |  |
|          | VLPR_SYS_CLK          |  |
|          | VLPR_FLASH_CLK        |  |
|          | VLPR_BUS_CLK          |  |
|          | FTM3_CLK              |  |
|          | ADC1_CLK              |  |
|          | LPSPI0_CLK            |  |
|          | LPSPI1_CLK            |  |
|          | LPSPI2_CLK            |  |
|          | LPIT_CLK              |  |
|          | FTM0_CLK<br>FTM1_CLK  |  |
|          | FTM1_CLK<br>FTM2_CLK  |  |
|          | ADCO_CLK              |  |
|          | LPTMR0_CLK            |  |
|          | FLEXIO_CLK            |  |
|          | LPI2CO_CLK            |  |
|          | LPI2C1_CLK            |  |
|          | LPUARTO_CLK           |  |
|          | LPUART1_CLK           |  |
|          | LPUART2_CLK           |  |
|          | FTM4_CLK              |  |
|          | FTM5_CLK              |  |
|          | FTM6_CLK              |  |
|          | FTM7_CLK              |  |
|          | ENET_CLK              |  |

### 4.9 Form McuDemEventParameterRefs

Container for the references to DemEventParameter elements which shall be invoked using the API Dem\_ReportErrorStatus API in case the corresponding error occurs.

The EventId is taken from the referenced DemEventParameter's DemEventId value. The standardized errors are provided in the container and can be extended by vendor specific error references.

Is included by form: Form McuModuleConfiguration



Figure 4-26. Tresos Plugin snapshot for McuDemEventParameterRefs form.

# 4.9.1 MCU\_E\_TIMEOUT\_FAILURE (McuDemEventParameterRefs)

Reference to configured DEM event to report Timeout failure.

Table 4-217. Attribute MCU\_E\_TIMEOUT\_FAILURE (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | Custom                  |

# 4.9.2 MCU\_E\_CLOCK\_FAILURE (McuDemEventParameterRefs)

Reference to configured DEM event to report Clock source failure.

Table 4-218. Attribute MCU\_E\_CLOCK\_FAILURE (McuDemEventParameterRefs) detailed description

| Property | Value                   |
|----------|-------------------------|
| Туре     | SYMBOLIC-NAME-REFERENCE |
| Origin   | AUTOSAR_ECUC            |

# 4.10 Form McuModeSettingConf

This container contains the configuration for the Mode setting of the MCU. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration



Figure 4-27. Tresos Plugin snapshot for McuModeSettingConf form.

# 4.10.1 McuMode (McuModeSettingConf)

This parameter shall represent the ID of the MCU mode.

Table 4-219. Attribute McuMode (McuModeSettingConf) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Mode ID         |
| Туре          | INTEGER         |
| Origin        | AUTOSAR_ECUC    |
| Symbolic Name | true            |
| Invalid       | Range <=255 >=0 |

# 4.10.2 McuPowerMode (McuModeSettingConf)

This parameter selects the Power Mode to be used. For valid Mode transitions refers to Power mode state diagram from Reference Manual. Note: Implementation Specific Parameter.

Table 4-220. Attribute McuPowerMode (McuModeSettingConf) detailed description

| Property | Value          |
|----------|----------------|
| Label    | Operating Mode |

Table continues on the next page...

User Manual, Rev. 1.0

Table 4-220. Attribute McuPowerMode (McuModeSettingConf) detailed description (continued)

| Property      | Value                           |
|---------------|---------------------------------|
| Туре          | ENUMERATION                     |
| Origin        | Custom                          |
| Symbolic Name | false                           |
| Default       | RUN                             |
| Range         | RUN HSRUN VLPR VLPS STOP1 STOP2 |

# 4.11 Form McuRamSectorSettingConf

This container contains the configuration for the RAM Sector setting.

Is included by form: Form McuModuleConfiguration



Figure 4-28. Tresos Plugin snapshot for McuRamSectorSettingConf form.

# 4.11.1 McuRamSectorId (McuRamSectorSettingConf)

This parameter shall represent the ID of the MCU RAM Sector configuration.

Table 4-221. Attribute McuRamSectorId (McuRamSectorSettingConf) detailed description

| Property      | Value         |
|---------------|---------------|
| Label         | RAM Sector ID |
| Туре          | INTEGER       |
| Origin        | Custom        |
| Symbolic Name | true          |

Table continues on the next page...

User Manual, Rev. 1.0

Form McuRamSectorSettingConf

Table 4-221. Attribute McuRamSectorId (McuRamSectorSettingConf) detailed description (continued)

| Property | Value                              |
|----------|------------------------------------|
| Invalid  | XPath Range<br><=4294967295<br>>=0 |

# 4.11.2 McuRamDefaultValue (McuRamSectorSettingConf)

This parameter shall represent the Data pre-setting to be initialized. Default value is 0xbabababa. Note: Implementation Specific Parameter.

Table 4-222. Attribute McuRamDefaultValue (McuRamSectorSettingConf) detailed description

| Property      | Value             |
|---------------|-------------------|
| Label         | RAM Default Value |
| Type          | INTEGER           |
| Origin        | AUTOSAR_ECUC      |
| Symbolic Name | false             |
| Default       | 0                 |
| Invalid       | Range <=255 >=0   |

# 4.11.3 McuRamSectionBaseAddress (McuRamSectorSettingConf)

This parameter represents the RAM section base address. The address must be aligned to 4 bytes. Note: Implementation Specific Parameter.

Table 4-223. Attribute McuRamSectionBaseAddress (McuRamSectorSettingConf) detailed description

| Property      | Value                    |
|---------------|--------------------------|
| Label         | RAM Section Base Address |
| Туре          | INTEGER                  |
| Origin        | AUTOSAR_ECUC             |
| Symbolic Name | false                    |
| Default       | 536869888                |

Table continues on the next page...

201

Table 4-223. Attribute McuRamSectionBaseAddress (McuRamSectorSettingConf) detailed description (continued)

| Property | Value                                                                                                                                                                                                                                                              |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Invalid  | Range <ecu:get('mcu.mcumoduleconfiguration.mcuramsectorsettingconf. mcuramsectionbaseaddress.high')="">=ecu:get('MCU.McuModuleConfiguration.McuRamSectorSettingConf. McuRamSectionBaseAddress.low')</ecu:get('mcu.mcumoduleconfiguration.mcuramsectorsettingconf.> |

# 4.11.4 McuRamSectionSize (McuRamSectorSettingConf)

This parameter represents the RAM section size in bytes. The size must be multiple of 4. Note: Implementation Specific Parameter.

Table 4-224. Attribute McuRamSectionSize (McuRamSectorSettingConf) detailed description

| Property      | Value                                                                                              |
|---------------|----------------------------------------------------------------------------------------------------|
| Label         | RAM Section Size                                                                                   |
| Type          | INTEGER                                                                                            |
| Origin        | AUTOSAR_ECUC                                                                                       |
| Symbolic Name | false                                                                                              |
| Default       | 1024                                                                                               |
| Invalid       | Range XPath <=ecu:get('MCU.McuModuleConfiguration.McuRamSectorSettingConf .McuRamSectionSize') >=0 |

# 4.11.5 McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf)

This parameter represents the RAM section base address. The address must be aligned to 4 bytes. If this parameter is empty, then the integer values from

"McuRamSectionBaseAddress" will be used. Note: Implementation Specific Parameter.

Table 4-225. Attribute McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf) detailed description

| Property | Value                                  |
|----------|----------------------------------------|
| Label    | RAM Section Base Address Linker Symbol |
| Туре     | STRING                                 |

Table continues on the next page...

User Manual, Rev. 1.0

Form McuResetConfig

Table 4-225. Attribute McuRamSectionBaseAddrLinkerSym (McuRamSectorSettingConf) detailed description (continued)

| Property      | Value  |
|---------------|--------|
| Origin        | Custom |
| Symbolic Name | false  |
| Default       |        |

# 4.11.6 McuRamSectionSizeLinkerSym (McuRamSectorSettingConf)

This parameter represents the RAM section size in bytes. The size must be multiple of 4. If this parameter is empty, then the integer values from "McuRamSectionSize" will be used. Note: Implementation Specific Parameter.

Table 4-226. Attribute McuRamSectionSizeLinkerSym (McuRamSectorSettingConf) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | RAM Section Size Linker Symbol |
| Туре          | STRING                         |
| Origin        | Custom                         |
| Symbolic Name | false                          |
| Default       |                                |

# 4.12 Form McuResetConfig

The Reset Control Module (MC\_RCM) centralizes the different reset sources and manages the reset sequence of the device. Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration

#### **Included forms:**

• Form McuSystemInterruptEnable



Figure 4-29. Tresos Plugin snapshot for McuResetConfig form.

# 4.12.1 McuResetPinFilterBusClockSelect (McuResetConfig)

RCM\_RPC[RSTFLTSEL] - Reset Pin Filter Bus Clock Select.

Selects the reset pin bus clock filter width. Transitions for less than (RSTFLTSEL+1) bus clock cycles are always filtered, transitions equal to (RSTFLTSEL+1) bus clock cycles may be filtered.

Note: Implementation Specific Parameter.

Table 4-227. Attribute McuResetPinFilterBusClockSelect (McuResetConfig) detailed description

| Property      | Value                             |
|---------------|-----------------------------------|
| Label         | Reset Pin Filter Bus Clock Select |
| Туре          | INTEGER                           |
| Origin        | Custom                            |
| Symbolic Name | false                             |
| Default       | 0                                 |

# 4.12.2 McuResetPinFilterInStopMode (McuResetConfig)

RCM\_RPC[RSTFLTSS] - Reset Pin Filter Select in Stop Mode.

Selects how the reset pin filter is enabled in any stop mode.

#### Form McuResetConfig

- 0 All filtering disabled.
- 1 LPO clock filter enabled.

Note: Implementation Specific Parameter.

Table 4-228. Attribute McuResetPinFilterInStopMode (McuResetConfig) detailed description

| Property      | Value                                            |
|---------------|--------------------------------------------------|
| Label         | Reset Pin Filter Select in Stop mode             |
| Туре          | ENUMERATION                                      |
| Origin        | Custom                                           |
| Symbolic Name | false                                            |
| Default       | ALL_FILTERING_DISABLE                            |
| Range         | ALL_FILTERING_DISABLE<br>LPO_CLOCK_FILTER_ENABLE |

# 4.12.3 McuResetPinFilterInRunAndWait (McuResetConfig)

RCM\_RPC[RSTFLTSRW] - Reset Pin Filter Select in Run and Wait Modes.

Selects how the reset pin filter is enabled in run and wait modes.

- 0 All filtering disabled.
- 1 Bus clock filter enabled for normal operation.
- 2 LPO clock filter enabled for normal operation.

Note: Implementation Specific Parameter.

Table 4-229. Attribute McuResetPinFilterInRunAndWait (McuResetConfig) detailed description

| Property      | Value                                         |  |
|---------------|-----------------------------------------------|--|
| Label         | Reset Pin Filter Select in Run and Wait modes |  |
| Туре          | ENUMERATION                                   |  |
| Origin        | Custom                                        |  |
| Symbolic Name | false                                         |  |
| Default       | ALL_FILTERING_DISABLE                         |  |

Table continues on the next page...

Table 4-229. Attribute McuResetPinFilterInRunAndWait (McuResetConfig) detailed description (continued)

| Property | Value                                                                 |
|----------|-----------------------------------------------------------------------|
| Range    | ALL_FILTERING_DISABLE BUS_CLOCK_FILTER_ENABLE LPO_CLOCK_FILTER_ENABLE |

# 4.12.4 Form McuSystemInterruptEnable

Configures RCM\_SRIE

This registers delays the assertion of a system reset for a period of time (DELAY field) while an interrupt is generated.

This allows software to perform a graceful shutdown.

A Chip POR source cannot be delayed by this feature, and entering Stop mode will terminate the delay.

The SRS will only update after the system reset occurs.

Note: Implementation specific Container.

Is included by form: Form McuResetConfig



Figure 4-30. Tresos Plugin snapshot for McuSystemInterruptEnable form.

#### 4.12.4.1 McuResetDelayTime (McuSystemInterruptEnable)

RCM\_SRIE[DELAY] - Reset Delay Time.

#### Form McuResetConfig

Configures the maximum reset delay time from when the interrupt is asserted and the system reset occurs.

0 - 10 LPO cycles.

1 - 34 LPO cycles.

2 - 130 LPO cycles.

2 - 514 LPO cycles.

Note: Implementation Specific Parameter.

Table 4-230. Attribute McuResetDelayTime (McuSystemInterruptEnable) detailed description

| Property      | Value                                                                             |  |
|---------------|-----------------------------------------------------------------------------------|--|
| Label         | Reset Delay Time                                                                  |  |
| Туре          | ENUMERATION                                                                       |  |
| Origin        | Custom                                                                            |  |
| Symbolic Name | false                                                                             |  |
| Default       | DELAY_10_LPO_CYCLES                                                               |  |
| Range         | DELAY_10_LPO_CYCLES DELAY_34_LPO_CYCLES DELAY_130_LPO_CYCLES DELAY_514_LPO_CYCLES |  |

# 4.12.4.2 McuStopAcknowledgeErrorInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[SACKERR] - Stop Acknowledge Error Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Table 4-231. Attribute McuStopAcknowledgeErrorInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                                   |
|---------------|-----------------------------------------|
| Label         | Enable Stop Acknowledge Error Interrupt |
| Туре          | BOOLEAN                                 |
| Origin        | Custom                                  |
| Symbolic Name | false                                   |

# 4.12.4.3 McuMDMAPSystemResetInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[MDM\_AP] - MDM-AP System Reset Request.

- 0 Interrupt disabled.
- 1 Interrupt enabled.

Note: Implementation Specific Parameter.

Table 4-232. Attribute McuMDMAPSystemResetInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                                |
|---------------|--------------------------------------|
| Label         | Enable MDM-AP System Reset Interrupt |
| Туре          | BOOLEAN                              |
| Origin        | Custom                               |
| Symbolic Name | false                                |

#### 4.12.4.4 McuSoftwareInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[SW] - Software Interrupt.

- 0 Interrupt disabled.
- 1 Interrupt enabled.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Form McuResetConfig

Table 4-233. Attribute McuSoftwareInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Enable Software Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |

### 4.12.4.5 McuCoreLockupInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[LOCKUP] - Core Lockup Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Note: Implementation Specific Parameter.

Table 4-234. Attribute McuCoreLockupInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Enable Core Lockup Interrupt |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |

# 4.12.4.6 McuJTAGResetInterrupt (McuSystemInterruptEnable)

 $RCM\_SRIE[JTAG] - JTAG \ generated \ reset.$ 

0 - Interrupt disabled.

1 - Interrupt enabled.

Table 4-235. Attribute McuJTAGResetInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                       |
|---------------|-----------------------------|
| Label         | Enable JTAG Reset Interrupt |
| Туре          | BOOLEAN                     |
| Origin        | Custom                      |
| Symbolic Name | false                       |

### 4.12.4.7 McuGlobalInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[GIE] - Global Interrupt Enable.

0 - All interrupt sources disabled.

1 - All interrupt sources enabled.

Note: Implementation Specific Parameter.

Table 4-236. Attribute McuGlobalInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                   |
|---------------|-------------------------|
| Label         | Enable Global Interrupt |
| Туре          | BOOLEAN                 |
| Origin        | Custom                  |
| Symbolic Name | false                   |

# 4.12.4.8 McuExternalResetPinInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[PIN] - External Reset Pin Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Form McuResetConfig

Table 4-237. Attribute McuExternalResetPinInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                               |
|---------------|-------------------------------------|
| Label         | Enable External Reset Pin Interrupt |
| Туре          | BOOLEAN                             |
| Origin        | Custom                              |
| Symbolic Name | false                               |

# 4.12.4.9 McuWatchdogInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[WDOG] - Watchdog Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Note: Implementation Specific Parameter.

Table 4-238. Attribute McuWatchdogInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                     |
|---------------|---------------------------|
| Label         | Enable Watchdog Interrupt |
| Туре          | BOOLEAN                   |
| Origin        | Custom                    |
| Symbolic Name | false                     |

# 4.12.4.10 McuCMULossOfClockResetInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[CMU\_LOC] - CMU Loss-of-Clock Reset Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Table 4-239. Attribute McuCMULossOfClockResetInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                                    |
|---------------|------------------------------------------|
| Label         | Enable CMU Loss of Clock Reset Interrupt |
| Туре          | BOOLEAN                                  |
| Origin        | Custom                                   |
| Symbolic Name | false                                    |

#### 4.12.4.11 McuLossOfLockInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[LOL] - Loss of Lock Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Note: Implementation Specific Parameter.

Table 4-240. Attribute McuLossOfLockInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Enable Loss of Lock Interrupt |
| Туре          | BOOLEAN                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |

# 4.12.4.12 McuLossOfClockInterrupt (McuSystemInterruptEnable)

RCM\_SRIE[LOC] - Loss of Clock Interrupt.

0 - Interrupt disabled.

1 - Interrupt enabled.

Note: Implementation Specific Parameter.

User Manual, Rev. 1.0

Form McuPowerControl

Table 4-241. Attribute McuLossOfClockInterrupt (McuSystemInterruptEnable) detailed description

| Property      | Value                          |
|---------------|--------------------------------|
| Label         | Enable Loss of Clock Interrupt |
| Туре          | BOOLEAN                        |
| Origin        | Custom                         |
| Symbolic Name | false                          |

#### 4.13 Form McuPowerControl

Note: Implementation Specific Parameter.

Is included by form: Form McuModuleConfiguration



Figure 4-31. Tresos Plugin snapshot for McuPowerControl form.

# 4.13.1 McuLowVoltageDetectInterruptEnable (McuPowerControl)

PMC\_LVDSC1[LVDIE] - Low Voltage Detect Interrupt Enable.

This bit enables hardware interrupt requests for LVDF.

- 0 Hardware interrupt disabled (use polling).
- 1 Request a hardware interrupt when LVDF = 1.

Note: Implementation Specific Parameter.

Table 4-242. Attribute McuLowVoltageDetectInterruptEnable (McuPowerControl) detailed description

| Property | Value                               |
|----------|-------------------------------------|
| Label    | Enable Low Voltage Detect Interrupt |

Table continues on the next page...

Table 4-242. Attribute McuLowVoltageDetectInterruptEnable (McuPowerControl) detailed description (continued)

| Property      | Value   |
|---------------|---------|
| Туре          | BOOLEAN |
| Origin        | Custom  |
| Symbolic Name | false   |

# 4.13.2 McuLowVoltageDetectResetEnable (McuPowerControl)

PMC\_LVDSC1[LVDRE] - Low Voltage Detect Reset Enable.

This bit enables the low voltage detect events to generate a system reset.

- 0 No system resets on low voltage detect events.
- 1 If the supply voltage falls below VLVD, a system reset will be generated.

Note: Implementation Specific Parameter.

Table 4-243. Attribute McuLowVoltageDetectResetEnable (McuPowerControl) detailed description

| Property      | Value                           |
|---------------|---------------------------------|
| Label         | Enable Low Voltage Detect Reset |
| Туре          | BOOLEAN                         |
| Origin        | Custom                          |
| Symbolic Name | false                           |

# 4.13.3 McuLowVoltageWarningInterruptEnable (McuPowerControl)

PMC\_LVDSC2[LVWIE] - Low-Voltage Warning Interrupt Enable.

This bit enables hardware interrupt requests for LVWF.

- 0 Hardware interrupt disabled (use polling).
- 1 Request a hardware interrupt when LVWF = 1.

#### Form McuPowerControl

Note: Implementation Specific Parameter.

Table 4-244. Attribute McuLowVoltageWarningInterruptEnable (McuPowerControl) detailed description

| Property      | Value                                |
|---------------|--------------------------------------|
| Label         | Enable Low Voltage Warning Interrupt |
| Туре          | BOOLEAN                              |
| Origin        | Custom                               |
| Symbolic Name | false                                |

# 4.13.4 McuLPODisable (McuPowerControl)

PMC\_REGSC[LPODIS] - This bit enables or disable the low power oscillator.

After disabling the LPO a time of 2 LPO clock cycles is required before it is allowed to enable it

again. Violating this waiting time of 2 cycles can result in malfunction of the LPO.

unchecked - Low power oscillator enabled.

checked - Low power oscillator disabled.

Note: Implementation Specific Parameter.

Table 4-245. Attribute McuLPODisable (McuPowerControl) detailed description

| Property      | Value                        |
|---------------|------------------------------|
| Label         | Disable Low Power Oscillator |
| Туре          | BOOLEAN                      |
| Origin        | Custom                       |
| Symbolic Name | false                        |

## 4.13.5 McuClockBiasDisable (McuPowerControl)

PMC\_REGSC[CLKBIASDIS] - Clock Bias Disable Bit.

This bit disables the bias currents and reference voltages for some clock modules in order to further reduce power consumption in VLPS mode.

Note: While using this bit, it must be ensured that respective clock modules are disabled in VLPS mode. Else, severe malfunction of clock modules will happen.

unchecked - No effect.

checked - In VLPS mode, the bias currents and reference voltages for the following clock modules are disabled: SIRC, FIRC, PLL.

Note: Implementation Specific Parameter.

Table 4-246. Attribute McuClockBiasDisable (McuPowerControl) detailed description

| Property      | Value              |
|---------------|--------------------|
| Label         | Disable Clock Bias |
| Туре          | BOOLEAN            |
| Origin        | Custom             |
| Symbolic Name | false              |

# 4.13.6 McuLowPowerBiasEnable (McuPowerControl)

PMC\_REGSC[BIASEN] - Bias Enable Bit.

This bit enables source and well biasing for the core logic in low power mode. In full performance mode this bit has no effect. This is useful to further reduce MCU power consumption in low power mode.

unchecked - Biasing disabled, core logic can run in full performance.

checked - Biasing enabled, core logic is slower and there are restrictions in allowed system clock speed.

Note: Implementation Specific Parameter.

Table 4-247. Attribute McuLowPowerBiasEnable (McuPowerControl) detailed description

| Property      | Value       |
|---------------|-------------|
| Label         | Enable Bias |
| Туре          | BOOLEAN     |
| Origin        | Custom      |
| Symbolic Name | false       |

# 4.13.7 McuLpoTrimming (McuPowerControl)

Configures the PMC\_LPOTRIM[LPOTRIM] bitfield.

These bits are used for trimming the frequency of the low power oscillator:

10000 - Period of LPO clock is lowest

10001 to 11111 - Period of LPO clock is increasing

00000 - Period of LPO clock is typical 128 kHz

00001 to 01110 - Period of LPO clock is increasing

01111 - Period of LPO clock is highest

Note: Implementation Specific Parameter.

Table 4-248. Attribute McuLpoTrimming (McuPowerControl) detailed description

| Property      | Value                         |
|---------------|-------------------------------|
| Label         | Low Power Oscillator trimming |
| Туре          | INTEGER                       |
| Origin        | Custom                        |
| Symbolic Name | false                         |
| Default       | 0                             |
| Invalid       | Range <=31 >=0                |

#### 4.14 Form CommonPublishedInformation

Common container, aggregated by all modules. It contains published information about vendor and versions.



Figure 4-32. Tresos Plugin snapshot for CommonPublishedInformation form.

# 4.14.1 ArReleaseMajorVersion (CommonPublishedInformation)

Major version number of AUTOSAR specification on which the appropriate implementation is based on.

Table 4-249. Attribute ArReleaseMajorVersion (CommonPublishedInformation) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | AUTOSAR Major Version |
| Туре          | INTEGER_LABEL         |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 4                     |
| Invalid       | Range >=4 <=4         |

## 4.14.2 ArReleaseMinorVersion (CommonPublishedInformation)

Minor version number of AUTOSAR specification on which the appropriate implementation is based on.

Form CommonPublishedInformation

Table 4-250. Attribute ArReleaseMinorVersion (CommonPublishedInformation) detailed description

| Property      | Value                 |
|---------------|-----------------------|
| Label         | AUTOSAR Minor Version |
| Type          | INTEGER_LABEL         |
| Origin        | Custom                |
| Symbolic Name | false                 |
| Default       | 2                     |
| Invalid       | Range >=2 <=2         |

# 4.14.3 ArReleaseRevisionVersion (CommonPublishedInformation)

Revision version number of AUTOSAR specification on which the appropriate implementation is based on.

Table 4-251. Attribute ArReleaseRevisionVersion (CommonPublishedInformation) detailed description

| Property      | Value                            |
|---------------|----------------------------------|
| Label         | AUTOSAR Release Revision Version |
| Туре          | INTEGER_LABEL                    |
| Origin        | Custom                           |
| Symbolic Name | false                            |
| Default       | 2                                |
| Invalid       | Range >=2 <=2                    |

# 4.14.4 Moduleld (CommonPublishedInformation)

Module ID of this module from Module List.

Table 4-252. Attribute ModuleId (CommonPublishedInformation) detailed description

| Property | Value         |
|----------|---------------|
| Label    | Module Id     |
| Туре     | INTEGER_LABEL |

Table continues on the next page...

Table 4-252. Attribute Moduleld (CommonPublishedInformation) detailed description (continued)

| Property      | Value             |
|---------------|-------------------|
| Origin        | Custom            |
| Symbolic Name | false             |
| Default       | 101               |
| Invalid       | Range >=101 <=101 |

# 4.14.5 SwMajorVersion (CommonPublishedInformation)

Major version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-253. Attribute SwMajorVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Software Major Version |
| Type          | INTEGER_LABEL          |
| Origin        | Custom                 |
| Symbolic Name | false                  |
| Default       | 1                      |
| Invalid       | Range                  |
|               | >=1                    |
|               | <=1                    |

# 4.14.6 SwMinorVersion (CommonPublishedInformation)

Minor version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-254. Attribute SwMinorVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |
|---------------|------------------------|
| Label         | Software Minor Version |
| Туре          | INTEGER_LABEL          |
| Origin        | Custom                 |
| Symbolic Name | false                  |

Table continues on the next page...

User Manual, Rev. 1.0

Form CommonPublishedInformation

Table 4-254. Attribute SwMinorVersion (CommonPublishedInformation) detailed description (continued)

| Property | Value         |
|----------|---------------|
| Default  | 0             |
| Invalid  | Range >=0 <=0 |

# 4.14.7 SwPatchVersion (CommonPublishedInformation)

Patch level version number of the vendor specific implementation of the module. The numbering is vendor specific.

Table 4-255. Attribute SwPatchVersion (CommonPublishedInformation) detailed description

| Property      | Value                  |  |
|---------------|------------------------|--|
| Label         | Software Patch Version |  |
| Туре          | INTEGER_LABEL          |  |
| Origin        | Custom                 |  |
| Symbolic Name | false                  |  |
| Default       | 2                      |  |
| Invalid       | Range >=2 <=2          |  |

# 4.14.8 VendorApiInfix (CommonPublishedInformation)

In driver modules which can be instantiated several times on a single ECU, BSW00347 requires that the name of APIs is extended by the VendorId and a vendor specific name. This parameter is used to specify the vendor specific name. In total, the implementation specific name is generated as follows:

<ModuleName>\_>VendorId>\_<VendorApiInfix><Api name from SWS>. E.g. assuming that the VendorId of the implementor is 123 and the implementer chose a VendorApiInfix of "v11r456" a api name Can\_Write defined in the SWS will translate to Can\_123\_v11r456Write. This parameter is mandatory for all modules with upper multiplicity > 1. It shall not be used for modules with upper multiplicity =1.

Table 4-256. Attribute VendorApiInfix (CommonPublishedInformation) detailed description

| Property      | Value            |
|---------------|------------------|
| Label         | Vendor Api Infix |
| Туре          | STRING_LABEL     |
| Origin        | Custom           |
| Symbolic Name | false            |
| Default       |                  |
| Enable        | false            |

# 4.14.9 Vendorld (CommonPublishedInformation)

Vendor ID of the dedicated implementation of this module according to the AUTOSAR vendor list.

Table 4-257. Attribute Vendorld (CommonPublishedInformation) detailed description

| Property      | Value           |
|---------------|-----------------|
| Label         | Vendor Id       |
| Туре          | INTEGER_LABEL   |
| Origin        | Custom          |
| Symbolic Name | false           |
| Default       | 43              |
| Invalid       | Range >=43 <=43 |

Form CommonPublishedInformation

User Manual, Rev. 1.0

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamlQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2019 NXP B.V.

Document Number UM2MCUASR4.2 Rev0002R1.0.2 Revision 1.0



