# SIXUENET

To Learn Without Thinking Is To Be Useless, To Think Without Learning Is To Lose (http://www.mysixue.com/)

# **CLOCK SUBSYSTEM**

☐ April 20, 2019 (Http://Www.Mysixue.Com/?P=129) ☐ JL (Http://Www.Mysixue.Com/?Author=1) ♀

# 1. Architecture introduction

The clock system is a subsystem in the Linux kernel that specifically manages the clock .

Clock is very important in embedded systems, as it is like the pulse of people, driven device operation.

Any CPU, are required to provide it with an external crystal oscillator, the crystal oscillator is used to provide a clock; any CPU peripherals inside the sheet, but also the operation clock required: e.g. GPIO controller, first of all provides the working clock to it, Only then can its registers be accessed.

If you look at an ARM CPU chip manual, you will definitely find a chapter that specifically describes the system clock, which is generally called the clock tree.

The chip manual describes how a CPU 's clock system is designed from a hardware perspective , and the Clock subsystem abstracts this design from the software level .

In this chapter, we first take a look from a hardware point of a clock tree is an example, and then himself think about how the software level design, and finally look at clock subsystem is how to do.

## 2.1 Clock tree

Nowadays, mainstream CPUs that can run Linux all have a very complex clock tree. If we take a spec of a processor and check the chapters related to clock, there must be a very large and complex tree diagram. This diagram is related to clock The components of these devices, and the clock components output by these devices.

The figure below is a simple example:



Clock related devices include

- For generating a clock of Oscillator (active oscillator, also known as harmonic oscillator) or the Crystal (passive oscillator, also known as crystal)
- > PLL for frequency multiplication ( Phase Locked Loop , Phase Locked Loop )
- > for dividing frequency divider
- > Mux for multiple selection
- **▶ ■ a** gate used for clock enable control
- ▶ using clock hardware modules (may be referred to Consumer), e.g. HW1, it may be GPIO controller

The device is used to generate a specific clock, such as osc\_clk. The characteristics of these devices are as follows:

- > input (parent) and output (Children) perspective
  - Some devices without parent, one or more output . For example osc clk
  - Some devices have a parent, one or more output . For example the PLL1 , its parent is osc\_clk, only the output of a pll1 clk
  - ■●□○M devices have multiple parents and one or more outputs . For example, MUX, which has multiple parents , has only one output hw3\_clk
- ➤ □□□ the point of view of frequency
  - certain clock frequency can be adjusted, we can set the frequency division factor and the output frequency is adjusted.
    - This type of clock is the most common.
  - certain clock frequency is fixed , and can not switch , such osc\_clk. The most common is 24M or
     25M
    - This type of clock is called fixed\_rate\_clock
  - certain clock frequency is fixed , but it can be switched .
    - This type of clock is called gate\_clock
  - certain clock has a fixed multiplication and division factor, its output frequency tracking parent change changes.
    - This type of clock is called fixed\_factor\_clock

In the clock tree on the figure, some clock provider, we can call provider, e.g. oscillator, PLLs; some clock users, we can call Consumer, e.g. HW1, HW2, HW3.

In ARM CPU inside, clock tree system is used to provide various clock; peripherals on the sheets consume these clocks. E.g. clock tree system is responsible for providing a clock to the GPIO controller, GPIO controller provides it to the consumption operation clock.

In the process of device driver development, a problem we often encounter is: you want to turn the clock of a module.

For example, when developing a GPIO driver, in the probe function of the driver, we need to enable the working clock of the GPIO module.

From the software level, we are to provide a mechanism, so that consumer can easilyGet / enable / configure / disable a clock.

Next, let's look at how to abstract at the software level.

### 2.2 Software abstraction

In the previous section, we introduced the clock tree, and introduced the providers and consumers of the clock. Inside a CPU chip, there will be many providers, and there will also be many consumers. What the software needs to do is to manage all these providers, and to The consumer provides the simplest possible interface so that the consumer can acquire / enable / configure / close a clock.

Therefore, we can design a pool where all providers can register with the pool and add themselves to the pool. In the pool, a linked list can be used to link all providers together, and different providers are distinguished by different names. When a consumer You need to get a certain clock time, by name query to the pond.

In this pool inside, each provider can be abstracted into a single element, so we best design a data structure, to represent each element.

The general logic is this, the clock subsystem of the Linux kernel is basically doing these things.

# 2.3 clock subsystem

Linux kernel clock subsystem, according to their functions, can be roughly divided into three portions:

- provide a downward registration interface , so that the respective clocks can be registered into the clock subsystem
- in the core layer maintains a pond, manages all registered incoming clocks. This part of the implementation is general logic, independent of specific hardware.
- > up , i.e. as the respective consumer clocks module device driver, providing access to / enable / configuration / off clock generic API

The structure diagram of the clock subsystem is as follows, some details you may not understand now. But it doesn't matter, you will understand after reading the following chapters.

In the following chapters , we will also divide it into the above three parts to describe . During the reading process , you can read and understand the picture below , which will be more clear .



# 2. clock provider — how to register Clocks

### 3.1 Introduction

In the previous article, we introduced the clock tree . The main problem to be explained in this chapter is how to register the clocks generated by the clock tree into the clock subsystem of the Linux kernel . In other words , how to write a clock driver.

In the ARM CPU internal, management clock tree is also a separate module, generally called PCM (P rogrammable Clock Management), write clock driver is actually written in PCM 's driver.

PCM is the CPU peripherals on a chip , so it will borrow the platform this mechanism . So we need to have platform\_device to describe the device , at the same time to have the corresponding platform\_driver to control the device . The so-called control , write read PCM 's Register to enable / disable the clock , set the clock frequency and so on . in platform\_driver the probe function , there is an important feature , it is to call the clock subsystem provides the API, the clock register subsystem .

Next, let me take a look at the general steps of writing a clock driver.

# 3.2 General steps for writing clock driver

As you can see from the previous article, first you have to prepare a platform\_device.After introducing the device tree mechanism, platform device is replaced by dts, so we need to describe the clock tree in dts.

# Write platform\_device (DTS node)

So how to write this DTS? There are usually two ways:

Way a: the clock tree all Clock, abstracted as a virtual device with a DTS node representation.

This method is very similar to writing a common on-chip peripheral DTS, such as the DTS of a GPIO controller. Compare, is it very similar.

From this example the inside, we can see a clock of DTS node basic syntax:

- > compatible, which determines the driver matching this node
- > reg is the register used to describe PCM
- clock-cells #, this is a clock provider node unique, indicated that in reference to this clock time, need to use a few 32 bits to describe. What does it mean?

Assuming that the clock has only one output clock , then #clock - cells = < 0 >, we refer to this clock time , only indicating that this clock can be .

Refer to this clock What does it mean? Reference refers to a clock of the consumer end . For example GPIO module requires working clock , then we write GPIO of DTS node time , you need to specify its operating clock is the number , this process is a reference , write a simple Example :

```
gpio: gpio-controller@xxxx {
compatible = " yyyy " ;
    reg = < ... . ... .>;
    ...
    clocks = <&theclock>; /* Specify / quote a clock */
}
```

Assuming that the clock has multiple output clock , then #clock - cells = < 0 > Certainly not, because we are in the lead with this clock time , you need to specify which output clock in the end use .

At this time #clock - cells should be < 1 > , when quoting this clock, you have to write:

```
gpio: gpio-controller@xxxx {
compatible = " yyyy " ;
    reg = < ... . ... >;
    ...
    clocks = <&theclock num >; /* Specify / reference a certain clock, num is a 32 -bit integer , indicating which output clock to use */
}
```

theclock, this DTS node of Lable, clock Consumer can refer to that name in accordance with clock

**Method 2**: Abstract each clock in the clock tree as a DTS node and organize it in a tree structure. Compared with Method 1, this method can more clearly abstract the clock tree structure, which is logically also It is more reasonable, so it is recommended that everyone use this method.

Give an example of method two:

```
1 : /* arch/arm/boot/dts/sun4i-a10.dtsi */
 2 : clocks {
 3:
          #address - cells = < 1 >;
          #size - cells = < 1 >;
 5:
         ranges ;
         osc24M : osc24M@01c20050 {
19:
20:
              \#clock - cells = < 0 >;
21:
             compatible = "allwinner ,sun4i -osc-clk" ;
22:
            reg = < 0x01c20050 0x4 >;
             clock - frequency = < 24000000 >;
23:
24 : };
25:
26:
        osc32k : osc32k {
27 :
             \#clock - cells = < 0 >;
            compatible = "fixed-clock" ;
28:
29:
             clock - frequency = < 32768 >;
30 : };
31:
        pll1 : pll1@01c20000 {
32 :
33:
              \#clock - cells = < 0 >;
             compatible = "allwinner ,sun4i -pll1-clk" ;
34 :
35:
             reg = < 0x01c20000 0x4 >;
36:
             clocks = < &  osc24M >;
37 : };
38:
39 : /* dummy is 200M */
40 : cpu : cpu@01c20054 {
41:
             \#clock - cells = < 0 >;
42:
             compatible = "allwinner , sun4i -cpu-clk" ;
             reg = < 0x01c20054 0x4 >;
43:
             clocks = <& osc32k >, <& osc24M >, <& pll1 >, <& dummy >;
44:
45 : };
46:
         AXI : AXI @ 01c20054 {
47 :
              \#clock - cells = < 0 >;
48:
             compatible = "allwinner , sun4i -axi-clk" ;
49:
50:
             reg = < 0x01c20054 0x4 >;
             clocks = <& cpu >;
51:
52 : };
```

```
53:
        axi gates : axi gates@01c2005c {
54:
55:
             \#clock - cells = < 1 >;
            compatible = "allwinner ,sun4i -axi-gates-clk" ;
56:
57:
             reg = < 0x01c2005c 0x4 >;
58:
             clocks = <& axi >;
59:
             clock - output - names = "axi dram";
60 : };
61:
62:
         ahb : ahb@01c20054 {
            \#clock - cells = < 0 >;
63:
            compatible = "allwinner ,sun4i -ahb-clk" ;
64:
65 :
            reg = < 0x01c20054 0x4 >;
66:
             clocks = <& axi >;
67 : };
68:
        ahb gates: ahb gates@01c20060 {
69:
70:
             #clock - cells = < 1 >;
             compatible = "allwinner , sun4i -ahb-gates-clk" ;
71:
72:
             req = < 0x01c20060 0x8 >;
73:
             clocks = < & ahb >;
             clock - output - names = "ahb usb0" , "ahb ehci0" ,
75 : "ahb ohci0" , "ahb ehci1" , "ahb ohci1" , "ahb ss" ,
76 : "ahb dma" , "ahb bist" , "ahb mmc0" , "ahb mmc1" ,
77 : "ahb mmc2" , "ahb mmc3" , "ahb ms" , "ahb nand" ,
78 : "ahb sdram" , "ahb ace" , "ahb emac" , "ahb ts" ,
79 : "ahb spi0" , "ahb spi1" , "ahb spi2" , "ahb spi3" ,
80 : "ahb pata" , "ahb sata" , "ahb gps" , "ahb ve" ,
81 : "ahb tvd" , "ahb tve0" , "ahb tve1" , "ahb lcd0" ,
82 : "ahb lcd1" , "ahb csi0" , "ahb csi1" , "ahb hdmi" ,
83 : "ahb de be0" , "ahb de be1" , "ahb de fe0" ,
84 : "ahb de fel" , "ahb mp" , "ahb mali400" ;
85 : };
86:
87 :
        apb0 : apb0@01c20054 {
88:
             \#clock - cells = < 0 >;
             compatible = "allwinner , sun4i -apb0-clk" ;
89 .
90:
            reg = < 0x01c20054 0x4 >;
91:
            clocks = < & ahb >;
92: 1:
93:
        apb0 gates : apb0 gates@01c20068 {
94:
95:
             #clock - cells = < 1 >;
96:
             compatible = "allwinner , sun4i -apb0-gates-clk" ;
             req = < 0x01c20068 0x4 >;
97:
```

```
98:
              clocks = < & apb0 >;
 99:
              clock - output - names = "apb0 codec" , "apb0 spdif" ,
100 : "apb0 ac97" , "apb0 iis" , "apb0 pio" , "apb0 ir0" ,
101 : "apb0 ir1" , "apb0 keypad" ;
102 : };
103:
104 : /* dummy is pl162 */
105 : apb1 mux : apb1 mux@01c20058 {
              \#clock - cells = < 0 >;
106:
              compatible = "allwinner ,sun4i -apb1-mux-clk" ;
107:
108:
             reg = < 0x01c20058 0x4 >;
109:
              clocks = \langle \& \text{ osc24M} \rangle, \langle \& \text{ dummy } \rangle, \langle \& \text{ osc32k } \rangle;
110 : };
111:
112:
          apb1 : apb1@01c20058 {
113 :
              \#clock - cells = < 0 >;
114 :
              compatible = "allwinner , sun4i -apb1-clk" ;
115 :
              reg = < 0x01c20058 0x4 >;
116:
              clocks = < & apb1 mux >;
117 : };
118 :
119:
         apb1 gates : apb1 gates@01c2006c {
120 :
              #clock - cells = < 1 >;
121 :
              compatible = "allwinner , sun4i -apb1-gates-clk" ;
122 :
              reg = < 0x01c2006c 0x4 >;
123 :
              clocks = < & apb1 >;
               clock - output - names = "apb1 i2c0" , "apb1 i2c1" ,
124:
125 : "apb1 i2c2" , "apb1 can" , "apb1 scr" ,
126 : "apb1 ps20" , "apb1 ps21" , "apb1 uart0" ,
127 : "apb1 uart1" , "apb1 uart2" , "apb1 uart3" ,
128 : "apb1 uart4" , "apb1 uart5" , "apb1 uart6" ,
129 : "apb1 uart7" ;
130 : };
131 : } ;
```

- > osc24M represents 24M crystal oscillator
- > osc32k represents 32k slow clock
- ▶ pll1 , its parent clock is osc24M, only one output clock
- > cpu , its parent clock has multiple <& osc32k >, <& osc24M >, <& pll1 >, <& dummy > , and only one output clock
- > ahb\_gates , it has only one parent clock , which is ahb , but there are many output clocks
- > .....The latter are all similar, so I wo n't explain them one by one

As you can see, this method can indeed clearly describe the tree relationship of multiple clocks.

# Write platform\_driver

With platform\_device after, the next you have to write platform\_driver, the driver most important thing is inside the clock registered subsystem.

How to register?

The clock subsystem defines the data structure that the clock driver needs to implement , and provides the registered function . We only need to prepare the relevant data structure , and then call the registration function to register .

The definitions of these data structures and interface functions are in: include/linux/ clk-provider.h

The data structure that needs to be implemented is struct clk\_hw, and the registration function that needs to be called is struct clk \*clk\_register(struct device \*dev, struct clk\_hw \*hw). The details of the data structure and registration function are explained later.

Registration function will always give you a clk struct pointer of type, in Linux's clock subsystem, using a struct clk represents a clock. Your CPU clock tree in the number of clock, there will be a number corresponding struct clk.

After you get the returned result, you need to call another API: of\_clk\_add\_provider, and throw the returned result you just got into the pool through this API, so that the consumer can get a certain clock from this pool.

The pool concept we had about the foregoing, in addition to the above-described methods, you can use another method to struct clk added to the inside of the pool.

If you want to use this method , you will use several other APIs provided by the clock subsystem . These APIs are defined in : include/linux/ clkdev.h

The most important one API is int clk\_register\_clkdev (struct CLK \*, c onst char \*, const char \*, ...) , you can order your clock driver calls inside this API, to just get the results returned by this API throw Go inside the pool .

Why do these two methods exist? This question must be answered from the consumer 's point of view .

We use the GPIO give you an example, GPIO controller need to work the clock, the clock hypothesis called gpio\_clk, it is a provider. You need to put this provider registered into the clock subsystem, and to be used to describe this gpio\_clk of struct clk added to the pool Inside.

In the driver code of the GPIO controller, we need to obtain the gpio\_clk clock and enable it. The process of obtaining is to query the pool.

How to query? You can directly give a name, and then query the pool through this name; you can also use clocks = <&theclock>; in the DTS node of the GPIO to specify which clock to use, and then query the pool in this way.

If the consumer is queried by name , the corresponding API added to the pool is  $clk\_register\_clkdev$ 

If the consumer is queried through DTS , the corresponding API added to the pool is of\_clk\_add\_provider

So I'm on my clock driver in the end should be inside with which API to add to the pool clk it?

You should use both at the same time, so that the consumer side can work no matter which query method is used.

After reading this , I suggest you look back at the system block diagram of the clock subsystem , and consider it in conjunction with the block diagram .

Next, we will introduce these data structures and related APIs in detail.

## 3.3 Main data structure

Through the previous article , we know a main data structure struct clk\_hw that the clock driver needs to implement .

There are several other important data structures related to it : struct clk\_init\_data and struct clk\_ops . Let's take a look at these data structures .

# struct clk\_hw

Header file: include/linux/clk-provider.h

| struct clk_hw                    | Comment                                                                                                                                                                                                                                       |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| struct clk_core *core            | clk_core is a data structure of the core layer of the clock subsystem . It is created and ma intained by the core layer code . A clk_core corresponds to a specific clock.                                                                    |
| struct clk *clk                  | clk is clock subsystem of a data structure of the core layer , the same core layer created a nd maintained by the code , which also corresponds to a particular clock.  clk_core and clk details , on the " Clock Core " described in chapter |
| const struct clk_init_data *init | clk_init_data is a data structure that the provider needs to implement and fill . To write a clock driver, the main task is to implement it                                                                                                   |

# struct clk\_init\_data

Header file: include/linux/clk-provider.h

| struct clk_init_data      | Comment                                                                                    |
|---------------------------|--------------------------------------------------------------------------------------------|
| const char *name          | The clock 's name, the system will present a number of clock, each clock will have a na    |
|                           | me, it can be used to distinguish the different names clock, and therefore must be uniqu   |
|                           | e                                                                                          |
| const struct clk_ops *ops | And clock -related control ops, for example, enable / disable; set_rate like .             |
|                           | When the consumer end want to operate a clock time, eventually it will call to the clock   |
|                           | of clk_ops                                                                                 |
| const char **parent_names | All parents of the clock . By name, you can find out who the parent is                     |
| u8 num_parents            | A clock may have multiple parents, num_parents indicates how many                          |
| unsigned long flags       | Flag, indicating that the clock some of the features, the core layer according to differen |
|                           | t code flags take different actions. Optional values are as follows:                       |
|                           | #define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */                    |
|                           | #define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */                    |
|                           | #define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */                |
|                           | #define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */                          |
|                           | #define CLK_IS_ROOT BIT(4) /* root clk, has no parent */                                   |
|                           | #define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */                       |
|                           | #define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */                   |
|                           | #define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */               |
|                           | #define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy              |
|                           | */                                                                                         |

# struct clk\_ops

Header file: include/linux/clk-provider.h

The following ops have detailed comments in the .h file , you can read the source code for more information .

| struct clk_ops                                 | Comment                                                                                              |
|------------------------------------------------|------------------------------------------------------------------------------------------------------|
| int (* <b>prepare</b> )(struct clk_hw *hw)     | Why is there a prepare interface, can't it be enabled directly?                                      |
|                                                | From a hardware point of view, some of the clock, if you want to enable it, need to wait             |
|                                                | t for some time.                                                                                     |
|                                                | For example, the frequency multiplier PLL, after you enable the frequency multiplier , y             |
|                                                | ou need to wait a few milliseconds for the frequency multiplier to work smoothly .                   |
|                                                | Because you have to wait , it is possible to sleep in the software , which is hibernation .          |
|                                                | However, there are many situations in the Linux kernel that cannot sleep, such as interr             |
|                                                | upting the server program.                                                                           |
|                                                | If you put all operations in the enable function , the enable function may sleep , so the $\epsilon$ |
|                                                | nable function cannot be called in the interrupt service routine.                                    |
|                                                | But the actual situation is that many times, we require to turn on / off a certain clock in          |
|                                                | the interrupt service routine.                                                                       |
|                                                | What to do ?                                                                                         |
|                                                | Split into 2 functions , prepare and enable.                                                         |
|                                                | prepare responsible for enabling clock preparatory work before , prepare which can sle               |
|                                                | ep, once prepare to return, it means that clock has been completely ready, you can dis               |
|                                                | ectly open / closed                                                                                  |
|                                                | enable responsible for opening the clock, it can not sleep, so the interrupt service routing         |
|                                                | e can be invoked enable the                                                                          |
| void (* <b>unprepare</b> )(struct clk_hw *h w) | prepare the inverse function , un-do prepare inside to do all the things                             |
| int (* is_prepared )(struct clk_hw *hw)        | is_prepared, to determine whether the clock has been prepared, it may not be provided.               |
|                                                | clock framework core maintains a prepare count (the count clk_prepare incremented w                  |
|                                                | hen calling , the clk_unprepare minus one o'clock ) , and determines whether the count               |
|                                                | according to the prepared                                                                            |
| void (* unprepare_unused )(struct clk          | Automatic unprepare unused clocks                                                                    |
| _hw *hw)                                       | clock framework core to provide a clk_disable_unused interfaces, system initialization               |
| _ ,                                            | late_call call , for closing unused Clocks , the interface calls the corresponding clock of          |
|                                                | unprepare_unused and .disable_unused function                                                        |
| int (* enable )(struct clk_hw *hw)             | Enable clock, this function cannot sleep                                                             |
| me ( Chable )(conduction_m)                    | When this function returns, the representative consumer terminal can receive a stable                |
|                                                | usable clock waveform a .                                                                            |
| void (* <b>disable</b> )(struct clk_hw *hw)    | Disable clock, this function cannot sleep                                                            |
| int (* is_enabled )(struct clk_hw *hw)         | Similar to is_prepared                                                                               |
| void (* disable_unused )(struct clk_hw         | Similar to unprepare_unused                                                                          |
| *hw)                                           | Samuel to unprepare_unace                                                                            |
| int (* save_context )(struct clk_hw *h         | Save the context of the clock in prepration for poweroff                                             |
| w)                                             |                                                                                                      |
| void (* restore_context )(struct clk_hw        | Restore the context of the clock after a restoration of power                                        |
| · - · · -                                      | '                                                                                                    |

| unsigned long(* recalc_rate )(struct clk _hw *hw, unsigned long parent_rate)                                                         | Take the parent clock rate as the parameter , recalculate and return the clock rate                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| long (* round_rate )(struct clk_hw *h w, unsigned long rate, unsigned long * parent_rate)                                            | Given a target rate as input, returns the closest rate actually supported by the clock  The interface is a bit special , in return rounded rate at the same time , will pass a point er , the return round after the parent of Rate . This CLK_SET_RATE_PARENT flag related                                                                            |
|                                                                                                                                      | When the clock Consumer call clk_round_rate obtain an approximate rate when , if the clock is not provided .round_rate functions , there are two methods :  > not set CLK_SET_RATE_PARENT when flag , directly back to the clock of the cache r                                                                                                        |
|                                                                                                                                      | <ul> <li>ate</li> <li>If you set CLK_SET_RATE_PARENT flag , you are asked parent , namely call clk_rou nd_rate get parent Clock , closest to the offer of rate values .</li> <li>What does this mean ? That is , if the parent clock can get an approximate rate value , then by changing the parent clock , you can get the required clock</li> </ul> |
| long (* determine_rate )(struct clk_hw *hw,                                                                                          | Similar to round_rate, it is temporarily unclear what the difference is.                                                                                                                                                                                                                                                                               |
| unsigned long rate, unsigned long min_rate, unsigned long max_rate, unsigned long *best_parent_rate, struct clk_hw **best_parent_hw) |                                                                                                                                                                                                                                                                                                                                                        |
| int (* <b>set_parent</b> )(struct clk_hw *hw, u8 index)                                                                              | Change the input source of this clock Some clocks may have multiple parents, so which one to use? Determined by the para meter index                                                                                                                                                                                                                   |
| u8 (* <b>get_parent</b> )(struct clk_hw *hw)                                                                                         | Queries the hardware to determine the parent of a clock  The return value is a u8 types of variables , it is an index, can be found by which the cor responding parent. All parents are stored in .parent_names or .parents arrays inside                                                                                                              |
|                                                                                                                                      | In fact , this function reads the hardware register , and then converts the value of the reg ister to the corresponding index                                                                                                                                                                                                                          |
| int (* set_rate )(struct clk_hw *hw, uns igned long rate, unsigned long parent_rate)                                                 | Change the rate of this clock  The requested rate is specified by the second argument, which should typically be the return of .round_rate call                                                                                                                                                                                                        |
|                                                                                                                                      | The third argument gives the parent rate which is likely helpful fo r most .set_rate implementation                                                                                                                                                                                                                                                    |
| int (* set_rate_and_parent )(struct clk                                                                                              | Change the rate and the parent of this clock                                                                                                                                                                                                                                                                                                           |
| _hw *hw,                                                                                                                             | This callback is optional (and unnecessary ) for clocks with 0 or 1 parents as well as for                                                                                                                                                                                                                                                             |
| unsigned long rate, unsigned long parent_rate,                                                                                       | clocks that can tolerate switching the rate and the parent separately via calls to .set_pa rent and .set_rate                                                                                                                                                                                                                                          |
| u8 index)                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                        |

| int (* get_phase )(struct clk_hw *hw)                             | Queries the hardware to get the current phase of a clock  Returned values are 0-359 degrees on success, negative error codes on failure                                                    |
|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| int (* set_phase )(struct clk_hw *hw, i nt degrees)               | Shift the phase this clock signal in degrees specified by the second argument  Valid values for degrees are 0-359  Return 0 on success, otherwise -EERROR                                  |
| void (* init )(struct clk_hw *hw)                                 | Perform platform-specific initialization magic  However, from the code comments , the kernel recommends that you do not implement this interface function , and it may be abandoned later. |
| int (* debug_init )(struct clk_hw *hw, s<br>truct dentry *dentry) | debugfs related , not detailed here See the code comments for details                                                                                                                      |

# 3.4 Main API description

The Linux clock subsystem provides several important APIs. Let me look at the details of these APIs one by one .

# clk\_register / devm\_clk\_register

Header file: include/linux/clk-provider.h Implementation file: drivers/clk/clk.c

```
/**

* clk_register - allocate a new clock, register it and return an opaque cookie

* @dev: device that is registering this clock

* @ hw : link to hardware-specific clock data

*

* clk_register is the primary interface for populating the clock tree with new

* clock nodes. It returns a pointer to the newly allocated struct clk which

* cannot be dereferenced by driver code but may be used in conjuction with the

* rest of the clock API. In the event of an error clk_register will return an

* error code; drivers must test for an error code after calling clk_register.

*/

struct clk * clk_register ( struct device * dev , struct clk_hw * hw );

struct clk * devm_clk_register ( struct device * dev , struct clk_hw * hw );

void clk_unregister ( struct clk * clk );

void devm_clk_unregister ( struct device * dev , struct clk * clk );
```

clk\_register a clock register subsystem provides the clock of the most basic API functions, it described later other API S is its packaging.

devm\_clk\_register is clk\_register of devm version , devm mechanism described in detail in "device model" in an article .

It is also very simple to register a clock with the system , prepare the clk\_hw structure , and then call the clk\_register interface .

However, clock Framework than doing this good, which is based on clk\_register, but also encapsulates the other interfaces, in the clock-time Subsystem registration, even struct clk\_hw do not need to care about, but direct use of human language similar way.

In other words, the actual writing clock driver time, we do not directly use clk\_register interfaces, just call one of the following API can.

Below we introduce these APIs one by one.

## clk\_register\_fixed\_rate

clock There are different types, some clock frequency is fixed, non-adjustable, for example, an external crystal oscillator, the frequency is fixed (24M / 25M). This type of clock is fixed\_rate clock.

fixed\_rate Clock has a fixed frequency , can not switch, can not adjust the frequency, can not be selected parent , the need to provide any clk\_ops back transfer function , is the simplest class of a Clock .

If you want to register this type of clock, direct calls this API, pass the appropriate parameters to those API to API. Details are as follows:

Header file: include/linux/clk-provider.h
Implementation file: drivers/clk/clk-fixed-rate.c

```
* DOC: Basic clock implementations common to many platforms
* Each basic clock hardware type is comprised of a structure describing the
* clock hardware, implementations of the relevant callbacks in struct clk ops,
* unique flags for that hardware type, a registration function and an
* alternative macro for static initialization
*/
/**
* struct clk fixed rate - fixed-rate clock
* @ hw : handle between common and hardware-specific interfaces
* @fixed rate: constant frequency of clock
struct clk fixed rate {
    struct
                clk hw hw ;
   unsigned long fixed rate;
   unsigned long fixed accuracy;
    u8
           flags ;
};
extern const struct clk ops clk fixed rate ops ;
struct clk * clk_register_fixed_rate ( struct device * dev , const char * name
        const char * parent name , unsigned long flags ,
        unsigned long fixed rate );
struct clk *clk register fixed rate with accuracy ( struct device * dev ,
        const char \star name , const char \star parent name , unsigned long flags ,
        unsigned long fixed rate , unsigned long fixed accuracy );
```

```
void of_fixed_clk_setup ( struct device_node * np );
```

If want to register a fixed rate clock, except that you can in your own clock driver which calls manually clk\_register\_fixed\_rate addition, there is a more simple way, that is to use DTS.

You can describe a fixed rate clock in DTS as follows:

▶ **\*** ★ ★ key point is that compatible must be "fixed-clock "

- > "the Drivers / CLK / CLK-Fixed-rate.c" in of\_fixed\_clk\_setup will be responsible for matching the compatible, the C file is the clock subsystem implementation.
- of\_fixed\_clk\_setup will parse 3 parameters : clock-frequency , clock-accuracy , clock-output-names
  The clock-frequency is required, and the other 2 parameters are optional .

  After the parameters are parsed , clk\_register\_fixed\_rate\_with\_accuracy will be called to register a clock with the system .

### clk\_register\_gate

This type of clock can only be switched ( .enable/.disable callbacks will be provided ) and can be registered using the following interface :

Header file: include/linux/clk-provider.h Implementation file: drivers/clk/clk-gate.c

```
/**
* struct clk_gate - gating clock
*
* @ hw : handle between common and hardware-specific interfaces
* @reg: register controlling gate
* @bit_idx: single bit controlling gate
* @flags: hardware-specific flags
* @lock: register lock
*
* Clock which can gate its output. Implements .enable & .disable
*
* Flags:
* CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
* enable the clock. Setting this flag does the opposite: setting the bit
* disable the clock and clearing it enables the clock
* CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
* of this register, and mask of gate bits are in higher 16-bit of this
```

```
* register . While setting the gate bits, higher 16-bit should also be
 * updated to indicate changing gate bits.
struct clk gate {
   struct clk hw hw ;
   void iomem * reg;
   u8 bit idx ;
            flags ;
   spinlock t * lock;
};
#define CLK GATE SET TO DISABLE
                                  BIT( 0)
#define CLK GATE HIWORD MASK
                                  BIT(1)
extern const struct clk ops clk gate ops ;
struct clk * clk_register_gate ( struct device * dev , const char * name ,
        const char * parent name , unsigned long flags ,
       void iomem * reg , u8 bit idx ,
       u8 clk gate flags , spinlock t * lock );
void clk unregister gate ( struct clk * clk );
```

#### clk\_register\_gate, its parameter list is as follows:

- > name: the name of the clock
- parent name: the name of the parent clock, if not, leave it blank
- ▶ flags: Refer to the description of flags in the struct clk\_hw structure in section 3.3
- reg: The register address (virtual address) that controls the clock switch
- bit\_idx : REG in , first several bit control clock opening / off
- > clk\_gate\_flags : gate clock unique parameter . One of the optional values is CLK\_GATE\_SET\_TO\_DISABLE , which means 1 means on or 0 means on , similar to flip bit .
- **>** Lock: If the clock needs to switch the mutex, may provide one the spinlock.

The clock subsystem does not define a DTS processing method similar to the fixed rate clock.

If you want to borrow DTS, it is also very simple. As follows:

```
ehrpwm1_tbclk : ehrpwm1_tbclk@44e10664 {
    #clock-cells = <0>;
    compatible = "ti,gate-clock" ;
    clocks = <& 14ls_gclk >;
    ti , bit - shift = < 1 >;
    reg = < 0x0664 >;
};
```

Note that it's compatible, own realization of a driver, that matches this compatible. Then the driver parses inside DTS relevant parameters and call clk\_register\_gate API can.

# clk\_register\_divider / clk\_register\_divider\_table

This type of clock can set the frequency division value (thus providing .recalc\_rate/.set\_rate/.round\_rate callbacks), which can be registered through the following two interfaces:

Header file: include/linux/clk-provider.h Implementation file: drivers/clk/clk-divider.c

```
/**
* struct clk divider - adjustable divider clock
* @ hw : handle between common and hardware-specific interfaces
* @reg: register containing the divider
* @shift: shift to the divider bit field
* @width: width of the divider bit field
* @table: array of value/divider pairs, last entry should have div = 0
* @lock: register lock
* Clock with an adjustable divider affecting its output frequency. Implements
* .recalc rate, .set rate and .round rate
* Flags:
* CLK DIVIDER ONE BASED - by default the divisor is the value read from the
 ^{\star} register plus one. If CLK DIVIDER ONE BASED is set then the divider is
 * the raw value read from the register, with the value of zero considered
 * invalid , unless CLK DIVIDER ALLOW ZERO is set.
* CLK DIVIDER POWER OF TWO - clock divisor is 2 raised to the value read from
 * the hardware register
* CLK DIVIDER ALLOW ZERO - Allow zero divisors. For dividers which have
 * CLK DIVIDER ONE BASED set, it is possible to end up with a zero divisor.
 * Some hardware implementations gracefully handle this case and allow a
 * zero divisor by not modifying their input clock
 * ( divide by one / bypass).
* CLK DIVIDER HIWORD MASK - The divider settings are only in lower 16-bit
 * of this register, and mask of divider bits are in higher 16-bit of this
 * register . While setting the divider bits, higher 16-bit should also be
 * updated to indicate changing divider bits.
* CLK DIVIDER ROUND CLOSEST - Makes the best calculated divider to be rounded
 * to the closest integer instead of the up one.
* CLK DIVIDER READ ONLY - The divider settings are preconfigured and should
 * not be changed by the clock framework.
*/
struct clk divider {
   struct clk hw hw ;
   void iomem * reg;
   u8
           shift ;
   u8
           width ;
   u8
            flags ;
```

```
const struct clk div table * table ;
    spinlock t * lock;
   u32
         context ;
};
#define CLK DIVIDER ONE BASED
                                  BIT( 0)
#define CLK DIVIDER POWER OF TWO BIT( 1)
#define CLK DIVIDER ALLOW ZERO
                                  BIT(2)
#define CLK DIVIDER HIWORD MASK
                                   BIT( 3)
#define CLK DIVIDER ROUND CLOSEST BIT( 4)
#define CLK DIVIDER READ ONLY
                                   BIT(5)
extern const struct clk ops clk divider ops ;
unsigned long divider recalc rate ( struct clk hw * hw , unsigned long
parent rate ,
        unsigned int val , const struct clk div table * table ,
        unsigned long flags );
long divider round rate ( struct clk hw \star hw , unsigned long rate ,
        unsigned long * prate , const struct clk div table * table ,
        u8 width , unsigned long flags );
int divider get val ( unsigned long rate , unsigned long parent_rate ,
       const struct clk div table * table , u8 width ,
       unsigned long flags );
struct clk * clk register divider ( struct device * dev , const char * name ,
       const char * parent name , unsigned long flags ,
       void iomem * reg , u8 shift , u8 width ,
       u8 clk divider flags , spinlock t * lock );
struct clk * clk register divider table ( struct device * dev , const char *
name ,
       const char * parent name , unsigned long flags ,
       void iomem * reg , u8 shift , u8 width ,
       u8 clk divider flags , const struct clk div table \star table ,
        spinlock t * lock );
void clk unregister divider ( struct clk * clk );
```

**clk\_register\_divider**: This interface is used to register the clock of the division ratio rule

- reg: register to control clock frequency division ratio
- > shift: The shift of the bit that controls the frequency division ratio in the register
- > width: controlling the frequency division ratio of the bit digits, by default, the actual divider value is a register value plus 1.

If there are other exceptions, use the following the flag indication.

clk\_divider\_flags: Divider Clock unique Flag, include: CLK\_DIVIDER\_ONE\_BASED:
The actual divider value is the register value ( 0 is invalid unless the CLK\_DIVIDER\_ALLOW\_ZERO flag is set )

CLK\_DIVIDER\_POWER\_OF\_TWO:

The actual divider value is the value of the register to the power of 2

```
CLK DIVIDER ALLOW ZERO:
```

The divider value can be 0 (no change, depending on hardware support)

**clk\_register\_divider\_table**: This interface is used to register a clock with an irregular division ratio. Compared with the above interface, the difference is that the correspondence between the divider value and the register value is determined by a table. The prototype of the table is as follows:

```
struct clk_div_table {
   unsigned int val;
   unsigned int div;
};
```

val represents the register value, and div represents the corresponding frequency division value.

Similarly, the clock subsystem does not implement DTS related interfaces, but you can write your own driver to parse DTS and call API registration.

## clk\_register\_mux

This type clock can select multiple parent, as will be realized .get\_parent / .set\_parent / .recalc\_rate callback, can be registered by the following two interfaces:

Header file: include/linux/clk-provider.h
Implementation file: drivers/clk/ clk- mux.c

```
/**
 struct clk mux - multiplexer clock
* @ hw : handle between common and hardware-specific interfaces
* @reg: register controlling multiplexer
* @shift: shift to multiplexer bit field
* @width: width of mutliplexer bit field
* @flags: hardware-specific flags
 @lock: register lock
* Clock with multiple selectable parents. Implements .get parent, .set parent
 and .recalc rate
* Flags:
* CLK MUX INDEX ONE - register index starts at 1, not 0
* CLK MUX INDEX BIT - register index is a single bit (power of two)
* CLK MUX HIWORD MASK - The mux settings are only in lower 16-bit of this
 * register , and mask of mux bits are in higher 16-bit of this register.
 * While setting the mux bits, higher 16-bit should also be updated to
 * indicate changing mux bits.
* CLK MUX ROUND CLOSEST - Use the parent rate that is closest to the desired
  frequency .
```

```
struct clk mux {
   struct clk hw hw ;
   void iomem * reg;
   u32
          * table ;
   u32 mask;
   u8
           shift ;
   u8 flags;
   spinlock t * lock;
   u8 saved parent ;
};
#define CLK MUX INDEX ONE
                             BIT( 0)
#define CLK MUX INDEX BIT
                             BIT(1)
#define CLK MUX HIWORD MASK
                             BIT( 2)
#define CLK MUX READ ONLY
                             BIT(3) /* mux can't be changed */
#define CLK MUX ROUND CLOSEST
                                 BIT ( 4)
extern const struct clk ops clk mux ops ;
extern const struct clk ops clk mux ro ops ;
struct clk * clk_register_mux ( struct device * dev , const char * name ,
       const char ** parent names , u8 num parents , unsigned long flags ,
       void iomem * reg , u8 shift , u8 width ,
       u8 clk mux flags , spinlock t * lock );
struct clk * clk register mux table ( struct device * dev , const char * name ,
       const char ** parent names , u8 num parents , unsigned long flags ,
       void iomem * reg , u8 shift , u32 mask ,
       clk mux flags U8 , U32 * Table , spinlock t * Lock );
void clk unregister mux ( struct clk * clk );
```

clk\_register\_mux: This interface can register the clock of mux control comparison rules (similar to divider clock)

- > parent\_names : an array of strings, used to describe all possible parent clocks
- > num\_parents: the number of parent clocks
- > reg, shift, width: select the register, offset, and width of the parent
- Clk\_mux\_flags: MUX Clock unique flag
  CLK\_MUX\_INDEX\_ONE: register value instead from 0 starts, but from a start
  CLK\_MUX\_INDEX\_BIT: The register value is a power of 2

**clk\_register\_mux\_table**: This interface uses a table to register mux to control the irregular clock. The principle is similar to the divider clock and will not be described in detail.

Similarly, the clock subsystem does not implement DTS related interfaces, but you can write your own driver to parse DTS and call API registration.

## clk\_register\_fixed\_factor

This type clock having a fixed factor (i.e., multiplier and Divider ) , clock frequency is determined by the parent clock frequency , multiplied by MUL , divided  $\operatorname{div}$  , used for some of which have a fixed division factor of the clock

.

Since the parent clock frequency may be changed , and thus fix factor clock also to change the frequency , and therefore also provide  $.recalc_rate / .set_rate / .round_rate$  the callback .

It can be registered through the following interface:

Header file: include/linux/clk-provider.h

Implementation file: drivers/clk/ clk-fixed-factor.c

```
void of fixed factor clk setup ( struct device node * node );
/**
* struct clk fixed factor - fixed multiplier and divider clock
* @ hw : handle between common and hardware-specific interfaces
* @mult: multiplier
* @div: divider
* Clock with a fixed multiplier and divider. The output frequency is the
* parent clock rate divided by div and multiplied by mult.
* Implements .recalc rate, .set rate and .round rate
*/
struct clk fixed factor {
   struct clk hw hw ;
   unsigned int mult;
    unsigned int
                  div ;
};
extern struct clk ops clk fixed factor ops ;
struct clk * clk register fixed factor ( struct device * dev , const char *
name ,
        const char * parent name , unsigned long flags ,
        unsigned int mult , unsigned int div );
```

The API parameters are relatively simple, so I won't say more.

In addition, clock subsystem also provides this type of clock of DTS interfaces.

The of\_fixed\_factor\_clk\_setup function in clk-fixed-factor.c will be responsible for parsing DTS. Regarding the matching rules and related parameters of DTS, take a look at the source code for yourself.

# clk\_register\_fractional\_divider

This type is very similar to the divider clock, the only difference is that it can support a finer granularity (decimals can be used to represent the frequency division factor). For example, clk = parent / 1.5

The API description is as follows:

Header file: include/linux/clk-provider.h

Implementation file: drivers/clk/ clk-fractional-divider.c

```
* struct clk fractional divider - adjustable fractional divider clock
* @ hw : handle between common and hardware-specific interfaces
* @req: register containing the divider
* @mshift: shift to the numerator bit field
* @mwidth: width of the numerator bit field
* @nshift: shift to the denominator bit field
* @nwidth: width of the denominator bit field
* @lock: register lock
* Clock with adjustable fractional divider affecting its output frequency.
* /
struct clk fractional divider {
    struct clk hw hw ;
   void __iomem * reg;
   u8
           mshift ;
   U32
           mmask ;
           nshift ;
    u8
    U32
           nMask ;
    u8
           flags ;
    spinlock t * lock;
};
extern const struct clk ops clk fractional divider ops ;
struct clk * clk register fractional divider ( struct device * dev ,
       const char * name , const char * parent name , unsigned long flags ,
       void iomem * reg , u8 mshift , u8 mwidth , u8 nshift , u8 nwidth ,
       u8 clk divider flags , spinlock_t * lock );
```

The clock subsystem does not provide related DTS analysis functions.

## clk\_register\_composite

As the name implies , it is a combination of mux , divider , gate and other clocks , which can be registered through the following interface :

Header file: include/linux/clk-provider.h

Implementation file: drivers/clk/ clk-composite.c

```
* struct clk composite - aggregate clock of mux, divider and gate clocks
* @ hw : handle between common and hardware-specific interfaces
* @mux hw: handle between composite and hardware-specific mux clock
* @rate hw: handle between composite and hardware-specific rate clock
* @gate hw: handle between composite and hardware-specific gate clock
* @mux ops: clock ops for mux
* @rate ops: clock ops for rate
* @gate ops: clock ops for gate
*/
struct clk composite {
   struct clk hw hw ;
   struct clk ops ops ;
   struct clk hw * mux hw;
   struct clk hw * rate hw;
    struct clk hw
                    * gate hw ;
   const struct clk ops
                            * mux ops ;
   const struct clk ops
                          * rate_ops ;
   const struct clk ops  * gate ops ;
};
struct clk * clk register composite ( struct device * dev , const char * name ,
       const char ** parent names , int num parents ,
       struct clk hw * mux hw , const struct clk ops * mux ops ,
        struct clk hw * rate hw , const struct clk ops * rate ops ,
        struct clk hw \star gate hw , const struct clk ops \star gate ops ,
        unsigned long flags );
```

Look a bit complicated, but understanding the above 1 to 5 class Clock, here only a coolie, be patient on it.

In addition, the clock subsystem does not provide related DTS analysis functions.

# clk\_register\_gpio\_gate

Think of a gpio as a gate clock. That is to say, you can control the gpio on / off through the clock subsystem , that is, control the GPIO output high / low level .

In some cases, some modules required by a GPIO to control the enable / prohibit, for example, a Bluetooth module. And you do not need to provide the clock to this module, the template itself has a crystal exist, you can give yourself for the clock.

This time we can put the GPIO abstracted into gpio gate clock, by means of clock subsystem, to control modules enable / disable.

Header file: include/linux/clk-provider.h

Implementation file: drivers/clk/ clk-gpio-gate.c

```
/***
* struct clk gpio gate - gpio gated clock
* @ hw : handle between common and hardware-specific interfaces
* @gpiod: gpio descriptor
* Clock with a gpio control for enabling and disabling the parent clock.
* Implements .enable, .disable and .is enabled
*/
struct clk gpio {
    struct clk hw hw ;
    struct gpio desc * gpiod ;
};
extern const struct clk ops clk gpio gate ops ;
struct clk * clk register gpio gate ( struct device * dev , const char * name ,
        const char \star parent name , unsigned gpio , bool active low ,
        unsigned long flags );
void of gpio clk gate setup ( struct device node * node );
```

The API parameters are relatively simple, so I wo n't say more.

In addition, clock subsystem also provides this type of clock of DTS interfaces.

#### xxx \_unregister

The above xxx\_register functions have corresponding xxx\_unregister.

unregister function prototype has mentioned in the above code, much to say here, are interested can read the source code itself.

# clk\_register\_clkdev

```
Header file: include/linux/clkdev.h
```

Implementation file: drivers/clk/ clk dev.c

```
Prototype:int clk register clkdev ( struct clk *, const char *, const char *, ...);
```

Above clk\_register\_xxx interfaces will be the clock subsystem register a clock, and return to a representative of the clock of the struct clk structure.

The role of clk register clkdev is to add the returned struct clk to a certain pool.

The pond is actually a linked list of friends, the list defined in clkdev.c inside.

In the pool, name is mainly used as a keyword to distinguish different clk.

When the consumer end want to query a clk time, attempts from inside this list by clock name to retrieve.

## of\_clk\_add\_provider

Header file: include/linux/clk-provider.h Implementation file: drivers/clk/clk.c

Prototype:

The main purpose of this API is also to add the obtained struct clk structure to a pool .

The pond is also a list, defined in clk.c inside.

Above the pond difference is that, here is device node as a key to distinguish between different clk.

When the consumer end want to query a clk time, will be in DTS node inside through Clocks = <& xxxx > to refer to a clock.

By referring to the phandle of this clock , you can find the corresponding device\_node. Then you can retrieve the required clk from the pool through device node .

In fact, these two pools correspond to the two ways on our consumer side: one is to obtain clk by name without DTS; the other is to use DTS.

As the Linux kernel vigorously promotes DTS, the second method will gradually become the mainstream .

# 3. clock core — how to manage Clocks

## 4.1 Introduction

In Chapter 3, we described one of the functions of the clock subsystem: providing a registration interface to the underlying clock driver.

In this chapter, we describe the second function of the clock subsystem: how to manage these clocks.

When the clock driver registers a clock with the subsystem, a data structure is created inside the subsystem to represent the clock. This data structure was mentioned earlier, which is struct clk.

A struct clk corresponds to a clock. So far , we have not seen the true face of this data structure! This chapter will focus on this data structure , fully understand it , and you will be in this chapter .

# 4.2 Main data structure

#### struct clk

The structure is defined in a C file: drivers/clk/clk.c

| struct clk                  | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| struct clk_core *core       | clk_core is a private data structure of the clock core layer, which is described in detail b elow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| const char *dev_id          | The name of the device using the clk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| const char *con_id          | connection ID string on device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| unsigned long min_rate      | Minimum rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| unsigned long max_rate      | Maximum rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| struct hlist_node clks_node | This structure somewhat subverts a point of this article, that is: a struct clk structure co rresponds to a specific clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                             | After carefully reading the source code found , the original whenever one driver tries to acquire a clock time , clock subsystem creates a struct clk.  For example, assume there is a clock, the name is pll_clk. GPIO, SPI, I2C these . 3 module s are used in this PLL_CLK as the operating clock .  Then the clock subsystem core layer will have a clk_core used to describe pll_clk, when ever GPIO / SPI / I2C the driver first attempt to get pll_clk time , clock subsystem creates a struct clk structure , and the creation of the struct clk return For the corresponding driver .  The dev_id and con_id of the clk structure are specified by the corresponding driver . |
|                             | However, for simplicity, we tentatively in this article a struct clk corresponds to a clock it, understand it will not be anything unusual.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### struct clk\_core

As we said earlier, a struct clk represents a clock. A clk\_core and clock have a one-to-one correspondence. So what is the difference between the two?

struct clk more like external interface, such as when the provider to clock time Subsystem registration, it will get a struct clk \* return result; when the consumer wants to use a clock time, will be the first to obtain struct clk \* This structure.

struct  $clk\_core$  is clock a private data structure subsystem core layer , the core layer described generation of a specific clock. Provider or consumer without touching this data structure .

The structure is defined in a C file: drivers/clk/clk.c

| struct clk_core  | Comment                                                                                 |
|------------------|-----------------------------------------------------------------------------------------|
| const char *name | The name of this clock , the provider will provide the name of the clock when registeri |
|                  | ng                                                                                      |

| const struct clk_ops *ops    | Operate the ops of this clock , the provider will provide the ops of the clock when regist                                                                                                                                                                                                                                                                                                                          |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | ering                                                                                                                                                                                                                                                                                                                                                                                                               |
| struct clk_hw *hw            | The clk_hw structure provided by the provider                                                                                                                                                                                                                                                                                                                                                                       |
| struct module *owner         |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| struct clk_core *parent      | A clock may have multiple parents, but only one parent is valid at the same time.                                                                                                                                                                                                                                                                                                                                   |
|                              | This points to the clk_core corresponding to the valid parent clock                                                                                                                                                                                                                                                                                                                                                 |
| const char **parent_names    | The names of all optional parent clocks                                                                                                                                                                                                                                                                                                                                                                             |
| struct clk_core **parents    | Clk_core of all optional parent clocks                                                                                                                                                                                                                                                                                                                                                                              |
| u8 num_parents               | How many parents                                                                                                                                                                                                                                                                                                                                                                                                    |
| u8 new_parent_index          | You can understand all parents as an array , and index corresponds to an element of the array                                                                                                                                                                                                                                                                                                                       |
| unsigned long rate           | clock 's rate                                                                                                                                                                                                                                                                                                                                                                                                       |
| unsigned long req_rate       | The rate required by the consumer                                                                                                                                                                                                                                                                                                                                                                                   |
| unsigned long new_rate       | New rate                                                                                                                                                                                                                                                                                                                                                                                                            |
| struct clk_core *new_parent  | New parent                                                                                                                                                                                                                                                                                                                                                                                                          |
| struct clk_core *new_child   | New child                                                                                                                                                                                                                                                                                                                                                                                                           |
| unsigned long flags          | This clock of flags, an optional flag in 3.3 Jie " struct clk_init_data have introduced" in the                                                                                                                                                                                                                                                                                                                     |
| unsigned int enable_count    | Number of enabled                                                                                                                                                                                                                                                                                                                                                                                                   |
| u nsigned int prepare_count  | It is prepare times                                                                                                                                                                                                                                                                                                                                                                                                 |
| unsigned long accuracy       | The current accuracy of this clock , The clock accuracy is expressed in ppb (parts per bill ion)                                                                                                                                                                                                                                                                                                                    |
| int phase                    | The current phase of this clock , the value range is 0 – 359                                                                                                                                                                                                                                                                                                                                                        |
| struct hlist_head children   | List head , to mount this clock all children                                                                                                                                                                                                                                                                                                                                                                        |
| struct hlist_node child_node | Linked list node , used to hook the clock to the children linked list of the corresponding parent                                                                                                                                                                                                                                                                                                                   |
| struct hlist_node debug_node | List node , and debugfs related                                                                                                                                                                                                                                                                                                                                                                                     |
| struct hlist_head clks       | A struct clk_core may correspond to multiple struct clks , and this linked list head is connected to all clks.  For the relationship between struct clk_core and struct clk , see the description of section 4.2 " struct clk "                                                                                                                                                                                     |
| unsigned int notifier_count  | The kernel notification chain mechanism is related.  When other modules in the kernel want to know a change of a clock ( such as a change in frequency, etc. ), they can register with the notification chain of this clock. In this way, when the clock changes, a notification will be sent to all modules on the notification chain.  notifier_count represents how many modules have registered with this clock |
| struct dentry *dentry        | debugfs related                                                                                                                                                                                                                                                                                                                                                                                                     |
| struct kref ref              | Reference count                                                                                                                                                                                                                                                                                                                                                                                                     |

# 4.3 Key code analysis

## clk\_register

We in 3.4 section describes the clock subsystem provides to the provider of the total end of the multiclk\_register\_xxx functions. These functions are to clk\_register package, it is basically clk\_register.

Therefore, we only focus on this API in this chapter, and other APIs who are interested can read the source code by themselves.

Before beginning the analysis , combined with the contents explained before , you can guess clk\_register what things will do it ?

First, it has to create two data structures, struct clk and struct clk\_core.

Then , it has to maintain the clk\_core tree relationship , just like the hardware form of the clock number :

One or more ROOT\_CLOCK, ROOT\_CLOCK no parent, mounted below are children, children below the mount in children.

Why such a tree structure to maintain it? Because we operate in a clk time, often saying the parent about: for example, can make a clk, must ensure that its parent is also enabled; or the parent 's rate change, that its children 's rate could change. Therefore clock subsystem must maintain good tree structure, in order to facilitate the processing of these correlations.

#### Let's take a look at the code below:

Implementation file: drivers/clk/clk.c

```
/**
* clk register - allocate a new clock, register it and return an opaque cookie
* @dev: device that is registering this clock
* @ hw : link to hardware-specific clock data
* clk register is the primary interface for populating the clock tree with new
* clock nodes. It returns a pointer to the newly allocated struct clk which
* cannot be dereferenced by driver code but may be used in conjuction with the
* rest of the clock API. In the event of an error clk register will return an
* error code; drivers must test for an error code after calling clk register.
struct clk * clk register ( struct device * dev , struct clk hw * hw )
   int i , ret ;
   struct clk core * clk ;
   clk = kzalloc ( sizeof (* clk ), GFP KERNEL );
   if (! clk ) {
       pr_ err ( "%s: could not allocate clk\n" , __func__ );
       ret = - ENOMEM ;
       goto fail_out ;
   }
   clk -> name = kstrdup_const ( hw -> init -> name , GFP_KERNEL );
   if (! clk -> name ) {
```

```
pr_ err ( "%s: could not allocate clk->name\n" , __func__ );
    ret = - ENOMEM ;
    goto fail name ;
clk -> ops = hw -> init -> ops ;
if ( dev && dev -> driver )
    clk -> owner = dev -> driver -> owner ;
clk \rightarrow hw = hw ;
clk -> flags = hw -> init -> flags ;
clk -> num parents = hw -> init -> num parents ;
hw \rightarrow core = clk;
/* allocate local copy in case parent names is initdata */
clk -> parent_names = kcalloc ( clk -> num_parents , sizeof ( char *),
                GFP KERNEL );
if (! clk -> parent_names ) {
    pr err ( "%s: could not allocate clk->parent names\n", func );
    ret = - ENOMEM ;
   goto fail parent names ;
}
/* copy each string name in case parent_names is __initdata */
for ( i = 0 ; i < clk \rightarrow num parents ; <math>i \leftrightarrow j {
    clk -> parent_names [ i ] = kstrdup_const ( hw -> init -> parent_names [ i ],
                     GFP KERNEL );
    if (! clk -> parent_names [ i ]) {
        pr_ err ( "%s: could not copy parent_names\n" , __func__ );
        ret = - ENOMEM ;
        goto fail_parent_names_copy ;
    }
}
INIT_HLIST_ HEAD ( & clk -> clks );
hw -> clk = \_clk_create_clk ( hw , NULL , NULL );
if ( IS ERR ( hw -> clk )) {
    pr_ err ( "%s: could not allocate per-user clk\n" , __func__ );
   ret = PTR ERR ( hw -> clk );
    goto fail_parent_names_copy ;
}
ret = __clk_init ( dev , hw -> clk );
if (! ret )
```

```
return hw -> clk;

__clk_free_ clk ( hw -> clk );
hw -> clk = NULL;

fail_parent_names_copy :
    while (- i >= 0 )
        kfree_ const ( clk -> parent_names [ i ]);
    kfree ( clk -> parent_names );

fail_parent_names :
    kfree_ const ( clk -> name );

fail_name :
    kfree ( clk );

fail_out :
    return ERR_PTR ( ret );
}

EXPORT_SYMBOL_ GPL ( clk_register );
```

The logic of the above code is relatively simple:

- > First , create clk\_core structure , and then use the provider supplied clk\_hw, filling clk\_core each word segment .
- > Then, call\_\_clk\_create\_clk, the struct clk structure will be created in \_\_clk\_create\_clk and its related fields will be initialized. clk\_register will return a struct clk\* structure pointer to the provider, and this clk\* is created here.

Below we will introduce the function clk create clk separately.

> Finally, calls \_\_clk\_init , in \_\_clk\_init which will deal with clk\_core tree relationship between .

Below we will introduce the \_\_clk\_init function separately .

# \_\_clk\_create\_clk

This API will create a struct clk structure.

To understand the details of this API , you must first clarify the relationship between struct clk and struct clk core .

We have already introduced the relationship between clk and clk\_core in section 4.2 "struct clk\_core", you can look back .

Here we are doing further explanation .

Remember the two structures of struct file and struct inode that we introduced in the article "Character Device Drivers"? Inode physically represents a file, and a file corresponds to only one inode; file represents an open file, file When it is opened several times, there will be several files.

clk and clk\_core relationship with the above very type, clk\_core representatives on a hardware clock, a clock corresponds to a unique a clk\_core; and clk represents the use of the clock, such as GPIO driver you want to get a clock, it will get a struct clk, SPI driver wants to get the same clock, it will also get a struct clk, in addition, when this clock the provider to clock time subsystem registration, provider will get a struct clk.

Next, let's look at the code details:

```
struct clk * clk create clk ( struct clk hw * hw , const char * dev id ,
                 const char * con id )
{
    struct clk * clk ;
    /* This is to allow this function to be chained to others */
   if (! hw || IS ERR ( hw ))
        return ( struct clk *) hw ;
   clk = kzalloc ( sizeof (* clk ), GFP KERNEL );
   if (! clk )
        return ERR PTR (- ENOMEM );
   clk -> core = hw -> core ;
    clk -> dev id = dev id ;
   clk -> con id = con id ;
   clk -> max rate = ULONG MAX ;
   clk prepare lock ( );
   hlist add head ( & clk -> clks node , & hw -> core -> clks );
   clk prepare unlock ();
   return clk ;
}
```

The logic is relatively simple:

> first create a struct clk structure, then the relevant parameter initialization structure, and finally put this struct clk mount clk\_core of clks head of the list below.

### \_\_clk\_init

This API is mainly deal with clock tree relationship between .

When any clock calls the clk\_register interface to register,  $\_$ clk\_init will be responsible for placing the clock in the proper position of the tree structure.

The code details are as follows:

```
1 : /**
2: * __clk_init - initialize the data structures in a struct clk
3: * @dev: device initializing this clk, placeholder for now
4: * @clk: clk being initialized
5: *
6: * Initializes the lists in struct clk, queries the hardware for the
7: * parent and rate and sets them both.
8: */
9 :int __clk_ init ( struct device * dev , struct clk * clk )
10 : {
```

```
11 : int i , ret = 0 ;
 12 : struct clk * orphan ;
 13 : struct hlist node * tmp2 ;
 14:
 15 : if ( ! Clk )
 16 : return - EINVAL ;
 17:
        clk prepare lock ( );
 20 : /* check to see if a clock with this name is already registered */
 21 : if ( clk lookup ( clk -> name )) {
                     pr debug ( "%s: clk %s already initialized\n" ,
 twenty two :
                     __func__ , clk -> name );
 23:
 twenty four :
                      ret = - EEXIST ;
 25 : goto out ;
 26 : }
 27:
 28 : /* check that clk ops are sane. See Documentation/clk.txt */
 29 : if ( clk -> ops -> set rate &&
 30 : !( clk -> ops -> round rate && clk -> ops -> recalc rate ))
{
                     pr warning ( "%s: %s must implement .round rate &
  31 :
.recalc rate\n" ,
                       func , clk -> name );
 32 :
 33 :
             ret =- EINVAL ;
 34 :
            goto out ;
 35 : }
 36:
 37 [ : IF ( CLK -> OPS -> set parent & & ! CLK -> OPS -> get parent ) {
  38 :
                     pr warning ( "%s: %s must implement .get parent &
.set parent\n" ,
                      __func__ , clk -> name );
 39:
        ret = - EINVAL ;
 41 : goto out ;
 42 : }
 43:
 44 : /* throw a WARN if any entries in parent names are NULL */
 45 : for ( i = 0 ; i < clk -> num parents ; <math>i ++)
 46 : WARN ( ! CLK -> parent names
                                         [ I ],
                     "%s: invalid NULL in %s's .parent names\n",
 47 :
 48:
                      __func__ , clk -> name );
 49:
 50: /*
 51: * Allocate an array of struct clk *'s to avoid unnecessary string
 52: * look-ups of clk's possible parents. This can fail for clocks passed
```

```
53: * in to clk init during early boot; thus any access to clk-> parents[]
  54: * must always check for a NULL pointer and try to populate it if
  55: * necessary.
  56: *
  57: * If clk->parents is not NULL we skip this entire block. This allows
  58: * for clock drivers to statically initialize clk->parents.
 59: */
  60 : IF ( CLK -> num parents > . 1 & & ! CLK -> Parents ) {
                clk -> parents = kzalloc ( ( sizeof ( struct clk *) * clk ->
num parents ),
 62:
                      GFP KERNEL );
  63: /*
  64: * clk lookup returns NULL for parents that have not been
  65: * clk init'd; thus any access to clk-> parents[] must check
  66: * for a NULL pointer. We can always perform lazy lookups for
  67: * missing parents later on.
  68: */
  69 : if ( clk -> parents )
 70 : for ( i = 0 ; i < clk -> num parents ; <math>i ++)
 71:
                      clk -> parents [ i ] =
  72:
                            clk lookup ( clk -> parent names [ i ]);
  73 : }
  74:
         clk -> parent = clk init parent ( clk );
  76:
 77 : /*
 78: * Populate clk->parent if parent has already been clk init'd. If
  79: * parent has not yet been clk init'd then place clk in the orphan
  80: * list. If clk has set the CLK IS ROOT flag then place it in the root
  81: * clk list.
  82: *
  83: * Every time a new clk is clk init'd then we walk the list of orphan
  84: * clocks and re-parent any that are children of the clock currently
  85: * being clk init'd.
  86: */
  87 : if ( clk -> parent )
               hlist add head ( & clk -> child node ,
  89 : & clk -> parent -> children );
  90 : else if ( clk -> flags & CLK IS ROOT )
               hlist add head ( & clk -> child node , & clk root list );
  92 : else
              hlist add head ( & clk -> child_node , & clk_orphan_list );
  93:
  94:
  95: /*
  96: * Set clk's rate. The preferred method is to use .recalc rate. For
```

```
97: * simple clocks and lazy developers the default fallback is to use the
  98: * parent's rate. If a clock doesn't have a parent (or is orphaned)
  99: * then rate is set to zero.
100: */
 101 : if ( clk -> ops -> recalc rate )
               clk -> rate = clk -> ops -> recalc rate ( clk -> hw ,
 103:
                        clk get rate ( clk -> parent ));
 104 : else if ( clk -> parent )
 105:
               clk -> rate = clk -> parent -> rate ;
 106 : else
           clk \rightarrow rate = 0;
 107 :
 108:
 109 : /*
110: * walk the list of orphan clocks and reparent any that are children of
111: * this clock
112: */
            hlist for each entry safe ( orphan , tmp2 , & clk orphan list ,
113 :
child node ) {
 114 : if ( orphan -> ops -> get parent ) {
                    i = orphan -> ops -> get parent ( orphan -> hw );
 115 :
 116 : if ( ! Strcmp ( clk -> name , orphan -> parent names [ i ]))
 117:
                        clk reparent ( orphan , clk );
 118 : continue ;
 119 : }
 120:
 121 : for ( i = 0 ; i < orphan \rightarrow num parents ; <math>i \leftrightarrow ++)
 122 : if ( ! Strcmp ( clk -> name , orphan -> parent names [ i ]))
123 :
                        clk reparent ( orphan , clk );
 124 : break ;
 125 : }
 126 : }
 127 :
129: * optional platform-specific magic
130: *
131: * The .init callback is not used by any of the basic clock types, but
132: * exists for weird hardware that must perform initialization magic.
133: * Please consider other ways of solving initialization problems before
134: * using this callback, as it's use is discouraged.
135: */
136 : if ( clk -> ops -> init )
 137 :
               clk -> ops -> init ( clk -> hw );
 138 :
          clk debug register ( clk );
 139 :
```

The logic of this piece of code is very complicated, and the main things it does are as follows:

- > 20~26 lines, call the \_\_clk\_lookup interface with the clock name as the parameter to find out whether there is a clock with the same name registered, if there is, an error will be returned. It can be seen, clock Framework to name uniquely identifies a clock, and therefore can not have the same name as the clock exists
- > 28~42 lines, check the integrity of clk ops , for example: if the set\_rate interface is provided, the round\_rate and recalc rate interfaces must be provided; if the set\_parent is provided, it must be provided get parent
- > 50 ~ 73 is OK, assign a struct clk \* type of array, the cache clock of Parents clock . The specific method is to find the corresponding struct clk pointer according to parents name
- Line 75 , get the current parent clock and save it in the parent pointer. For details, please refer to the following "Explanation 2"
- Line 77~93 , according to the characteristics of the clock , add it to one of the three linked lists of clk\_root\_list , clk orphan list, or parent->children . For details, please refer to "Explanation 1 " below " for
- ➤ Line 95~107, calculate the initial rate of the clock, please refer to the following "Explanation 3" for details
- $\succ$  109 ~ 126 lines, attempts reparent all current orphan (orphan ) Clock , specifically refer to the following "Description 4"
- > 128~137 lines, if the clock ops provides an init interface, execute it (as can be seen from the comments, the kernel does not recommend providing an init interface)

#### **Description 1**: clock Management and query of

The clock framework has 2 global linked lists: clk\_root\_list and clk\_orphan\_list . All set CLK\_IS\_ROOT properties clock hangs in clk\_root\_list in. Other Clock , if there is valid a parent , will be linked to the parent "of Children " linked list, if there is no valid the parent , will hang clk orphan list in.

When querying ( what the clk lookup interface does), search in turn:

```
clk_root_list->root_clk->children->child's children
clk_orphan_list->orphan_clk->children->child's children
```

Can

#### Note 2 : The current parent clock selection ( $\_$ clk $\_$ init $\_$ parent )

For no parent , or only . 1 th parent of the clock , it is relatively simple, is set to NULL , or according to the parent name obtained parent of struct clk contact pointer.

For a plurality of parent 's Clock , must provide .get\_parent ops , the ops for the current hardware configuration, such as a register value, all used to return the current parent of the index (i.e., the first of several parent ). Then according to the index , take out the struct clk pointer corresponding to the parent clock as the current parent .

#### Note 3: Initial rate calculation of clock

For the clock that provides .recalc\_rate ops , the ops is first used to obtain the initial rate . If it is not provided, give the second best option and use the rate of the parent clock directly . Finally, if the clock has no parent , the initial rate can only be selected as 0

.recalc\_rate ops function, based parent clock of the rate of input parameters, based on the current configuration of hardware such as register values obtained by calculation itself rate value

#### Note 4 : The reparent of orphan clocks

In some cases, the child clock will be registered before the parent clock . At this time, the child will become the orphan clock and be adopted in the clk\_orphan\_list .

Whenever a new clock is registered, the kernel will check whether the clock is the parent of a certain orphan. If it is, it will remove the orphan from clk\_orphan\_list and place it in the arms of the newly registered clock. This is reparent the function of , and its processing logic is:

- > traversal orphan List , if orphan provided .get\_parent ops , through the ops get the current parent of the index , and from parent\_names removed in the parent 's name , and then the new registration clock name comparison, if the same, Oh, found parent of , Execute clk reparent for subsequent operations
- > If no .get\_parent OPS , can only be traversed own parent\_names , and check for new registrations clock match, if there is, do \_\_clk\_reparent , subsequent operation
- List and hang it on the newly registered clock.

  Then call \_\_clk\_recalc\_rates to recalculate the rate of itself and all its children. The calculation process and the above clock rate is similar to setting

# 4. clock consumer — how to use Clocks

# 5.1 Introduction

clock subsystem manages clocks ultimate goal, is to make device driver can easily obtain and use these clocks.

We know that the clock subsystem uses a struct clk structure to abstract a certain one clock.

When the device driver to operate a certain clock time, it needs to do two things:

- First, get the clock. Also called clk\_get.
- Then, operate this clock. Such as clk\_prepare / clk\_enable / clk\_disable / clk\_set\_rate / ...

For example, take the GPIO controller as an example. From a hardware perspective, the GPIO controller needs a working clock. Therefore, in the probe function of the platform\_driver of the GPIO controller, you need to operate this clock.

The first step of the operation is to obtain the clock. There are two ways to obtain the clock:

The first is by direct name acquired , for example, assumed known GPIO controller operation clock name is "gpio\_clk", then we can probe the function by which clk\_get (& Device , "gpio\_clk") obtained in this way .

Another way is to say that for the GPIO controller, we will have a platfor m\_device, which describes the resources of the GPIO controller, that is, the register address, the interrupt number and so on. The working clock of the GPIO controller is also a kind of Resources, can we describe this resource together in platform\_device?

The answer is yes . platform\_device is now described in DTS , so the DTS of this GPIO controller can be written like this :

```
gpio: gpio-controller@xxxx {
```

```
compatible = " yyyy " ;
    reg = < ... . ... >;
    ...
    clocks = <&theclock>; /* Specify / reference a certain clock*/
}
```

We use the property clocks to describe clock resources.

The corresponding platform\_driver the probe function which , we can just by clk\_get (& Device , NULL ) in this manner for the desired clock.

In this way, we only need to know the platform\_device, and then we can find the corresponding DTS node through it, and then we can get the corresponding clock resource through the "clocks" property of the DTS node.

Acquired clk later, you can pass clock subsystem provides the API to operate clk up.

clock subsystem provides to the consumer side APIs are defined in the header include / linux / clk.h inside .

In the following chapters, we will introduce these APIs in two parts.

Section 5.2 introduces APIs related to obtaining clk.

Section 5.3 introduces APIs related to operating clk.

## 5.2 APIs - Get clk

Header file: include/linux/clk.h

Implementation file: drivers/clk/clkdev.c

The two main APIs:

```
struct clk * clk_get ( struct device * dev , const char * id );
struct clk * devm_clk_get ( struct device * dev , const char * id );
```

devm\_clk\_get is the devm version of clk\_get. It is used to automatically release resources . We have introduced it in the article ``Device Model", so I wo n't talk about it here .

In addition to these two most used API addition, there are other API, as follows:

```
struct clk * clk_get_sys ( const char * dev_id , const char * con_id )
struct clk * of_clk_get ( struct device_node * np , int index );
struct clk * of_clk_get_by_name ( struct device_node * np , const char * name
);
struct clk * of_clk_get_from_provider ( struct of_phandle_args * clkspec );
```

clk\_get is equivalent to a general logic, it will call the above APIs according to different situations. In actual code, basically we only use clk\_get or devm\_clk\_get.

Next, we will take a closer look at the internal logic of clk\_get.

### clk\_get / devm\_clk\_get

Header file: include/linux/clk.h

Implementation file: drivers/clk/clkdev.c

```
Prototype:struct clk \star clk get ( struct device \star dev , const char \star id );
```

The API main role is in accordance with the parameters, from clock acquisition subsystem in clk to the consumer, then the consumer can operate the clk up. Thus the API return value is used to describe a clock data structure: struct clk.

The code details are as follows:

```
struct clk * clk_get ( struct device * dev , const char * con_id )
{
    const char * dev_id = dev ? dev_ name ( dev ) : NULL ;
    struct clk * clk ;

    if ( dev ) {
        clk = __of_clk_get_by_name ( dev -> of_node , dev_id , con_id );
        if (! IS_ERR ( clk ) || PTR_ERR ( clk ) == - EPROBE_DEFER )
            return clk ;
    }

    return clk_get_sys ( dev_id , con_id );
}

EXPORT_ SYMBOL ( clk_get );
```

If you have fully understood the system block diagram in section 2.3, then the logic here is very simple:

- If dev is not empty, then take dev->of\_node as the parameter, call the of\_XXX set, and query a clk from the pool of LIST\_HEAD ( of\_clk\_providers ).
  - If the query is found , the clk is returned . This situation actually corresponds to the DTS node method described in Section 5.1 .
- ➤ If the above does not get to clk, then call clk\_get\_sys, from LIST\_HEAD (clocks) inquiry into this pool inside clk. Keyword query is con\_id, in fact, it is the clock of \_\_name.

# 5.3 APIs - Operation clk

Header file: include/linux/clk.h

Implementation file: drivers/clk/clk.c

```
1: int clk_ prepare ( struct clk * clk )
2: void clk_ unprepare ( struct clk * clk )
3:
4: static inline int clk_ enable ( struct clk * clk )
5: static inline void clk_ disable ( struct clk * clk )
6:
7: static inline unsigned long clk_get_ rate ( struct clk * clk )
8: static inline int clk_set_ rate ( struct clk * clk , unsigned long rate )
9: static inline long clk_round_ rate ( struct clk * clk , unsigned long rate )
10:
11: static inline int clk_set_ parent ( struct clk * clk , struct clk * parent )
```

```
12 : static inline struct clk * clk_get_ parent ( struct clk * clk )
13 :
14 : static inline int clk_prepare_ enable ( struct clk * clk )
15 : static inline void clk_disable_ unprepare ( struct clk * clk )
```

- > clk enable/clk disable : start / stop clock . No sleep
- clk\_prepare/clk\_unprepare : preparation work before starting clock / aftermath work after stopping clock .
  May sleep
- clk\_set\_parent / clk\_get\_parent : get / select clock of the parent clock
- > clk\_prepare\_enable : The clk\_prepare and clk\_enable combined, calling together
- clk\_disable\_unprepare : The clk\_disable and clk\_unprepare combined, calling together

#### PREPARE / unprepare , you enable / disable description :

The essence of these two sets of APIs is to divide the start / stop of the clock into two stages, atomic and non-atomic, to facilitate implementation and call.

Therefore, the above-mentioned "won't sleep / may sleep" has two meanings:

First, tell the underlying Clock Driver , please sleep may cause the operation, put prepare / unprepare implemented, must not put enable / disable the

Second, a reminder to use the upper clock is Driver , calling prepare / unprepare could sleep when the interface Oh, do not be in atomic context (for example, interrupt processing) call Oh, and calls enable / disable interfaces can be assured.

In addition, why does the clock switch need to sleep? Here is an example, such as enable PLL clk , after starting the PLL , you need to wait for it to stabilize. The PLL settling time is very long, this time put CPU surrender (the process of sleep), otherwise wasted CPU .

Finally, why is there a combined <code>clk\_prepare\_enable/clk\_disable\_unprepare</code> interface? If the caller can ensure that it is called in a non-atomic context, you can call <code>prepare/enable</code> and <code>disable/unprepared</code> in sequence. For simplicity, the <code>framework</code> helps to encapsulate these two interfaces.

# 5.4 Other APIs

Header file: include/linux/clk.h

Implementation file: drivers/clk/clk.c

```
1 : int clk_notifier_ register ( struct clk * clk , struct notifier_block * nb );
2 : int clk_notifier_ unregister ( struct clk * clk , struct notifier_block * nb );
```

Both API and kernel provides notification of chain mechanism related .

Both notify interfaces, used to register / unregister clock rate notice changes.

For example, a driver concerned about a clock, expect this clock's rate is changed, a notification to your own, you can sign up for a the Notify.

Clock Subsystem (Http://Www.Mysixue.Com/?Cat=15) , Linux (Http://Www.Mysixue.Com/?Cat=5)