# 1.Adding Custom IP to an Embedded System Using AXI

## Introduction

This lab guides you through the process of adding a custom peripheral to a processor system by using the Create and Import Peripheral Wizard.

## **Objectives**

After completing this lab, you will be able to:

- · Create a custom peripheral
- Add the custom peripheral to your design
- Add pin location constraints
- Generate the hardware bitstream

## **Procedure**

This lab is separated into steps that consist of general overview statements that provide information on the detailed instructions that follow. Follow these detailed instructions to progress through the lab.

This lab comprises 4 primary steps: You will open the project, generate a peripheral template, create a peripheral, and, finally, add and connect the peripheral.

## **Design Description**

You will extend the Lab 2 hardware design by creating and adding a AXIperipheral (refer to MYIP in **Figure 1**) to the system, and connecting it to the LEDs on the Atlys Board. You will use the Create and Import Peripheral Wizard of Xilinx Platform Studio (XPS) to generate the peripheral templates. You will complete the peripheral by adding LEDs interface logic in the templates. Next, you will connect the peripheral to the system and add pin location constraints to connect the LEDs controller peripheral to the on-board LEDs.



Figure 1. Design updated from previous lab



## **General Flow for this Lab**



# **Opening the Project**

Step 1

- 1-1. Create a *lab3* folder and copy the contents of the *lab2* folder into the *lab3* folder if you wish to continue with the design you created in the previous lab, otherwise copy the *lab2* folder content from the *labsolution* folder into the *lab3* folder. Open the project in XPS.
- **1-1-1.** If you wish to continue using the design that you created in Lab 2, create a *lab3* folder in the c:\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univarred\univar
- 1-1-2. Open XPS by clicking Start > All Programs > Xilinx Design Tools > ISE Design Suite 14.2 > EDK > Xilinx Platform Studio.
- **1-1-4.** Click **system.xmp**, and click **Open** to open the project.

# **Generate a Peripheral Template**

Step 2

- 2-1. You will use the Create/Import Peripheral Wizard to create AXILite interface peripheral template.
- **2-1-1.** In XPS, select **Hardware > Create or Import Peripheral...** to start the wizard.
- 2-1-2. Click Next to continue to the Create and Import Peripheral Wizard flow selection.
- 2-1-3. In the Select Flow panel, select Create templates for a new peripheral and click Next.
- **2-1-4.** Click **next** with the default option **To an XPS project** selected.
- **2-1-5.** Click **Next** and enter *led\_ip* in the Name field, leave the default version number of 1.00.a, and click **Next**.





Figure 2. Provide Core Name and Version Number

2-1-6. Select AXI-Lite interface and click Next.



Figure 3. Select the AXI-Lite interface

- 2-2. Continuing with the wizard, select User Logic S/W Register support. Select only one software accessible register of 32-bit width. Generate template driver files. Browse to the C:\xup\embedded\labs\lab3 directory and ensure the structure.
- **2-2-1.** In the IPIF Services panel, deselect **Include data phase timer**, leaving **User logic software register** selected, and click **Next**.





Figure 4. IPIF Services Dialogue Box

2-2-2. Click Next, accepting the default number of registers to be 1.



Figure 5. User SW Registers

2-2-3. Scroll through the IP Interconnect (IPIC) panel, which displays the default IPIC signals that are available for the user logic based on the previous selection. Notice that Bus2IP\_Addr, Bus2IP\_CS, Bus2IP\_RNW are not checked since the custom peripheral does not have any memory support. Click Next.





Figure 6. IP Interconnect (IPIC) Dialog Box

- **2-2-4.** In the **(OPTIONAL) Peripheral Simulation Support** panel, leave **Generate BFM simulation platform** unchecked, and click **Next.**
- 2-2-5. In the (OPTIONAL) Peripheral Implementation Options panel, click Generate template driver files to help you to implement software interface, leaving others unchecked.



Figure 7. Peripheral Implementation Options dialog box



**2-2-6.** Click **Next**, and you will see the summary information panel.



Figure 8. Congratulations dialog box

- 2-2-7. Click Finish to close the wizard.
- **2-2-8.** Click on **IP Catalog** tab in XPS and observe that **LED\_IP** is added under USER sub-folder under the **Project Local PCores** repository.



Figure 9. IP Catalog updated entry



The peripheral which you just added becomes part of the available cores list. Use Windows Explorer to browse to your project directory and ensure that the following structure has been created by the Create and Import Peripheral Wizard.



Figure 10. Structure created by the Create and Import Peripheral Wizard

# Create the Peripheral

Step 3

3-1. Update the MPD file to include the led data output of the LED controller peripheral so the port can be connected in XPS.

Add a port called "led" to the MPD file.

- 3-1-1. Open led\_ip\_v2\_1\_0.mpd in the pcores\led\_ip\_v1\_00\_a\data under the lab3 directory.
- **3-1-2.** Add following line before the **S\_AXI\_ACLK** port under the **Ports** section.

PORT LED="", DIR=O, VEC=[7:0]

```
38
   PORT LED = "", DIR = 0, VEC=[7:0]
39
40 PORT S AXI ACLK = "", DIR = I, SIGIS = CLK, BUS = S AXI
41 PORT S AXI ARESETN = ARESETN, DIR = I, SIGIS = RST, BUS =
42 PORT S AXI AWADDR = AWADDR, DIR = I, VEC = [(C S AXI ADDR
43 PORT S AXI AWVALID = AWVALID, DIR = I, BUS = S AXI
44 PORT S AXI WDATA = WDATA, DIR = I, VEC = [(C S AXI DATA W
   PORT S AXI WSTRB = WSTRB, DIR = I, VEC = [((C S AXI DATA
46 PORT S AXI WVALID = WVALID, DIR = I, BUS = S AXI
```

Figure 11. Update the MPD file for the LED Controller Peripheral



- **3-1-3.** Save the file and close it.
- 3-2. Create the LED controller using the appropriate HDL template files generated from the Create/Import peripheral wizard: led\_ip.vhd and user\_logic.vhd. You can edit these files using a standard text editor.
- **3-2-1.** Open **led\_ip.vhd** in the **pcores\ led\_ip\_v1\_00\_a\hdl\vhdl** directory.
- **3-2-2.** Add user port **LED** of width 8 under **USER ports added here** token by search for **--USER ports added here**.

```
137 port
138
     (
       -- ADD USER PORTS BELOW THIS LINE -----
139
       --USER ports added here
140
       LED
                          : out std logic vector(7 downto 0);
141
142
        -- ADD USER PORTS ABOVE THIS LINE ------
143
       -- DO NOT EDIT BELOW THIS LINE -----
144
       -- Bus protocol ports, do not add to or delete
145
      S AXI ACLK
                                : in std logic;
      S AXI ARESETN
                                 : in std logic;
147
```

Figure 12. Add the user port LED

3-2-3. Search for next --USER and add port mapping statement, save the file and then close it.

```
299
           C NUM REG
                                        => USER NUM REG,
           C SLV DWIDTH
                                       => USER SLV DWIDTH
300
301
302
        port map
303
          -- MAP USER PORTS BELOW THIS LINE -----
304
305
           --USER ports mapped here
                                        => LED,
306
           -- MAP USER PORTS ABOVE THIS LINE
307
308
         Bus2IP Clk
                                       => ipif Bus2IP Clk,
309
                                       => ipif Bus2IP Resetn,
310
          Bus2IP_Resetn
          Bus2IP Data
                                       => ipif Bus2IP Data,
311
          Bus2IP BE
                                       => ipif Bus2IP BE,
312
```

Figure 13. Add port mapping statement

**3-2-4.** Open **user\_logic.vhd** file from the *vhdl* directory and add **LED** port definition in the USER Ports area.



```
C NUM REG
                                                    := 1;
93
                                : integer
       C SLV DWIDTH
                                : integer
                                                    := 32
94
       -- DO NOT EDIT ABOVE THIS LINE -----
95
96
     );
97
     port
98
      -- ADD USER PORTS BELOW THIS LINE -----
99
        --USER ports added here
100
                    : out std logic vector(7 downto 0);
101
       -- ADD USER PORTS ABOVE THIS LINE ------
102
103
       -- DO NOT EDIT BELOW THIS LINE -----
104
       -- Bus protocol ports, do not add to or delete
105
       Bus2IP Clk
                         : in std logic;
106
      Bus2IP Resetn
                                : in std logic;
```

Figure 14. Add the LED port definition

**3-2-5.** Search for next **--USER** and the enter the internal signal declaration according to the figure below.

```
130
131 architecture IMP of user logic is
132
     --USER signal declarations added here, as needed for user logic
134 signal LED_i
                         : std logic_vector(7 downto 0);
135
136
     -- Signals for user logic slave model s/w accessible register example
137
138
               -----
   139
140
141
142
143 signal slv read ack
                               : std logic;
144 signal slv_write ack
                               : std logic;
```

Figure 15. Internal signal declaration for the User Logic

**3-2-6.** Search for **--USER logic implementation** and add the following code or copy it from lab3\_user\_logic.vhd file located at **c:\xup\embedded\sources** directory.

```
146 begin
147
148
       --USER logic implementation added here
149
      led PROC : process (Bus2IP Clk) is
150
151
      begin
        if Bus2IP Clk'event and Bus2IP Clk = '1' then
152
          if Bus2IP Resetn = '0' then
153
            led i <= (others => '0');
154
155
           else
            if Bus2IP WrCE(0) = '1' then
156
157
              led i <= Bus2IP Data(7 downto 0);</pre>
            end if:
158
          end if;
159
        end if;
160
161
      end process led PROC;
162
      LED <= led i;
```

Figure 16. Add code



- 3-2-7. Save changes and close the user\_logic.vhd
- **3-2-8.** Select **Project** > **Rescan User Repositories** to have the changes in effect.

## Add and Connect the Peripheral

Step 4

- 4-1. Add the LED to the design and connect to the AXILite bus in the System Assembly View. Make internal and external port connections. Assign an address range to it. Establish the LED data port as external FPGA pins.
- **4-1-1.** Add the **led\_ip** core to the system by double-clicking its entry in the IP Catalog.
- **4-1-2.** Click **Yes** to add the IP instance, and **OK** twice to connect to the processor system using the default settings
- **4-1-3.** Select the **Bus Interfaces** tab in the System Assembly View and verify that the peripheral is connected to AXIIite\_0.



Figure 17. Making bus connection

- 4-1-4. Select the Ports tab, right-click the led port of the led\_ip\_0 instance and select Make External.
- **4-1-5.** Select **Addresses** filter and verify that the address is assigned to the led\_ip instance.

The Addresses tab should look similar to as shown.





Figure 18. Generate Addresses

- 4-2. Modify the system.ucf file to assign external LED controller connections to the proper FPGA pin locations.
- **4-2-1.** Open the **system.ucf** file by double-clicking the **UCF File: data\system.ucf** entry under Project Files in the Project tab.
- **4-2-2.** Open the *C:\xup\embedded\sources\lab3.ucf* file and copy the pin assignments under the original ucf file.

```
# IO Pad Location Constraints / Properties for Character LED GPIO

NET led_ip_0_LED_pin<0> LOC = U18 | IOSTANDARD = LVCMOS33 ; # LED0

LOC = M14 | IOSTANDARD = LVCMOS33 ; # LED1

LOC = M14 | IOSTANDARD = LVCMOS33 ; # LED1

LOC = M14 | IOSTANDARD = LVCMOS33 ; # LED1

LOC = M14 | IOSTANDARD = LVCMOS33 ; # LED2

MET led_ip_0_LED_pin<2> LOC = N14 | IOSTANDARD = LVCMOS33 ; # LED3

MET led_ip_0_LED_pin<3> LOC = L14 | IOSTANDARD = LVCMOS33 ; # LED3

MET led_ip_0_LED_pin<4> LOC = M13 | IOSTANDARD = LVCMOS33 ; # LED4

NET led_ip_0_LED_pin<5> LOC = D4 | IOSTANDARD = LVCMOS33 ; # LED5

MET led_ip_0_LED_pin<6> LOC = P16 | IOSTANDARD = LVCMOS33 ; # LED6

MET led_ip_0_LED_pin<7> LOC = N12 | IOSTANDARD = LVCMOS33 ; # LED7
```

Figure 19. Adding UCF constraints

- 4-2-3. Save and close the file
- 4-2-4. Click on Hardware > Generate Bitstream.
- **4-2-5.** Close the project after Bitstream generation is done.

We will do the software development in Lab 4 and verify the functionality in hardware.

## Conclusion

The Create and Import Peripheral Wizard was used to create peripheral templates for the AXILite interface. Logic was added to the templates to create an LED interface peripheral. The peripheral was then integrated into an existing processor system.



## **Completed MHS File**

```
# Created by Base System Builder Wizard for Xilinx EDK 14.2 Build EDK P.28xd
# Wed Jul 25 08:27:29 2012
# Target Board: digilent atlys Rev C
# Family: spartan6
# Device: xc6slx45
# Package: csg324
# Speed Grade: -2
PARAMETER VERSION = 2.1.0
PORT zio = zio, DIR = IO
PORT rzq = rzq, DIR = IO
PORT mcbx dram we n = mcbx dram we n, DIR = O
PORT mcbx_dram_udqs_n = mcbx_dram_udqs_n, DIR = IO
PORT mcbx_dram_udqs = mcbx_dram_udqs, DIR = IO
PORT mcbx_dram_udm = mcbx_dram_udm, DIR = O
PORT mcbx_dram_ras_n = mcbx_dram_ras_n, DIR = O
PORT mcbx_dram_odt = mcbx_dram_odt, DIR = O
PORT mcbx dram ldm = mcbx dram ldm, DIR = O
PORT mcbx_dram_dqs_n = mcbx_dram_dqs_n, DIR = IO
PORT mcbx_dram_dqs = mcbx_dram_dqs, DIR = IO
PORT mcbx dram dq = mcbx dram dq, DIR = IO, VEC = [15:0]
PORT mcbx_dram_clk_n = mcbx_dram_clk_n, DIR = O, SIGIS = CLK
PORT mcbx dram clk = mcbx dram clk, DIR = O, SIGIS = CLK
PORT mcbx dram cke = mcbx dram cke, DIR = O
PORT mcbx_dram_cas_n = mcbx_dram_cas_n, DIR = O
PORT mcbx_dram_ba = mcbx_dram_ba, DIR = O, VEC = [2:0]
PORT mcbx dram addr = mcbx dram addr, DIR = 0, VEC = [12:0]
PORT RS232_Uart_1_sout = RS232_Uart_1_sout, DIR = O
PORT RS232_Uart_1_sin = RS232_Uart_1_sin, DIR = I
PORT RESET = RESET, DIR = I, SIGIS = RST, RST_POLARITY = 0
PORT GCLK = GCLK, DIR = I, SIGIS = CLK, CLK FREQ = 100000000
PORT dip_GPIO_IO_I_pin = dip_GPIO_IO_I, DIR = I, VEC = [7:0]
PORT push_GPIO_IO_I_pin = push_GPIO_IO_I, DIR = I, VEC = [4:0]
PORT led ip 0 LED pin = led ip 0 LED, DIR = 0, VEC = [7:0]
BEGIN proc sys reset
PARAMETER INSTANCE = proc_sys_reset_0
PARAMETER HW VER = 3.00.a
PARAMETER C EXT RESET HIGH = 0
PORT MB_Debug_Sys_Rst = proc_sys_reset_0_MB_Debug_Sys_Rst
PORT Dcm locked = proc sys reset 0 Dcm locked
PORT MB Reset = proc sys reset 0 MB Reset
PORT Slowest_sync_clk = clk_100_0000MHzPLL0
PORT Interconnect aresetn = proc sys reset 0 Interconnect aresetn
PORT Ext Reset In = RESET
PORT BUS_STRUCT_RESET = proc_sys_reset_0_BUS_STRUCT_RESET
END
BEGIN Imb_v10
PARAMETER INSTANCE = microblaze 0 ilmb
PARAMETER HW_VER = 2.00.b
```



```
PORT SYS_RST = proc_sys_reset_0_BUS_STRUCT_RESET
PORT LMB CLK = clk 100 0000MHzPLL0
END
BEGIN Imb bram if cntlr
PARAMETER INSTANCE = microblaze_0_i_bram_ctrl
PARAMETER HW VER = 3.10.a
PARAMETER C BASEADDR = 0x000000000
PARAMETER C_HIGHADDR = 0x00001fff
BUS INTERFACE SLMB = microblaze 0 ilmb
BUS INTERFACE BRAM PORT = microblaze 0 i bram ctrl 2 microblaze 0 bram block
END
BEGIN Imb v10
PARAMETER INSTANCE = microblaze_0_dlmb
PARAMETER HW VER = 2.00.b
PORT SYS_RST = proc_sys_reset_0_BUS_STRUCT_RESET
PORT LMB CLK = clk 100 0000MHzPLL0
END
BEGIN Imb_bram_if_cntlr
PARAMETER INSTANCE = microblaze 0 d bram ctrl
PARAMETER HW_VER = 3.10.a
PARAMETER C_BASEADDR = 0x00000000
PARAMETER C HIGHADDR = 0x00001fff
BUS_INTERFACE SLMB = microblaze_0_dlmb
BUS_INTERFACE BRAM_PORT = microblaze_0_d_bram_ctrl_2_microblaze_0_bram_block
END
BEGIN bram block
PARAMETER INSTANCE = microblaze 0 bram block
PARAMETER HW VER = 1.00.a
BUS INTERFACE PORTA = microblaze 0 i bram ctrl 2 microblaze 0 bram block
BUS INTERFACE PORTB = microblaze 0 d bram ctrl 2 microblaze 0 bram block
END
BEGIN microblaze
PARAMETER INSTANCE = microblaze_0
PARAMETER HW_VER = 8.40.a
PARAMETER C_INTERCONNECT = 2
PARAMETER C USE BARREL = 1
PARAMETER C USE FPU = 0
PARAMETER C DEBUG ENABLED = 1
PARAMETER C_ICACHE_BASEADDR = 0xa8000000
PARAMETER C_ICACHE_HIGHADDR = 0xafffffff
PARAMETER C_USE_ICACHE = 1
PARAMETER C CACHE BYTE SIZE = 8192
PARAMETER C_ICACHE_ALWAYS_USED = 1
PARAMETER C_DCACHE_BASEADDR = 0xa8000000
PARAMETER C_DCACHE_HIGHADDR = 0xafffffff
PARAMETER C_USE_DCACHE = 1
PARAMETER C DCACHE BYTE SIZE = 8192
PARAMETER C DCACHE ALWAYS USED = 1
BUS_INTERFACE ILMB = microblaze_0_ilmb
BUS INTERFACE DLMB = microblaze 0 dlmb
BUS INTERFACE M AXI DP = AXIIite 0
BUS_INTERFACE M_AXI_DC = AXI_0
BUS INTERFACE M AXI IC = AXI 0
```



BUS\_INTERFACE DEBUG = microblaze\_0\_debug PORT MB\_RESET = proc\_sys\_reset\_0\_MB\_Reset PORT CLK = clk\_100\_0000MHzPLL0 END BEGIN mdm PARAMETER INSTANCE = debug\_module PARAMETER HW VER = 2.10.a

PARAMETER C\_INTERCONNECT = 2 PARAMETER C\_USE\_UART = 1

PARAMETER C\_BASEADDR = 0x41400000 PARAMETER C\_HIGHADDR = 0x4140ffff

BUS INTERFACE S AXI = AXIIite 0

BUS\_INTERFACE MBDEBUG\_0 = microblaze\_0\_debug

PORT Debug\_SYS\_Rst = proc\_sys\_reset\_0\_MB\_Debug\_Sys\_Rst

PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0

**END** 

## BEGIN clock\_generator

PARAMETER INSTANCE = clock generator 0

PARAMETER HW\_VER = 4.03.a

PARAMETER C\_EXT\_RESET\_HIGH = 0

PARAMETER C\_CLKIN\_FREQ = 100000000

PARAMETER C\_CLKOUT0\_FREQ = 600000000

PARAMETER C CLKOUT0 GROUP = PLL0

PARAMETER C\_CLKOUT0\_BUF = FALSE

PARAMETER C\_CLKOUT1\_FREQ = 600000000

PARAMETER C\_CLKOUT1\_PHASE = 180

PARAMETER C CLKOUT1 GROUP = PLL0

PARAMETER C CLKOUT1 BUF = FALSE

PARAMETER C\_CLKOUT2\_FREQ = 100000000

PARAMETER C\_CLKOUT2\_GROUP = PLL0

PORT LOCKED = proc\_sys\_reset\_0\_Dcm\_locked

PORT CLKOUT2 = clk\_100\_0000MHzPLL0

PORT RST = RESET

PORT CLKOUT0 = clk 600 0000MHzPLL0 nobuf

PORT CLKOUT1 = clk\_600\_0000MHz180PLL0\_nobuf

PORT CLKIN = GCLK

**END** 

#### BEGIN axi interconnect

PARAMETER INSTANCE = AXIIite 0

PARAMETER HW\_VER = 1.06.a

PARAMETER C INTERCONNECT CONNECTIVITY MODE = 0

PORT INTERCONNECT\_ARESETN = proc\_sys\_reset\_0\_Interconnect\_aresetn

PORT INTERCONNECT\_ACLK = clk\_100\_0000MHzPLL0

END

#### BEGIN axi\_interconnect

PARAMETER INSTANCE = AXI\_0

PARAMETER HW\_VER = 1.06.a

PORT interconnect aclk = clk 100 0000MHzPLL0

PORT INTERCONNECT\_ARESETN = proc\_sys\_reset\_0\_Interconnect\_aresetn END

#### BEGIN axi uartlite

PARAMETER INSTANCE = RS232\_Uart\_1

PARAMETER HW\_VER = 1.02.a



```
PARAMETER C_BAUDRATE = 115200
PARAMETER C DATA BITS = 8
PARAMETER C_USE_PARITY = 0
PARAMETER C_ODD_PARITY = 1
PARAMETER C_BASEADDR = 0x40600000
PARAMETER C_HIGHADDR = 0x4060ffff
BUS INTERFACE S AXI = AXIIite 0
PORT S AXI ACLK = clk 100 0000MHzPLL0
PORT TX = RS232_Uart_1_sout
PORT RX = RS232 Uart 1 sin
END
BEGIN axi s6 ddrx
PARAMETER INSTANCE = MCB DDR2
PARAMETER HW_VER = 1.06.a
PARAMETER C_MCB_RZQ_LOC = L6
PARAMETER C_MCB_ZIO_LOC = C2
PARAMETER C_MEM_TYPE = DDR2
PARAMETER C MEM PARTNO = EDE1116AXXX-8E
PARAMETER C MEM BANKADDR WIDTH = 3
PARAMETER C_MEM_NUM_COL_BITS = 10
PARAMETER C_SKIP_IN_TERM_CAL = 0
PARAMETER C_S0_AXI_ENABLE = 1
PARAMETER C_INTERCONNECT_S0_AXI_MASTERS = microblaze_0.M_AXI_DC &
microblaze 0.M AXI IC
PARAMETER C_MEM_DDR2_RTT = 50OHMS
PARAMETER C_S0_AXI_STRICT_COHERENCY = 0
PARAMETER C_INTERCONNECT_S0_AXI_AW_REGISTER = 8
PARAMETER C_INTERCONNECT_S0_AXI_AR_REGISTER = 8
PARAMETER C INTERCONNECT SO AXI W REGISTER = 8
PARAMETER C INTERCONNECT SO AXI R REGISTER = 8
PARAMETER C_INTERCONNECT_S0_AXI_B_REGISTER = 8
PARAMETER C_S0_AXI_BASEADDR = 0xa8000000
PARAMETER C_S0_AXI_HIGHADDR = 0xafffffff
BUS_INTERFACE S0_AXI = AXI_0
PORT zio = zio
PORT rzq = rzq
PORT s0_axi_aclk = clk_100_0000MHzPLL0
PORT ui_clk = clk_100_0000MHzPLL0
PORT mcbx dram we n = mcbx dram we n
PORT mcbx dram udgs n = mcbx dram udgs n
PORT mcbx dram udgs = mcbx dram udgs
PORT mcbx dram udm = mcbx dram udm
PORT mcbx dram ras n = mcbx dram ras n
PORT mcbx_dram_odt = mcbx_dram_odt
PORT mcbx dram ldm = mcbx dram ldm
PORT mcbx dram dgs n = mcbx dram dgs n
PORT mcbx_dram_dqs = mcbx_dram_dqs
PORT mcbx_dram_dq = mcbx_dram_dq
PORT mcbx dram clk n = mcbx dram clk n
PORT mcbx_dram_clk = mcbx_dram_clk
PORT mcbx dram cke = mcbx dram cke
PORT mcbx dram cas n = mcbx dram cas n
PORT mcbx_dram_ba = mcbx_dram_ba
PORT mcbx dram addr = mcbx dram addr
PORT sysclk 2x = clk\ 600\ 0000MHzPLL0\ nobuf
PORT sysclk_2x_180 = clk_600_0000MHz180PLL0_nobuf
```



PORT SYS RST = proc sys reset 0 BUS STRUCT RESET

PORT PLL\_LOCK = proc\_sys\_reset\_0\_Dcm\_locked FND

BEGIN axi\_gpio
PARAMETER INSTANCE = dip
PARAMETER HW\_VER = 1.01.b
PARAMETER C\_GPIO\_WIDTH = 8
PARAMETER C\_ALL\_INPUTS = 1
PARAMETER C\_BASEADDR = 0x40000000
PARAMETER C\_HIGHADDR = 0x4000ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0
PORT GPIO\_IO\_I = dip\_GPIO\_IO\_I
END

BEGIN axi\_gpio
PARAMETER INSTANCE = push
PARAMETER HW\_VER = 1.01.b
PARAMETER C\_GPIO\_WIDTH = 5
PARAMETER C\_ALL\_INPUTS = 1
PARAMETER C\_BASEADDR = 0x40040000
PARAMETER C\_HIGHADDR = 0x4004ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0
PORT GPIO\_IO\_I = push\_GPIO\_IO\_I
END

BEGIN led\_ip
PARAMETER INSTANCE = led\_ip\_0
PARAMETER HW\_VER = 1.00.a
PARAMETER C\_BASEADDR = 0x7f400000
PARAMETER C\_HIGHADDR = 0x7f40ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0
PORT LED = led\_ip\_0\_LED
END

