# Adding IP to a Hardware Design Using AXI

### Introduction

This lab guides you through the process of adding additional IP to an existing processor system by using Xilinx Platform Studio (XPS). You will add GPIO peripherals from the IP Catalog tab to interface to the push buttons and DIP switches on the Atlys Board. At the end of the lab, you will generate the bitstream and test the peripherals in hardware.

### **Objectives**

After completing this lab, you will be able to:

- Add additional IP to a hardware design
- Update ucf file to support external ports of the added IP
- Setup some of the compiler settings

### **Procedure**

This lab is separated into steps that consist of general overview statements that provide information on the detailed instructions that follow. Follow these detailed instructions to progress through the lab.

This lab comprises 6 primary steps: You will open the project, add and configure GPIO peripherals in the system, make ports external, analyze the MHS file, create TestApp application in SDK, and, finally, verify the design in hardware.

# **Design Description**

The purpose of this lab exercise is to extend the hardware design (Figure 1) created in Lab 1



Figure 1. Extend the System from the previous



### General Flow for this Lab



# Open the Project

Step 1

- 1-1. Create a *lab2* folder and copy the contents of the *lab1* folder into the *lab2* folder, or copy the content of the *labsolution\lab1* folder into the *lab2* folder. Launch Xilinx Platform Studio (XPS) and open the project file.
- **1-1-1.** Create a *lab2* folder in the c:\wup\embedded\labs directory and copy the contents from *lab1* to *lab2* or copy the content of the *labsolution/lab1* folder to *lab2*
- 1-1-2. Open XPS by selecting Start > All Programs > Xilinx Design Tools > ISE Design Suite 14.2 > EDK > Xilinx Platform Studio.
- **1-1-3.** Select **Open project**, and browse to *C:\xup\embedded\abs\lab2*.
- **1-1-4.** Click **system.xmp**, and click **Open** to open the project.

# Add and Connect GPIO Peripherals to the System

Step 2

2-1. Add two instances of an XPS GPIO Peripheral from the IP catalog to the processor system via the System Assembly View.

XPS provides two methods for adding peripherals to an existing project. You will use the first method, the System Assembly View panel, to add most of the additional IP and connect them. The second method is to manually edit MHS file.

**2-1-1.** Select the **IP Catalog** tab in the left window and click on plus sign next to **General Purpose IO** entry to view the available cores under it.





Figure 2. IP Catalog

- **2-1-2.** Double-click on the **AXI General Purpose IO** core twice to add an instance to the System Assembly View, and click **Yes** to add.
- **2-1-3.** In the properties form, change the instance name to **dip**. Expand *Channel 1* parameters field, change width to **8** and also make **Input only field** to *1* as the device is input only.

Notice that the peripheral can be configured for two channels, but, since we want to use only one channel without interrupt, leave the **GPIO Supports Interrupts** and **Enable Channel 2** *unchecked*.





Figure 3. Configuring GPIO instance

- **2-1-4.** Click **OK** twice to add the instance and connect to the processor system. Note that the address is automatically assigned as the peripheral is connected to the processor system.
- **2-1-5.** Similarly, add another instance of the GPIO peripheral, naming it as **push**, making it 5 bits wide, and setting it as input only.

At this point, the System Assembly View should look like the following:



Figure 4. System Assembly View after adding the peripherals



### 2-1-6. Select the Addresses tab.

Note that the addresses are automatically assigned to the added peripherals.



Figure 5. Peripherals memory map

You can manually assign the base address and size of your peripherals or have XPS generate the addresses for you.

### **Make External GPIO Peripheral Connections**

Step 3

- 3-1. You will connect the push and dip instances to the push buttons and DIP switches on the Atlys Board. In order to do this, you must establish the GPIO data ports as external FPGA pins and then assign them to the proper locations on the FPGA via the UCF file. The location constraints are provided for you in this section. Normally, one would consult the Atlys Board user manual to find this information.
- **3-1-1.** Select the Ports tab, expand **dip** and **push** port connections under by clicking the plus sign of (IO\_IF) gpio\_0.

Notice that there are four ports of the GPIO peripheral - \_I for input only, \_O for output only, \_T for making it tristate, and \_IO for input/output. By default \_IO port is connected and made external.



Figure 6. Default connections of GPIO peripherals



- **3-1-2.** Right-click on the *GPIO\_IO* port of the **dip** and **push** instances and select **No Connection** to remove the existing connections.
- **3-1-3.** Right-click on the *GPIO\_I* port of the **dip** and **push** instances and select **Make External** to make the connections.

You should see new external net connections.



Figure 7. GPIO\_I port connections added to the dip and push instances

**3-1-4.** Double-click on the **system.ucf** file under the **Project** tab and add the following code to assign pins to push buttons and dip switches (The constraints are provided in lab2.ucf file in **c:\xup\embedded\sources** directory. Copy it from there and add them in your ucf file).



```
#### Module Push 5Bit constraints
Net push_GPIO_IO_I_pin<0> LOC = N4 | IOSTANDARD=LVCMOS18;
Net push_GPIO_IO_I_pin<1> LOC = P4 | IOSTANDARD=LVCMOS18;
Net push_GPIO_IO_I_pin<2> LOC = P3 | IOSTANDARD=LVCMOS18;
Net push_GPIO_IO_I_pin<3> LOC = F6 | IOSTANDARD=LVCMOS18;
Net push GPIO IO I pin<4> LOC = F5 | IOSTANDARD=LVCMOS18;
#### Module DIP 8Bit constraints
Net dip GPIO IO I pin<0> LOC=A10 | IOSTANDARD=LVCMOS33;
Net dip GPIO IO I pin<1> LOC=D14 | IOSTANDARD=LVCMOS33;
Net dip_GPIO_IO_I_pin<2> LOC=C14 | IOSTANDARD=LVCMOS33;
Net dip GPIO IO I pin<3> LOC=P15 | IOSTANDARD=LVCMOS33;
Net dip_GPIO_IO_I_pin<4> LOC=P12 | IOSTANDARD=LVCMOS33;
Net dip_GPIO_IO_I_pin<5> LOC=R5 | IOSTANDARD=LVCMOS33;
Net dip GPIO IO I pin<6> LOC=T5 | IOSTANDARD=LVCMOS33;
Net dip GPIO IO I pin<7> LOC=E4 | IOSTANDARD=LVCMOS18;
```

Figure 8. UCF file (pin assignments)

**3-1-5.** Save the system.ucf and close it.

# Analyze the MHS file

Step 4

- 4-1. Open the system.mhs file, study its contents, and answer the following questions.
- **4-1-1.** Double-click the **system.mhs** file to open it if it is not already open

Study the external ports sections and answer the following questions

### **Question 1**

Complete the following:

| Number of external ports:                        |          |
|--------------------------------------------------|----------|
| Number of external ports that are output:        | <u> </u> |
| Number of external ports that are input:         | <u> </u> |
| Number of external ports that are bidirectional: |          |

#### Question 2

Review the entire MHS file

List the instances to which the clk\_100\_0000MHzMMCM0 is connected:

List the instances connected to the AXI\_0 interface instance:

### **Question 3**

Review the memory map in the Addresses tab of the System Assembly View



| Diaw the addica | inap of the system, provi | ang motance names |
|-----------------|---------------------------|-------------------|
|                 | 0x00000000-0x00001fff     |                   |
|                 |                           |                   |
|                 |                           |                   |
|                 |                           |                   |
|                 | 0x4000000- 0x4000ffff     |                   |
|                 | 0x40040000- 0x4004ffff    |                   |
|                 | 0x40600000- 0x4060ffff    |                   |
|                 | 0x41400000- 0x4140ffff    |                   |
|                 | 0XA4000000- 0xA7ffffff    |                   |

# **Generate TestApp Application in SDK**

Step 5

- 5-1. Start SDK from XPS, generate software platform project with default settings.
- **5-1-1.** Start SDK by clicking **Project > Export Hardware Design to SDK** or click on left Navigator.
- **5-1-2.** Click on **Export & Launch SDK** button with default settings.

Since we have not generated hardware bitstream and the default option is selected, a hardware bitstream will be generated and then SDK will be open

- 5-1-3. In Select a workspace window, locate c:\xup\embedded\labs\lab2\SDK\SDK\_ Export and click OK.
- **5-1-4.** In SDK, select **File > New > Xilinx Board Support Package.**
- **5-1-5.** Click **Finish** with default settings (with standalone operating system).

This will open the Software Platform Settings form showing the OS and libraries selections.



Figure 9. Board Support Package settings

- **5-1-6.** Click **OK** to accept the default settings, as we want to create a **standalone\_bsp\_0** software platform project without requiring any additional libraries support.
- 5-1-7. The library generator will run in the background and will create xparameters.h file in the C:\xup\embedded\labs\lab2\SDK\SDK\_Export\standalone\_bsp\_0\microblaze\_0\include\ directory.
- 5-2. Create an empty application project and import the provided lab2.c file.
- 5-2-1. Select Standalone\_bsp\_0 in the project view, right-click, and select New > Project.
- 5-2-2. Select Xilinx C Project and then click Next.
- **5-2-3.** Select **Empty Application** in the *Select Project Template* window, and enter **TestApp** as the **Project Name** and click **Next.**





Figure 10. Create a blank C Project

**5-2-4.** Select **Target an existing Board Support Package** option, then select *standalone\_bsp\_0*, and click **Finish**.



Figure 11. Use Existing Board Support Package

The TestApp project will be created in the Project Explorer window of SDK.

- **5-2-5.** Select **TestApp** in the project view, right-click, and select **Import.**
- **5-2-6.** Expand **General** category and double-click on **File System.**
- **5-2-7.** Browse to **c:\xup\embedded\sources** folder.
- 5-2-8. Select lab2.c and click Finish.

A snippet of the source code is shown in figure below.



```
#include "xparameters.h"
#include "xgpio.h"
#include "xutil.h"
//-----
int main (void)
  XGpio dip, push;
   int i, psb check, dip check;
  //xil printf("-- Start of the Program --\r\n");
  XGpio Initialize(&dip, XPAR DIP DEVICE ID);
   XGpio SetDataDirection(&dip, 1, 0xffffffff);
   XGpio Initialize(&push, XPAR PUSH DEVICE ID);
   XGpio SetDataDirection(&push, 1, Oxffffffff);
   while (1)
     psb check = XGpio DiscreteRead(&push, 1);
     xil printf("Push Buttons Status %x\r\n", psb check);
     dip check = XGpio DiscreteRead(&dip, 1);
     xil printf("DIP Switch Status %x\r\n", dip check);
     for (i=0; i<999999; i++);
```

Figure 12. Snippet of source code

- 5-3. Set build setting to no optimization and generate linker script which targets the application to the ilmb and dlmb memories as well as have 400 bytes of heap and stack each
- 5-3-1. Select **TestApp** project, right-click, and select **C/C++ Build Settings**
- **5-3-2.** Select **Optimization** option of the *MicroBlaze gcc compiler* in the **Tool Settings** tab and make sure that the *Optimization Level* is set to **None (-O0)** as we have a software loop acting as a delay loop and we do not want it to be optimized away.





Figure 13. Setting the compiler settings

- Select TestApp, right-click and select Generate Linker Script.
- 5-3-4. Target everything to ilmb and dlmb memories, and set heap and stack to 400 bytes each.
- 5-3-5. Click on the Generate button, and click Yes to overwrite the existing linker script file.



Figure 14. Setting up the linker script

# **Verify the Design in Hardware**

Step 6

- 6-1. Connect and power up the board. Establish the serial communication using SDK's Terminal tab. Program the FPGA and verify the functionality.
- 6-1-1. Connect and power up the Atlys Board.
- 6-1-2. Select the Ferminal tab. If it is not visible then select Window > Show view > Terminal.
- **6-1-3.** Click on M and select appropriate COM port (depends on your computer), and configure it with 115200 baud rate.
- **6-1-4.** Select Xilinx Tools → Program FPGA in SDK.
- **6-1-5.** Set the Bitstream and BMM File paths to c:\xup\embedded\labs\lab2\lab1\_hw\_platform\_0\system.bit and c:\xup\embedded\labs\lab2\lab1\_hw\_platform\_0\system\_bd.bmm
- **6-1-6.** Click on drop-down button and select **TestApp.elf** file.





Figure 15. Selecting application

#### 6-1-7. Click Program.

You should see the output similar to the following in the terminal window.

```
Serial: (COM11, 115200, 8, 1, None, None - CONNECTED)
Push Buttons Status 2
DIP Switch Status C2
```

Figure 16. SDK Terminal Output

Flipping switches or pressing push-buttons will change the output

#### **6-1-8.** Close SDK and XPS programs.

### Conclusion

GPIO peripherals were added from the IP catalog and connected to the MicroBlaze system that was created in the first lab. The peripherals were configured and external FPGA connections were established. Pin location constraints were made in the UCF file to connect the peripherals to push buttons and DIP switches on the Atlys board.



### **Answers**

|    | Complete the following:                                                                                                                                       |          |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
|    | Number of external ports: Number of external ports that are output: Number of external ports that are input: Number of external ports that are bidirectional: |          |  |
| 2. | List the <b>instances</b> to which the clk_100_0000MHzPLL0 is connected:                                                                                      |          |  |
|    | List the instances connected to the AXI_0 interface in                                                                                                        | nstance: |  |

3. Draw the **address map** of the system, providing instance names. You can sort the peripheral addresses by base address from the Addresses tab.

| 0x00000000-0x00001fff  |  |
|------------------------|--|
|                        |  |
|                        |  |
|                        |  |
| 0x40000000- 0x4000ffff |  |
| 0x40040000- 0x4004ffff |  |
| 0x40600000- 0x4060ffff |  |
| 0x41400000- 0x4140ffff |  |
| 0XA8000000- 0xAFffffff |  |
|                        |  |

### Completed MHS File

```
# Created by Base System Builder Wizard for Xilinx EDK 14.2 Build EDK_P.28xd
# Wed Jul 25 08:27:29 2012
# Target Board: digilent atlvs Rev C
# Family: spartan6
# Device: xc6slx45
# Package: csg324
# Speed Grade: -2
PARAMETER VERSION = 2.1.0
PORT zio = zio, DIR = IO
PORT rzq = rzq, DIR = IO
PORT mcbx dram we n = mcbx dram we n, DIR = O
PORT mcbx dram udgs n = mcbx dram udgs n, DIR = IO
PORT mcbx dram udgs = mcbx dram udgs, DIR = IO
PORT mcbx dram udm = mcbx dram udm, DIR = O
PORT mcbx dram ras n = mcbx dram ras n, DIR = O
PORT mcbx_dram_odt = mcbx_dram_odt, DIR = O
PORT mcbx dram ldm = mcbx dram ldm, DIR = O
PORT mcbx_dram_dqs_n = mcbx_dram_dqs_n, DIR = IO
PORT mcbx_dram_dqs = mcbx_dram_dqs, DIR = IO
PORT mcbx_dram_dq = mcbx_dram_dq, DIR = IO, VEC = [15:0]
PORT mcbx dram clk n = mcbx dram clk n, DIR = O, SIGIS = CLK
PORT mcbx dram clk = mcbx dram clk, DIR = O, SIGIS = CLK
PORT mcbx dram cke = mcbx dram cke, DIR = O
PORT mcbx dram cas n = mcbx dram cas n, DIR = O
PORT mcbx dram ba = mcbx dram ba, DIR = 0, VEC = [2:0]
PORT mcbx dram addr = mcbx dram addr, DIR = 0, VEC = [12:0]
PORT RS232_Uart_1_sout = RS232_Uart_1_sout, DIR = O
PORT RS232 Uart 1 sin = RS232 Uart 1 sin, DIR = I
PORT RESET = RESET, DIR = I, SIGIS = RST, RST_POLARITY = 0
PORT GCLK = GCLK, DIR = I, SIGIS = CLK, CLK FREQ = 100000000
PORT dip_GPIO_IO_I_pin = dip_GPIO_IO_I, DIR = I, VEC = [7:0]
PORT push_GPIO_IO_I_pin = push_GPIO_IO_I, DIR = I, VEC = [4:0]
BEGIN proc_sys_reset
PARAMETER INSTANCE = proc sys reset 0
PARAMETER HW_VER = 3.00.a
PARAMETER C_EXT_RESET_HIGH = 0
PORT MB Debug Sys Rst = proc sys reset 0 MB Debug Sys Rst
PORT Dcm_locked = proc_sys_reset_0_Dcm_locked
PORT MB_Reset = proc_sys_reset_0_MB_Reset
PORT Slowest sync clk = clk 100 0000MHzPLL0
PORT Interconnect_aresetn = proc_sys_reset_0_Interconnect_aresetn
PORT Ext Reset In = RESET
PORT BUS STRUCT RESET = proc sys reset 0 BUS STRUCT RESET
END
BEGIN Imb v10
PARAMETER INSTANCE = microblaze_0_ilmb
```



PARAMETER HW\_VER = 2.00.b

```
PORT SYS_RST = proc_sys_reset_0_BUS_STRUCT_RESET
PORT LMB CLK = clk 100 0000MHzPLL0
END
BEGIN Imb bram if cntlr
PARAMETER INSTANCE = microblaze_0_i_bram_ctrl
PARAMETER HW VER = 3.10.a
PARAMETER C BASEADDR = 0x000000000
PARAMETER C_HIGHADDR = 0x00001fff
BUS INTERFACE SLMB = microblaze 0 ilmb
BUS INTERFACE BRAM PORT = microblaze 0 i bram ctrl 2 microblaze 0 bram block
END
BEGIN Imb v10
PARAMETER INSTANCE = microblaze_0_dlmb
PARAMETER HW VER = 2.00.b
PORT SYS_RST = proc_sys_reset_0_BUS_STRUCT_RESET
PORT LMB_CLK = clk_100_0000MHzPLL0
END
BEGIN Imb_bram_if_cntlr
PARAMETER INSTANCE = microblaze 0 d bram ctrl
PARAMETER HW_VER = 3.10.a
PARAMETER C_BASEADDR = 0x00000000
PARAMETER C HIGHADDR = 0x00001fff
BUS_INTERFACE SLMB = microblaze_0_dlmb
BUS_INTERFACE BRAM_PORT = microblaze_0_d_bram_ctrl_2_microblaze_0_bram_block
END
BEGIN bram block
PARAMETER INSTANCE = microblaze 0 bram block
PARAMETER HW VER = 1.00.a
BUS INTERFACE PORTA = microblaze 0 i bram ctrl 2 microblaze 0 bram block
BUS INTERFACE PORTB = microblaze 0 d bram ctrl 2 microblaze 0 bram block
END
BEGIN microblaze
PARAMETER INSTANCE = microblaze_0
PARAMETER HW_VER = 8.40.a
PARAMETER C_INTERCONNECT = 2
PARAMETER C USE BARREL = 1
PARAMETER C USE FPU = 0
PARAMETER C DEBUG ENABLED = 1
PARAMETER C_ICACHE_BASEADDR = 0xa8000000
PARAMETER C_ICACHE_HIGHADDR = 0xafffffff
PARAMETER C_USE_ICACHE = 1
PARAMETER C CACHE BYTE SIZE = 8192
PARAMETER C_ICACHE_ALWAYS_USED = 1
PARAMETER C_DCACHE_BASEADDR = 0xa8000000
PARAMETER C_DCACHE_HIGHADDR = 0xafffffff
PARAMETER C_USE_DCACHE = 1
PARAMETER C DCACHE BYTE SIZE = 8192
PARAMETER C DCACHE ALWAYS USED = 1
BUS_INTERFACE ILMB = microblaze_0_ilmb
BUS INTERFACE DLMB = microblaze 0 dlmb
BUS INTERFACE M AXI DP = AXIIite 0
BUS_INTERFACE M_AXI_DC = AXI_0
BUS INTERFACE M AXI IC = AXI 0
```



BUS\_INTERFACE DEBUG = microblaze\_0\_debug PORT MB\_RESET = proc\_sys\_reset\_0\_MB\_Reset PORT CLK = clk\_100\_0000MHzPLL0 END

#### BEGIN mdm

PARAMETER INSTANCE = debug\_module
PARAMETER HW\_VER = 2.10.a
PARAMETER C\_INTERCONNECT = 2
PARAMETER C\_USE\_UART = 1
PARAMETER C\_BASEADDR = 0x41400000
PARAMETER C\_HIGHADDR = 0x4140ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
BUS\_INTERFACE MBDEBUG\_0 = microblaze\_0\_debug

PORT Debug\_SYS\_Rst = proc\_sys\_reset\_0\_MB\_Debug\_Sys\_Rst PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0

**END** 

### BEGIN clock\_generator

PARAMETER INSTANCE = clock generator 0

PARAMETER HW\_VER = 4.03.a

PARAMETER C\_EXT\_RESET\_HIGH = 0

PARAMETER C\_CLKIN\_FREQ = 100000000

PARAMETER C\_CLKOUT0\_FREQ = 600000000

PARAMETER C CLKOUT0 GROUP = PLL0

PARAMETER C\_CLKOUT0\_BUF = FALSE

PARAMETER C\_CLKOUT1\_FREQ = 600000000

PARAMETER C\_CLKOUT1\_PHASE = 180

PARAMETER C CLKOUT1 GROUP = PLL0

PARAMETER C CLKOUT1 BUF = FALSE

PARAMETER C\_CLKOUT2\_FREQ = 100000000

PARAMETER C\_CLKOUT2\_GROUP = PLL0

PORT LOCKED = proc\_sys\_reset\_0\_Dcm\_locked

PORT CLKOUT2 = clk\_100\_0000MHzPLL0

PORT RST = RESET

PORT CLKOUT0 = clk 600 0000MHzPLL0 nobuf

PORT CLKOUT1 = clk\_600\_0000MHz180PLL0\_nobuf

PORT CLKIN = GCLK

**END** 

#### BEGIN axi interconnect

PARAMETER INSTANCE = AXIIite\_0
PARAMETER HW\_VER = 1.06.a
PARAMETER C\_INTERCONNECT\_CONNECTIVITY\_MODE = 0
PORT INTERCONNECT\_ARESETN = proc\_sys\_reset\_0\_Interconnect\_aresetn
PORT INTERCONNECT\_ACLK = clk\_100\_0000MHzPLL0

END

#### BEGIN axi\_interconnect

PARAMETER INSTANCE = AXI\_0 PARAMETER HW\_VER = 1.06.a

PORT interconnect aclk = clk 100 0000MHzPLL0

PORT INTERCONNECT\_ARESETN = proc\_sys\_reset\_0\_Interconnect\_aresetn END

#### BEGIN axi uartlite

PARAMETER HW VER 103 a

PARAMETER HW\_VER = 1.02.a



```
PARAMETER C_BAUDRATE = 115200
PARAMETER C DATA BITS = 8
PARAMETER C_USE_PARITY = 0
PARAMETER C_ODD_PARITY = 1
PARAMETER C_BASEADDR = 0x40600000
PARAMETER C_HIGHADDR = 0x4060ffff
BUS INTERFACE S AXI = AXIIite 0
PORT S AXI ACLK = clk 100 0000MHzPLL0
PORT TX = RS232_Uart_1_sout
PORT RX = RS232 Uart 1 sin
END
BEGIN axi s6 ddrx
PARAMETER INSTANCE = MCB DDR2
PARAMETER HW_VER = 1.06.a
PARAMETER C_MCB_RZQ_LOC = L6
PARAMETER C_MCB_ZIO_LOC = C2
PARAMETER C_MEM_TYPE = DDR2
PARAMETER C MEM PARTNO = EDE1116AXXX-8E
PARAMETER C_MEM_BANKADDR_WIDTH = 3
PARAMETER C_MEM_NUM_COL_BITS = 10
PARAMETER C_SKIP_IN_TERM_CAL = 0
PARAMETER C_S0_AXI_ENABLE = 1
PARAMETER C_INTERCONNECT_S0_AXI_MASTERS = microblaze_0.M_AXI_DC &
microblaze 0.M AXI IC
PARAMETER C_MEM_DDR2_RTT = 50OHMS
PARAMETER C_S0_AXI_STRICT_COHERENCY = 0
PARAMETER C_INTERCONNECT_S0_AXI_AW_REGISTER = 8
PARAMETER C_INTERCONNECT_S0_AXI_AR_REGISTER = 8
PARAMETER C INTERCONNECT SO AXI W REGISTER = 8
PARAMETER C INTERCONNECT SO AXI R REGISTER = 8
PARAMETER C_INTERCONNECT_S0_AXI_B_REGISTER = 8
PARAMETER C_S0_AXI_BASEADDR = 0xa8000000
PARAMETER C_S0_AXI_HIGHADDR = 0xafffffff
BUS_INTERFACE S0_AXI = AXI_0
PORT zio = zio
PORT rzq = rzq
PORT s0_axi_aclk = clk_100_0000MHzPLL0
PORT ui_clk = clk_100_0000MHzPLL0
PORT mcbx dram we n = mcbx dram we n
PORT mcbx dram udgs n = mcbx dram udgs n
PORT mcbx dram udgs = mcbx dram udgs
PORT mcbx dram udm = mcbx dram udm
PORT mcbx dram ras n = mcbx dram ras n
PORT mcbx_dram_odt = mcbx_dram_odt
PORT mcbx dram ldm = mcbx dram ldm
PORT mcbx dram dgs n = mcbx dram dgs n
PORT mcbx_dram_dqs = mcbx_dram_dqs
PORT mcbx_dram_dq = mcbx_dram_dq
PORT mcbx dram clk n = mcbx dram clk n
PORT mcbx_dram_clk = mcbx_dram_clk
PORT mcbx dram cke = mcbx dram cke
PORT mcbx dram cas n = mcbx dram cas n
PORT mcbx_dram_ba = mcbx_dram_ba
PORT mcbx dram addr = mcbx dram addr
PORT sysclk 2x = clk\ 600\ 0000MHzPLL0\ nobuf
PORT sysclk_2x_180 = clk_600_0000MHz180PLL0_nobuf
PORT SYS RST = proc sys reset 0 BUS STRUCT RESET
```



PORT PLL\_LOCK = proc\_sys\_reset\_0\_Dcm\_locked FND

BEGIN axi\_gpio
PARAMETER INSTANCE = dip
PARAMETER HW\_VER = 1.01.b
PARAMETER C\_GPIO\_WIDTH = 8
PARAMETER C\_ALL\_INPUTS = 1
PARAMETER C\_BASEADDR = 0x40000000
PARAMETER C\_HIGHADDR = 0x4000ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0
PORT GPIO\_IO\_I = dip\_GPIO\_IO\_I
END

BEGIN axi\_gpio
PARAMETER INSTANCE = push
PARAMETER HW\_VER = 1.01.b
PARAMETER C\_GPIO\_WIDTH = 5
PARAMETER C\_ALL\_INPUTS = 1
PARAMETER C\_BASEADDR = 0x40040000
PARAMETER C\_HIGHADDR = 0x4004ffff
BUS\_INTERFACE S\_AXI = AXIlite\_0
PORT S\_AXI\_ACLK = clk\_100\_0000MHzPLL0
PORT GPIO\_IO\_I = push\_GPIO\_IO\_I
END

