# Delay Analysis and Buffer Sizing for Priority-Aware Networks-on-Chip (NoC)

Baoliang Li, Zeljko Zilic, Wenhua Dou,

Abstract-Among all the implementation alternatives of Networks-on-Chip (NoC), priority-aware wormhole-switched NoC is promising to meet both the worst-case and average-case performance requirements of on-chip communication. The worstcase end-to-end delay and buffer requirement analysis are of great importance for the development of real-time applications on this platform. In this paper, we first build a Real-Time Calculus (RTC) based performance model for the priorityaware wormhole-switched NoC. Then, we propose an end-to-end delay analysis algorithm and a buffer sizing algorithm based on this model. The latency analysis algorithm can give much tighter delay bound than the deterministic network calculus based method, since it takes the maximum service capacity and minimum arrival traffic into consideration. The buffer sizing algorithm try to reduce the buffer space required for each flow without violating the deadline constraint, which improves the backlog bound obtained by link-level buffer-space analysis method. Our algorithms are topology-independent, taking as input the network topology graph and the traffic specification, they can give the end-to-end delay bound and buffer requirement for each traffic flow. Our model enables the fast performance evaluation and buffer allocation of priority-aware wormholeswitched NoC, which can be used for application mapping, routing selection and power reduction, etc. Experiment results demonstrate the effectiveness and tightness of our model. In addition, a further comparison with other theoretical models also indicates that, our method outperforms existing methods while the tightness of delay and backlog bounds are considered.

Keywords—Networks-on-Chip (NoC), priority-aware, real-time calculus, delay bound, buffer optimization

#### I. Introduction

The conventional on-chip interconnection paradigms, e.g. bus, ring and point-to-point links, are not able to meet the strict and complex communication requirements of modern large-scale Chip-MultiProcessors (CMPs) and System-on-Chip (SoC). As an alternative, Networks-on-Chip (NoC) is proposed to provide better scalability and higher power efficiency. As a key component of CMPs and SoC, NoC must be well designed to meet the rigorous requirements on performance, power and implementation cost. Although various proposals have emerged, each focusing on improving different performance metrics of on-chip interconnects, e.g. end-to-end latency, throughput and power, most of the existing researches on NoC are focusing on the improvement of average performance, and simulation is the most widely used performance evaluation method. However, there are lots of on-chip applications, which

Baoliang Li and Wenhua Dou are with the College of Computer Science, National University of Defense Technology, Changsha 410073, P.R. China Zeljko Zilic are with Department of Electrical & Computer Engineering, McGill University, Montreal H3A-2A7, Quebec, Canada Manuscript received XX XX, 2014; revised XX XX, 2014.

are sensitive to the worst-case or real-time communication performance of NoC, e.g. cache coherent protocol [1] and multimedia application [2]. How to design the on-chip communication infrastructure for these applications and analyze its feasibility are of a big challenge for the researchers.

To meet the rigorous Quality-of-Service (QoS) requirement, various special hardware implementations have been proposed, e.g. Time-Division Multiplexing-Access (TDMA) [3], circuitswitch [4] and time-triggered switch [5]. Although providing strict real-time communication guarantees, the average performance and resource utilization of these proposals are very poor. In contrast, wormhole-switched NoC is widely used in on-chip network due to its simplicity and highefficiency. Thus, providing real-time communication support on the conventional wormhole-switched NoC to meet both average-case and worst-case communication requirements is the most promising solution. To achieve this goal, a special scheduling policy (e.g. DifServ [6] or priority-aware implementation [7][8][9]) or flow control mechanism (e.g. [10][11]) should be integrated into the conventional wormhole-switched NoC. For all these real-time communication proposals based on wormhole-switched NoC, a key step before their adoption as the platform of real-time communication is the analysis of the worst-case communication delay for all the real-time flows to guarantee the satisfaction of deadline constraint. An effective buffer analysis approach is also needed to optimize the buffer allocation under the real-time constraint, since the on-chip buffer usually contributes to a significant portion of the entire router's power and area [12][13].

An accurate worst-case performance analysis is crucial for the application of wormhole-switched NoC in real-time communication, since an overoptimistic estimation will lead to the violation of deadline, while an over pessimistic estimation will make the utilization of on-chip resource very low. The conventional simulation-based method is not competent for the worst-case performance analysis, because the worstcase scenarios are hard to be captured by simulation. As an alternative, the analytical method can establish the relationship between performance metrics and design parameters, and give the worst-case performance immediately. For the worst-case analysis of fixed-priority wormhole-switched on-chip networks, Flow-Level Analysis (FLA) [7], Link-Level Analysis (LLA) [14][15] and Deterministic Network Calculus (DNC) [16] have been successfully applied to analyze the end-to-end delay and backlog. Both FLA and LLA have their roots in the classic scheduling theory, which assume that the traffic flows are periodic, and the buffer size of wormhole-switched NoC is sufficiently large, so that the back-pressure caused by flow

control can be neglected. In order to simplify the analytical model, they restrict the per-hop latency to be exactly one cycle [7][14][15], which does not comply with the conventional router implementation.

Deterministic network calculus based method [16] overcomes these limitations by applying the advanced operators and properties of the DNC theory. However, we found that the DNC based performance bound in [16] can be further improved if we take the maximal service curve of on-chip router and minimal arrival curve of traffic into consideration. These two curves can be utilized to improve the tightness of output arrival curve of high-priority flows and leftover service curve for the low-priority flows. The improved leftover service curve further leads to the tighter performance bounds for lowpriority flows. Motivated by this observation, we adopt the Real-Time Calculus (RTC) theory [17] originally used for the real-time analysis of task scheduling to build an endto-end performance model for the wormhole-switched NoC with credit-based flow control. Real-time calculus integrates the minimum arrival curve and maximum service curve into DNC theory to characterize more detailed information about the traffic and service processes. Compared with the DNC model proposed in [16], our model can improve the tightness of performance bounds significantly, we will further explain the reason and demonstrate the improvement in Section V. The main contribution of this paper is twofold: (1) We propose an end-to-end delay analysis algorithm for the priority-aware wormhole-switched NoC based on the RTCbased performance model. The output of this algorithm can be used as the reference of IP core mapping, task mapping, routing selection, or NoC parameters configuration, etc. (2) We also propose an RTC-based buffer sizing algorithm for the priority-aware wormhole-switched NoC to improve the buffer allocation under the deadline constraint. Our algorithm significantly outperforms the previously proposed FLA and LLA based buffer optimization method [15], which can be used to minimize the power consumption and chip area.

The rest of this paper is organized as follows: we present the existing real-time communication proposals and its related performance analysis methods in Section II. In Section III, the basic assumptions on priority-aware wormhole-switched NoC and a brief introduction to RTC theory are presented. The detailed modeling process is presented in Section IV, where we also propose the end-to-end delay analysis algorithm and buffer sizing algorithm. We present the experimental results and comparison with other analytical methods in Section V. Finally, we summarize our paper in Section VI.

#### II. RELATED WORK

Since introduced in 2001 [18], various NoC proposals have emerged to meet different on-chip communication requirements. The main requirements posed to NoC by on-chip applications are latency and bandwidth. To meet these demands, NoC is designed to be either best-effort or guaranteed-service, depending on the hardware cost and application requirements. Best-effort NoC can make better use of the on-chip shared resource, but it does not necessarily provide any performance

guarantee for the applications. To provide the guaranteed services for different applications, a simple and effective solution is classifying these applications into several service classes, each with different priorities, and the network provides services according to the priority of each class. Representative implementations of this idea include QNoC [19], fixed-priority NoC [7] and Æthereal [3] etc. The performance evaluation method for both best-effort and guaranteed service NoC include the average-case analysis and worst-case analysis. For the average-case analysis, simulation- and probability-based methods hold the dominant position for both of these two categories. However, for the worst-case analysis, simulation is not competent due to the difficulty in covering all the corner cases. The analytical worst-case analysis of these two categories is also slightly different.

Synchronous Data Flow (SDF) graph [20] and DNC [21] have been presented to model the worst-case performance bounds of best-effort NoC. The former method assumes the traffic flow to be periodical, and the latter one eliminates this constraint to allow the traffic to be arbitrary patterns. In [21], the authors build an analytical performance model with DNC taking the various contentions and flow control into consideration. This result is further extended in [22], where the traffic splitter is proposed to support the multi-path routing polices. Another method is presented in [23] to compute the worst-case delay for conventional wormhole-switched network, and a real-time Wormhole Channel Feasibility Checking (WCFC) algorithm is proposed. This research is further extended to calculate the bandwidth and delay bounds in [24], and used for topology synthesis of best-effort NoC in [25].

In [26], the contention tree model was proposed to analyze the feasibility of real-time traffic delivered by priority-aware wormhole-switched NoC. It improves the previous results, e.g. lumped link model [11] and dependency graph model [8], by allowing the concurrent link usage. This is similar to the LLA [14], which improves the FLA proposed in [7] by treating each link segment separately. A comprehensive comparison among the FLA, contention tree model [26], lumped link model [11] and dependency graph model [8] can be found in [27], in which several defects of previous works [26][11][8] are illustrated and the advantages of FLA are highlighted. Two buffer sizing methods based on FLA and LLA, i.e. Flow-Level Buffer-space Analysis (FLBA) and Link-Level Bufferspace Analysis (LLBA), are proposed in [15] to estimate the buffer size of priority-aware wormhole-switched NoC. The main drawback of FLA and LLA is that, both these two methods assume the traffic arrives periodically and the router has a single-cycle latency, which is of significant simplification to the realistic traffic pattern and router implementation. In addition, the FLBA and LLBA can only compute the minimum backlog bound at each router which does not trigger the flow control. In fact, we can further reduce the buffer size as long as the deadline constraint is not being violated.

On the other hand, although the DNC based performance model for best-effort NoC proposed in [21] can be applied to the analysis of priority-aware wormhole-switched NoC, the obtained performance bounds are very conservative, especially for the high-priority flows. This is because it does not take

3

the priority-aware scheduling into consideration. To overcome this limitation, a revised DNC performance model is proposed to analyze the worst-case delay of priority-aware wormholeswitched NoC in [16]. But we found that, the DNC method in [16] can be further improved if we take the maximum service curve of each router and minimum arrival curve of each flow into consideration. Motivated by this observation, we adopt the RTC theory [17] to build the worst-case performance model for the priority-aware wormhole-switched NoC. Realtime calculus is the extension of the DNC theory [28] by integrating the maximum service curve and minimal arrival curve, which has been widely used in the modeling and analysis of network processor [29], CAN [30], FlexRay [31] and DSP systems [32], etc. To ease the application of RTC, a real-time calculus toolbox [33] has also been implemented to support the numerical calculation.

#### III. PRELIMINARIES

## A. Basic Assumptions

In this paper, we consider the priority-aware wormholeswitched router proposed in [9][7][11][14]. Each router has the same number of input and output port, and each input port has sufficient number of FIFO buffer, i.e. Virtual Channel (VC), to accommodate all the incoming packets of different priority levels. The allocation of VC is determined by the VC allocator. The buffer depth of each VC is finite, and the credit-based flow control [34] is adopted between adjacent routers to prevent buffer overflow. To ensure the predicable transmission delay for the communication message, we assume that, a deterministic routine computation module is used to determine the output port of each message. The crossbar is utilized to switch traffic from input ports to the output ports, and the switch operation is determined by the switch allocator. The switch allocator is priority-aware: if multiple flits from different input ports or different VCs of the same input port contend for the same output port, it will only grant the flit with highest priority. Flits from a lower priority can transmit a flit, if and only if there are no flits from higher priority in the input buffer or the flits with higher priority are self-blocked due to the insufficiency of VC buffer at the downstream router.

The micro-architecture of the priority-aware router considered in this paper has standard five pipeline stages, i.e. Buffer-Write (BW), Route Computation (RC), VC Allocation (VA), Switch Allocation (SA), Switch Traversal (ST) and Link Traversal (LT). For the detailed description about the implementation and functionality of this standard router microarchitecture, please refer to [35]. Although we focus on the standard 5-stage router, our method can be easily modified to support other router micro-architecture, e.g. single-cycle router [9][7][11][14] and speculation-based router [35]. We will demonstrate the adoption of our model in a single-cycle router in subsection V-A. Communication message is broken input packets, and each packet is comprised of one head flit, one tail flit and several body flits. Each head flit should traverse all the five stages to find a path and reserve VC for the following non-head flits. Non-head flits skip the RC and VA stage since the routine and VC have been determined by head flit. Router



Fig. 1: Mesh topology with 4 real-time traffic flows

resource and control information reserved for a packet will be released only after the tail flit of this packet has been departed from the router. An additional priority field in the head flit is required for the routers to schedule multiple contending flows according to their priority. To simplify our analysis, we also assume that the entire chip is synchronous, with clock frequency f and period T. Our method can also be applied to analyze Global Asynchronous Local Synchronous (GALS) NoC with little modification, because the routers located in different voltage-frequency islands can be synchronized with a half cycle synchronizer [36], corresponding to a fixed-latency element in DNC theory [28].

Suppose the entire NoC is represented as a directional topology graph  $G: V \times E$ , where V and E represent the set of routers and links, respectively. For each link  $e_{i,j} \in E$  represent there is a physical channel between router  $R_i$  and router  $R_j$ ,  $e_{i,j} \neq e_{j,i}$  since the topology graph is a directional graph. A flow is a sequence of packets with the same transmission path, source address and destination address. The path of a flow  $f_i$  traversed is defined as a router chain started from the ingress router (denoted as  $start_i$ ) and ended at the egress router (denoted as  $end_i$ ). The set of all the flows in the network is denoted as  $\mathcal{F}$ , and each flow  $f_i \in \mathcal{F}$  has a fixed-priority  $P_i$  and deadline  $D_i$ . The set of routers along the path of  $f_i$ is denoted as  $\mathcal{R}_i$ , and the set of links a flow  $f_i$  traversed is denoted as  $\Gamma_i$ . There exists interference between flow  $f_i$ and  $f_j$ , if and only if  $\Gamma_i \wedge \Gamma_j \neq \emptyset$ . For all the router  $R_j$ along the path of flow  $f_i$ , denote the set of contending flows at  $R_i$  sharing the same priority with  $f_i$  as  $\Theta_{R_i,f_i}$ , the set of contending flows at  $R_j$  with lower priorities as  $\Omega_{R_i,f_i}$ , and the buffer size as  $B_{R_i^p,f_i}$ . In addition, let  $M_{R_j,f_i}$  and  $N_{R_j,f_i}$ denote the number of flows in  $\Omega_{R_j,f_i}$  and  $\Theta_{R_j,f_i}$ , respectively.

Our performance model is topology independent, but to demonstrate the basic idea of our method, we take the mesh topology shown in Fig. 1 as an example throughout this paper. The router in mesh topology has five ports, corresponding to the four cardinal directions (West, East, North and South) and the Network Interface (NI), which connects to the local Intellectual Property (IP) core. There are four traffic flows in Fig. 1, i.e.  $f_1$ ,  $f_2$ ,  $f_3$  and  $f_4$ . We must emphasize that, although there are only four flows in the network, it is sufficient to demonstrate the idea of our method, and our method can handle more traffic flows efficiently. To ensure the low-latency transmission for real-time traffic flows, we have to assign higher priorities to these flows. As the minimum transmission unit in NoC is flit and a high-priority packet can preempt the transmission of a low-priority packet, the NoC architecture considered in this paper is flit-level preemptive [23]. Our method extends the existing methods in [14][16] to allow multiple flows share the same priority. Flits of different flows sharing the same priority are served in round-robin order when they are designated the same output port.

#### B. Introduction to Real-Time Calculus

Real-time calculus [17] is the theoretic extension of the DNC theory [28], by adding the upper service curve and lower arrival curve to describe the maximum service capacity of a system and the minimum arrival rate of a event stream. It is the mathematical basis of Modular Performance Analysis (MPA) [37] technique used for real-time task scheduling. Due to the space limitation, we only present the definitions of the RTC arrival curve and service curve in this subsection. For more details about this theory, please refer to [17].

Definition 1 (Real-Time Arrival Curve [17]): Let R[s,t) denote the number of events that arrived within the time interval [s,t). The lower bound and upper bound on R[s,t) is called the lower arrival curve  $\alpha^l$  and upper arrival curve  $\alpha^u$  which satisfy

$$\alpha^{l}(t-s) \leq R[s,t) \leq \alpha^{u}(t-s), \forall s < t$$

where  $\alpha^l(0) = \alpha^u(0) = 0$ . The RTC arrival curve for a event stream is denoted as  $< \alpha^l, \alpha^u >$  for short.

Definition 2 (Real-Time Service Curve [17]): Let S[s,t) denote the total number of events that can be processed by the system in the time interval [s,t). The lower bound and upper bound on S[s,t) is called the lower service curve  $\beta^l$  and upper service curve  $\beta^u$  which satisfy

$$\beta^l(t-s) < S[s,t) < \beta^u(t-s), \forall s < t$$

where  $\beta^l(0)=\beta^u(0)=0$ . The RTC service curve for a system is denoted as  $<\beta^l,\beta^u>$  for short.

From these two definitions, we find that the upper arrival curve and lower service curve are corresponding to the arrival curve and service curve of DNC theory [28]. Similarly, the upper service curve is identical to the maximum service curve of DNC theory. Thus, the two concatenation theorems for service curve (see Theorem 1.46 in [28]) and maximum service curve (see Theorem 1.6.1 in [28]) together form the concatenation theorem for the RTC service curve. Assume a event stream traverses two systems  $S_1$  and  $S_2$  in sequence, and  $S_i$  offers an RTC service curve  $S_i$ ,  $S_$ 

RTC service curve offered by these two systems to this event stream, which is  $<\beta_1^l\otimes\beta_2^l,\beta_1^u\otimes\beta_2^u>$ .

In this paper, we will utilize the discrete time RTC arrival curve and service curve to characterize the arrived traffic and service capacity, since the minimum time unit in the wormhole-switched NoC is the clock period T. Events in arrival curve and service curve refer to the arrival and service of flits, respectively. If we obtain the arrival curve  $<\alpha^l, \alpha^u>$  of a specific flow and the service curve  $<\beta^l, \beta^u>$  provided to this flow, we can get the output arrival curve  $<\alpha^{l'}, \alpha^{u'}>$  of this flow and leftover service curve  $<\beta^{l'}, \beta^{u'}>$  for the other flows with the following equations [17]:

$$\alpha^{l'} = \min\{(\alpha^l \oslash \beta^u) \otimes \beta^l, \beta^l\} \tag{1}$$

$$\alpha^{u'} = \min\{(\alpha^u \otimes \beta^u) \otimes \beta^l, \beta^u\}$$
 (2)

$$\beta^{l'} = (\beta^l - \alpha^u)\bar{\otimes}0\tag{3}$$

$$\beta^{u'} = \max\{(\beta^u - \alpha^l)\bar{\oslash}0, 0\} \tag{4}$$

where  $\otimes$ ,  $\oslash$ ,  $\bar{\otimes}$ ,  $\bar{\oslash}$  are corresponding to the min-plus convolution, de-convolution, and max-plus convolution and deconvolution [28].

After we obtained the arrival curve  $<\alpha_f^l, \alpha_f^u>$  of flow f and the service curve  $<\beta_{R_j,f}^l, \beta_{R_j,f}^u>$  offered by each router  $R_j$   $(j=1,2,\cdots,N)$  to flow f along its entire path, we can obtain the end-to-end delay bound by the following equation [28]

$$Delay(f) = H(\alpha_f^u, \beta_{R_1, f}^l \otimes \beta_{R_2, f}^l \otimes \cdots \otimes \beta_{R_N, f}^l)$$
 (5)

where operator  $H(\cdot, \cdot)$  means the maximal horizontal deviation between the two operands.

# IV. DELAY ANALYSIS AND BUFFER SIZING

In this section, we first build an RTC based performance model for the priority-aware wormhole-switched NoC. This model comprises two parts, i.e. traffic model and service model. The traffic model utilizes the RTC arrival curve to describe the arrival process of each flow, and we will introduce two methods to obtain the arrival curve in subsection IV-A. The service model characterize the services offered by the priorityaware NoC to each flow, which is much more complicated than the traffic model. While constructing the service model, the follow four issues should be considered: (1) Only the head flit needs to traverse the RC and VA stages, because the non-head flits of a packet follow the data-path built by the head flit. To simplify our RTC model, we need a special mechanism to characterize the service offered to head and nonhead flits in a unified way. (2) Our model extends the existing approach [14][16] by allowing priority sharing among flows. Thus, the leftover service curve provided to the lower-priority flows can only be derived when all the service curves of highpriority flows have been computed. (3) Due to the limited on-chip buffer space, credit-based flow control is used as a back-pressure mechanism to prevent buffer overflow. Before analyzing the end-to-end delay bound with Eq.(5), we should first break the cyclic-dependence between the adjacent routers caused by flow control. (4) To guarantee the tightness of performance bounds and simplify the numerical computation, we should apply the concatenation theorems as much as possible before deriving the leftover service curve. But, this process becomes complicated when the credit-based flow control is taken into consideration. We will discuss the first two issues in subsection IV-B, and the last two issues are discussed in subsection IV-C and subsection IV-D, respectively. Based on the proposed performance model, we propose an end-to-end delay analysis algorithm and a buffer sizing algorithm, as presented in subsection IV-E and subsection IV-F, respectively.

## A. Traffic Model

The communication in a priority-aware wormhole-switched NoC is realized by transmitting packets, and the packet is further divided into flits, which is the minimum transmission unit in wormhole-switched NoC. Denote by  $\langle \alpha^l(\Delta), \alpha^u(\Delta) \rangle$ the flit arrival curve of a flow, namely, the minimum and maximum number of flits can be seen within any time window of width  $\Delta$ . We can extract the flit arrival curve from the synthetic traffic or communication trace with the sliding window method [17]. For each window size  $\Delta$ , this method tries to find the maximal and minimal number of arrived flits (corresponding to  $\alpha^l(\Delta)$  and  $\alpha^u(\Delta)$ ) by analyzing the time series of flits. The synthetic traffic or communication trace is not necessary to be periodic, since the RTC theory makes no assumption on the periodicity of the traffic. However, the obtained flit arrival curve can only be applied to compute the worst-case performance bound at the flit level. To obtain the packet level delay bound, this arrival curve must be Lpacketized [28]. Denote by L(n) the cumulative packet length<sup>1</sup> of the first n packets in a flow, R(t) the cumulative arrived flits by time t. Then, the L-packetizer operator  $\mathcal{P}^l(\cdot)$  is defined as  $\mathcal{P}^L(R(t)) = \sup_{t \in L(n)} \{L(n)1_{L(n) \leq R(t)}\}^2$ . Intuitively,  $\mathcal{P}^l(\cdot)$  can be  $n \in \mathcal{N}$  interpreted as the largest cumulative packet length contained in R(t), as shown in Fig. 2a. Denote by  $L_{max}$  the maximum packet length (in flits) of a flow, according to the basic properties of L-packetizer [28], we have

$$R(t) - l_{max} \le \mathcal{P}^L(R(t)) < R(t)$$

and

$$R(s) - l_{max} \le \mathcal{P}^L(R(s)) < R(s)$$

which indicate

$$\alpha(t-s)^l - l_{max} < \mathcal{P}^L(R(t)) - \mathcal{P}^L(R(s)) < \alpha(t-s)^u + l_{max}.$$

The inequalities above mean that, if a flow has a flit arrival curve  $<\alpha^l(\Delta), \alpha^u(\Delta)>$ , the L-packetized flow has a packet arrival curve  $<\alpha^l(\Delta)-l_{max}1_{\{\Delta>0\}}, \alpha^u(\Delta)+l_{max}1_{\{\Delta>0\}}>$ . We can also directly obtain the L-packetized arrival curve instead of transformation from flit arrival curve for some special cases. For example, suppose all the packets in a flow have the same length F and arrived periodically with period I. We can obtain the flit arrival curve of this flow by applying the sliding window method, as shown in Fig. 2b. The obtained



Fig. 2: Traffic model. (a) Definition of  $\mathcal{P}^L(R(t))$ . Cumulative arrival function R(t) and the L-packetized cumulative arrival function  $\mathcal{P}^L(R(t))$  are represented by the dotted line and solid line, respectively. (b) Real-time calculus arrival curve for periodically arrived traffic with period I and packet length F. The solid line and dotted line represent the upper arrival curve and lower arrival curve.



Fig. 3: Service model for each pipeline stage. The solid lines and dotted lines represent the upper service curves and lower service curves, respectively. (a) Service curve of BW, SA and ST stages; (b) Service curve of RC and VA stages.

flit arrival curve is equivalent to the L-packetized arrival curve  $\mathcal{P}^L(\alpha)$ , since  $\mathcal{P}^L(R(t)) = R(t)$  and  $\mathcal{P}^L(\alpha(t)) = \alpha(t)$ .

#### B. Service Model

While modeling the service capacity of routers with RTC, we can analyze the data-path of a flow stage-by-stage. On obtained the service curve for each stage, the service curve provided by the router to the flow can be obtained by concatenating all the service curves of these five stages. This is significantly different from the existing DNC based model [21], [16], where they treat the entire router as a whole and designate a Latency-Rate (LR) service curve [28] for simplicity. The advantage of our method is that, it can be easily modified to characterize the non-standard router microarchitectures, by simply letting the service curve of non-existed stages to be a burst delay function  $\delta_0(t)^3$ . Next, we try to obtain the service curves of all these five stages:

(1) BW stage and ST stage: all the flits within a traffic flow will traverse these two stages, and experience a fixed delay T. Take the BW stage as an example, for any time interval of length less than T, the maximum and minimum number of flits

<sup>&</sup>lt;sup>1</sup>Let  $l_i$  be the length (in flits) of i-th packet, the cumulative packet length L(n) is defined as  $L(n) = \sum_{i=1}^n l_i$ .

 $<sup>^2\</sup>mathcal{N}$  is the set of natural numbers and  $1_{\{val\}}$  is the indicator function,  $1_{\{val\}}=1$  if and only if val is true.

 $<sup>^{3}\</sup>delta_{val}(t) = +\infty$  if t > val, and 0 otherwise.

can be served are one and zero, respectively, since it outputs one flit at each cycle T. Similarly, for any time interval of length greater than T, the maximum and minimum number of flits that can be seen are two and one, respectively. The resulted service curves, i.e.  $<\beta^l_{BW}, \beta^u_{BW}>$  and  $<\beta^l_{ST}, \beta^u_{ST}>$ , are shown in Fig. 3a.

- (2) RC stage and VA stage: the traverse latency of head flit and non-head flits at these two stages are T and 0, respectively. A sophisticated solution to construct a unified service curve for head flit and non-head flits at these two stages is that, we can view these two stages can service an entire packet within T period. Suppose the packet length is F, the equivalent service curve for these two stages, i.e.  $<\beta^l_{RC},\beta^u_{RC}>$  and  $<\beta^l_{VA},\beta^u_{VA}>$ , can be easily obtained by amplifying the service curve of Fig. 3a in y-axis by a factor F, as shown in Fig. 3b.
- (3) SA stage: each output port in the wormhole-switched NoC has a switch allocator to schedule the switch traversal among all the contending flows at each clock cycle. Thus, following the same procedure as BW and ST stage, we can get the service curves provided by the switch allocators at each output port to all the contending flows, as shown in Fig. 3a. We also define the notation  $<\beta^l_{SA,R^p_i},\beta^u_{SA,R^p_i}>$  to distinguish the service curve of switch allocator at specific output port from the others. For the mesh topology, the port indicator p can be concreted with W (West port), E (East port), S (South port) and N (North port) or L (Local port).

Alert readers have noticed that, the contention of different flows only occurs at SA stage. For the fixed-priority based scheduling policy, switch allocators provide services for high-priority flows first, and flows with the same priority will be served with Round-Robin order. The unserved flows will be imposed an additional latency T due to the failure of switch arbitration. Thus, if we obtained the service curve provided by SA stage to flow  $f_j$ , we can obtain the service curve of the router directly.

Denote by  $<\beta_{SA,R_i^p,f_j}^l,\beta_{SA,R_i^p,f_j}^u>$  the service curve provided to flow  $f_j$  by SA stage of router  $R_i$ , the equivalent service curve of router  $R_i$  provided to  $f_j$ , i.e.  $<\beta_{R_i^p,f_j}^l,\beta_{R_i^p,f_j}^u>$ , can be obtained by concatenating the service curves of all the five stages together:

$$\begin{split} \beta_{R_i^p,f_j}^l &= \beta_{BW}^l \otimes \beta_{RC}^l \otimes \beta_{VA}^l \otimes \beta_{SA,R_i^p,f_j}^l \otimes \beta_{ST}^l, \\ \beta_{R_i^p,f_j}^u &= \beta_{BW}^u \otimes \beta_{RC}^u \otimes \beta_{VA}^u \otimes \beta_{SA,R_i^p,f_j}^u \otimes \beta_{ST}^u. \end{split}$$

Suppose the total service curve provided by a switch allocator is  $<\beta^l_{SA,R_i^p},\beta^u_{SA,R_i^p}>$  and the leftover service curve after serving the flows with higher priority than  $f_j$  is  $<\beta^{l'}_{SA,R_i^p},\beta^{u'}_{SA,R_i^p}>$ , in order to obtain the service curve  $<\beta^l_{SA,R_i^p,f_j},\beta^u_{SA,R_i^p,f_j}>$ , we should consider the following two cases:

- (a) All the flows contending with  $f_j$  at  $R_i$  have lower priorities. For the synchronize router architecture, flow  $f_j$  obtain the total leftover service curve  $<\beta^{l'}_{SA,R^p_i},\beta^{u'}_{SA,R^p_i}>$ . (b) There exists some contention flows with the same
- (b) There exists some contention flows with the same priority as  $f_j$ . Denote by  $\Theta_{R_i,f_j}$  the set of contention flows at router  $R_i$  with the same priority as  $f_j$ , and let  $N_{R_i,f_j}$  be the number of flows in  $\Theta_{R_i,f_j}$ . Since all the flows in  $\Theta_{R_i,f_j}$

got serviced in Round-Robin order, the service curve provided to  $f_j$  is  $<\lfloor \beta_{SA,R_i^p}^{l'}/(N_{R_i,f_j}+1)\rfloor, \lceil \beta_{SA,R_i^p}^{u'}/(N_{R_i,f_j}+1)\rceil>$ , where  $\lceil \cdot \rceil$  and  $\lfloor \cdot \rfloor$  are the ceiling operator and flooring operator, respectively. After serving by all the flows in  $\Theta_{R_i,f_j}$ , the leftover service curve for low-priority flows can be obtained by applying Eq.(3) and Eq.(4).

# C. Upper Service Curve of Flow Controller

Credit-based flow control introduces cyclic-dependence between the adjacent routers, and leads to the self-blocking within a flow due to the insufficiency of buffer space at the downstream router. To make the discussion concrete, we take flow  $f_2$  as an example and utilize the scheduling network model [17] in RTC theory to visualize the credit-based flow control and complex relationship among  $f_2$  and the other flows, as shown in Fig. 4. We ignore flow  $f_4$  and the flow control of the other flows for clarity. We also assume that, all the destination IP cores can consume the ejected flits immediately, thus there is no flow control between the ejection router and destination NI. However, to prevent the buffer overflow, the flow control between source NI and injection router is necessary. The flow control mechanism introduces a feedback control loop between adjacent routers, preventing us from deriving the performance bound directly even after we have obtained the service curve reserved at each router for the target flow. Historically, this issue is addressed by fixed-point iteration [38] or transformation from marked dataflow graph [39]. In this paper, we try to tackle the same problem with another solution. This is motivated by [21], where the authors abstract the flow control as a network element (called flow controller) providing a service curve  $\beta_{\tau}$  (corresponding to the lower service curve of RTC theory). Then, this service curve is obtained by applying some basic properties of DNC theory [28].

In this subsection, we follow the similar procedure as [21] to derive the upper service curve for the flow controller, as summarized in Theorem 1. The obtained upper service curve together with the lower service curve derived in [21] enable us to break the cyclic-dependences caused by flow control and build a comprehensive performance model with RTC.

Theorem 1: Suppose the router provides an RTC service curve  $<\beta^l,\beta^u>$ , the buffer size and credit feedback delay are denoted as B and  $\sigma$ , respectively. Then, the flow controller provides an equivalent RTC service curve  $<\overline{\beta^l\otimes\delta_\sigma(t)+B},\overline{\beta^u\otimes\delta_\sigma(t)+B}>$ , where  $\bar{f}$  is the subadditive closure of f [28].

*Proof:* The lower service curve has been derived in [21]. In the rest of this proof, we will take the flow control between  $R_9$  and  $R_5$  in Fig. 4 as an example to derive the upper service curve. Denote the amount of injected and departed flits at  $R_5$  by time t as I(t) and D(t), and the amount of flits served by  $R_9$  by time t as A(t). The feedback link can be represented as a network element providing upper service curve  $\delta_{\sigma}(t)$ .

For the flow control between router  $R_9$  and  $R_5$ , we have  $I(t) \leq A(t)$  for causality and  $I(t) \leq D'(t) + B$  due to the effect of flow control, where  $D' \leq D \otimes \delta_{\sigma}$ . Thus,

$$I(t) \le \min\{A(t), D'(t) + B\}.$$



Fig. 4: Scheduling network model for flow  $f_2$ 

Based on the equivalent definition of upper service curve<sup>4</sup>, we have

$$D(t) \leq I \otimes \beta_{R_{-}^{L}, f_{2}}^{u}(t).$$

Bring I(t) and D'(t) into this equality, we get

$$D(t) \leq I \otimes \beta_{R_5^L, f_2}^u(t)$$
  
$$\leq \min\{A \otimes \beta_{R_5^L, f_2}^u(t), D \otimes \delta_\sigma \otimes \beta_{R_5^L, f_2}^u(t) + B\}.$$

By applying Theorem 4.31 in [28], we have

$$D \leq A \otimes \beta_{R_{\varepsilon}^L, f_2}^u \otimes \overline{\beta_{R_{\varepsilon}^L, f_2}^u \otimes \delta_{\sigma} + B}.$$

Thus,

$$I \leq \min\{A, D' + B\}$$

$$\leq \min\{A, D \otimes \delta_{\sigma} + B\}$$

$$\leq \min\{A, A \otimes \beta_{R_{5}^{L}, f_{2}}^{u} \otimes \overline{\beta_{R_{5}^{L}, f_{2}}^{u}} \otimes \overline{\delta_{\sigma} + B} \otimes \delta_{\sigma} + B\}$$

$$= \min\{A \otimes \delta_{\sigma}, A \otimes \overline{\delta_{\sigma} \otimes \beta_{R_{5}^{L}, f_{2}}^{u}} + \overline{B}\}$$

$$= A \otimes \min\{\delta_{\sigma}, \overline{\beta_{R_{5}^{L}, f_{2}}^{u}} \otimes \delta_{\sigma} + B\}$$

$$= A \otimes \overline{\beta_{R_{5}^{L}, f_{2}}^{u}} \otimes \delta_{\sigma} + B$$

where the steps from the third line to the fifth line holds due to the general properties of  $\otimes$  operator (see Rule 6 and Rule 7 of Theorem 3.1.5 in [28] for more details), and the last step follows from the definition of sub-additive closure.

The inequality  $I \leq A \otimes \overline{\beta_{R_5^L,f_2}^u} \otimes \delta_\sigma + \overline{B}$  implies that the flow controller between  $R_9$  and  $R_5$  provides an equivalent upper service curve  $\overline{\beta_{R_5^L,f_2}^u} \otimes \delta_\sigma + \overline{B}$ . Thus, we can draw a conclusion that for any router providing upper service curve  $\beta^u$ , the corresponding flow controller has an equivalent upper service curve  $\beta^u_\tau(t) = \overline{\beta^u \otimes \delta_\sigma(t) + \overline{B}}$ .

Theorem 1 derives the RTC service curve of a single flow controller, and we can get the service curves of all the flow controllers along the router chain of any flow by applying Theorem 1 iteratively. As shown in Fig. 4, the service curve of a flow controller is determined by the service curves of the downstream flow controllers and routers. Hence, for each flow, we should compute the service curves of flow controllers from the ejection router to the injection router. Take flow  $f_2$  as an example, we should first compute the service curve of flow controller between  $R_5$  and  $R_9$  (denoted as  $<\beta^l_{\tau_9,f_2},\beta^u_{\tau_9,f_2}>$ ),

which is  $<\overline{\beta_{R_5^l,f_2}^l\otimes\delta_\sigma+B},\overline{\beta_{R_5^l,f_2}^u\otimes\delta_\sigma+B}>$ . Then, By applying the concatenation theorem, we can obtain the equivalent service curve provided to  $f_2$  by router  $R_9$ , i.e.  $<\beta_{R_9^N,f_2}^l\otimes\beta_{\tau_9,f_2}^l,\beta_{R_9^N,f_2}^u\otimes\beta_{\tau_9,f_2}^u>$ , which can be utilized to derive  $<\beta_{\tau_{13},f_2}^l,\beta_{\tau_{13},f_2}^u>$  further. Follow the same procedure,  $<\beta_{\tau_{14},f_2}^l,\beta_{\tau_{14},f_2}^u>$ ,  $<\beta_{\tau_{15},f_2}^l,\beta_{\tau_{15},f_2}^u>$  and  $<\beta_{\tau_{src},f_2}^l,\beta_{\tau_{src},f_2}^u>$ 5 can be derived iteratively.

## D. Collapsible Sub-Path

To this end, we have built the traffic model, service model and flow control model. Before giving the delay analysis algorithm, we first consider the follow scenario. Flow  $f_2$  and  $f_3$  in Fig. 1 contend the output link at both router  $R_{13}$  and  $R_9$ . Suppose  $P_2 > P_3$  and denote by  $B_{R_9^N,f_2}$  the buffer size of router  $R_9$  allocated to flow  $f_2$ ,  $<\beta^l_{R_1^N,f_2},\beta^u_{R_1^N,f_2}>$  and  $<\beta^l_{R_9^N,f_2},\beta^u_{R_9^N,f_2}>$  the service curves provided to flow  $f_2$  by router  $R_{13}$  and  $R_9$ ,  $<\beta^l_{\tau_{13},f_2},\beta^u_{\tau_{13},f_2}>$  the service curve for flow controller of router  $R_{13}$ ,  $<\alpha^l_{R_{13},f_2},\alpha^u_{R_{13},f_2}>$  and  $<\alpha^l_{R_{13},f_3},\alpha^u_{R_{13},f_3}>$  the arrival curve of  $f_2$  and  $f_3$  at router  $R_{13}$ . The question is: when  $B_{R_9^N,f_2}$  is large enough so that  $\beta^l_{R_{13}^N,f_2}\otimes\beta^l_{\tau_{13},f_2}=\beta^l_{R_{13}^N,f_2}$  and  $\beta^u_{R_{13}^N,f_2}\otimes\beta^u_{\tau_{13},f_2}=\beta^u_{R_{13}^N,f_2},$  how to derive the leftover service curve for  $f_3$  at  $R_{13}$  and  $R_9$ , and obtain a tight delay bound of  $f_3$  efficiently?

An intuitive solution is: Firstly, obtaining the leftover service curve of  $R_{13}$  by applying Eq.(3) and Eq.(4); Secondly, deriving the output arrival curve  $<\alpha_{R_9,f_2}^{l'},\alpha_{R_9,f_2}^{u'}>$  of  $f_2$  by applying Eq.(1) and Eq.(2); Thirdly, the leftover service curve of  $R_9$  can be easily obtained by applying Eq.(3) and Eq.(4); And finally, the equivalent service curve of  $f_3$  obtained at  $R_{13}$  and  $R_9$  can be easily obtained by concatenating these two service curves. Another solution is: we can substitute  $R_{13}$  and  $R_9$  by a virtual router  $R_{13,9}$  providing service curve  $<\beta_{R_9^N,f_2}^l \otimes \beta_{R_{13}^N,f_2}^l, \beta_{R_9^p,f_2}^u \otimes \beta_{R_{13}^N,f_2}^u>$ , since  $B_{R_9^N,f_2}$  is sufficiently large, and the flow control between  $R_{13}$  and  $R_9$  can be neglected, as shown in Fig. 5. Then, the service curve of  $f_3$  obtained at the virtual router  $R_{13,9}$  can be directly obtained by applying Eq.(3) and Eq.(4). Compared with previous router-by-router calculation method, it eliminates the calculation of intermediate arrival curve, and computes the equivalent service curve by just invoke Eq.(3) and Eq.(4) once, which

<sup>&</sup>lt;sup>4</sup>please refer to definition 1.6.1 in [28] for more details.

 $<sup>^5 &</sup>lt; \beta^l_{\tau_{src},f_2}, \beta^u_{\tau_{src},f_2} >$  denotes the service curve of flow controller between source NI and injection router, as shown in Fig.4.



Fig. 5: Collapsible sub-path of  $f_2$ . Since the flow control between  $R_{13}$  and  $R_9$  can be neglected, they are replaced by a single virtual router  $R_{13,9}$ .

is of calculating efficiency. We formalize this observation and propose the concept of Collapsible Sub-Path (CSP) to simplify the calculation and improve the tightness of the delay bound.

Definition 3 (Collapsible Sub-Path): A collapsible sub-path of  $f_i$ , denoted as  $CSP(f_i)$ , is a router sequence satisfying the following conditions:

1)  $M_{R_j,f_i} > 1$  for  $\forall R_j \in CSP(f_i)$ . 2)  $\Theta_{R_j,f_i} = \Theta_{R_k,f_i}$  and  $\Omega_{R_j,f_i} = \Omega_{R_k,f_i}$  hold for  $\forall R_j, R_k \in CSP(f_i)$  and  $R_j \neq R_k$ . 3)  $\beta^l_{R_i^p,f_k} \otimes \beta^l_{\tau_i,f_k} = \beta^l_{R_i^p,f_k}$  and  $\beta^u_{R_i^p,f_k} \otimes \beta^u_{\tau_i,f_k} = \beta^u_{R_i^p,f_k}$  hold for  $\forall R_j \in CSP(f_i)$  and  $\forall f_k \in \Theta_{R_j,f_i}$ .

The first condition indicates that we should compute the leftover service curve on this sub-path. The second condition ensure that the routers along this sub-path is shared by all the contending flows and the sub-path contains at least two routers. The third condition guarantees that the sub-path is collapsible. As implied previously, instead of the router-by-router calculation, we can leverage the concept of CSP and replace all the routers on CSP(f) with a single virtual router providing service curve  $< \otimes_{R_i \in CSP(f)} \beta^l_{R^p_i,f}, \otimes_{R_i \in CSP(f)} \beta^u_{R^p_i,f} >$ . For a CSP with  $n \ (n \geq 2)$  routers, this method reduces n-1 times calculation of arrival curve and leftover service curve. In addition, the accuracy of performance bound can also be improved due to the well-known "Pay Burst Only Once" phenomenon in the DNC theory [28].

#### E. End-to-End Delay Analysis

In this subsection, we present the delay analysis algorithm. While constructing the analysis algorithm, the following four issues should be considered carefully: (1) In the fixed-priority flit-level preemptive NoC, only the leftover service curve can be used by the low-priority flows. (2) We should collapse all the CSPs before computing the leftover service curve and delay bound to simplify the calculation and improve the delay bound. (3) Our performance model supports priority-sharing, before computing the leftover service curve for lower priority flows, we must ensure that all the flows with the same priority have been calculated. (4) The computed service curve for flow controller can only be applicable for the specified flow. Keeping these four issues in mind, we propose the end-to-end delay analysis algorithm, as shown in Algorithm 1. In this algorithm, the arrival curve of flow  $f_i$  at the source NI and router  $R_j$  are denote as  $<\alpha_{f_i}^l, \alpha_{f_i}^u>$  and  $<\alpha_{R_i,f_i}^l, \alpha_{R_i,f_i}^u>$ , respectively. The leftover service curve of switch allocator at output port p is represented as  $<\beta^{l'}_{SA,R^p_j},\beta^{u'}_{SA,R^p_j}>$ . Initially, let  $\beta^{l'}_{SA,R^p_j}=\beta^{l}_{SA,R^p_j}$  and  $\beta^{u'}_{SA,R^p_j}=\beta^{u}_{SA,R^p_j}$ .

## Algorithm 1 End-to-End Delay Analysis Algorithm

```
Require: Network topology graph and flow specification
Ensure: Worst-case end-to-end Delay for all the flows
    1: for each flow f_i \in \mathcal{F} with priority order do
                    \beta_{\tau}^{l} = \delta_0(t); \ \beta_{\tau}^{u} = \delta_0(t);
    2:
    3:
                    for each router R_j \in \mathcal{R}_i from end_i to start_i do
                            if \Theta_{R_i,f_i} \neq \emptyset then
                                  \beta_{R_{j}^{p},f_{i}}^{l}=\beta_{BW}^{l}\otimes\beta_{RC}^{l}\otimes\beta_{VA}^{l}\otimes\lfloor\frac{\beta_{SA,R_{j}^{p}}^{l'}}{N_{R_{j,f_{i}}+1}}\rfloor\otimes\beta_{ST}^{l};
                                  \beta^{u}_{R^{p}_{j},f_{i}} = \beta^{u}_{BW} \otimes \beta^{u}_{RC} \otimes \beta^{u}_{VA} \otimes \left\lceil \frac{\beta^{u}_{SA,R^{p}_{j}}}{N_{R_{i},f_{i}+1}} \right\rceil \otimes \beta^{u}_{ST};
    7:
                                    \beta_{R_{i}^{p},f_{i}}^{l}=\beta_{BW}^{l}\otimes\beta_{RC}^{l}\otimes\beta_{VA}^{l}\otimes\beta_{SA,R_{i}^{p}}^{l'}\otimes\beta_{ST}^{l};
    8:
                                   \beta_{R_{i},f_{i}}^{u'} = \beta_{BW}^{u} \otimes \beta_{RC}^{u} \otimes \beta_{VA}^{u} \otimes \beta_{SA,R_{i}}^{u'} \otimes \beta_{ST}^{u};
    9:
 10:
                          \beta_{\tau_j,f_i}^l(t) = \beta_{\tau}^l; \ \beta_{\tau_j,f_i}^u(t) = \beta_{\tau}^u; 
\beta_{\tau}^l = \overline{\beta_{R_j^p,f_i}^l \otimes \beta_{\tau}^l \otimes \delta_{\sigma}(t) + B_{R_j^p,f_i}};
 11:
 12:
                           \beta_{\tau}^{u} = \overline{\beta_{R_{j}, f_{i}}^{u} \otimes \beta_{\tau}^{u} \otimes \delta_{\sigma}(t) + B_{R_{j}, f_{i}}};
 13:
 14:
                   \begin{array}{l} \beta_{\tau_{src},f_i}^l = \beta_{\tau}^l; \; \beta_{\tau_{src},f_i}^u = \beta_{\tau}^u; \\ \beta_{f_i} = \beta_{\tau_{src},f_i}^l \otimes (\underset{R_k \in \mathcal{R}_{f_i}}{\otimes} (\beta_{R_k,f_i}^l \otimes \beta_{\tau_k,f_i}^l)); \end{array}
 15:
 16:
                    Delay(f_i) = H(\alpha_{f_i}^u, \beta_{f_i});
 17:
                    \beta_{f_i}^l = \beta_{\tau_{src}, f_i}^l; \ \beta_{f_i}^u = \beta_{\tau_{src}, f_i}^u; Collapse CSP(f_i) and update \Theta_{R_j, \cdot}, \ \Omega_{R_j, \cdot} and \mathcal{R}_{\cdot};
 18:
 19:
 20:
                    for \forall R_j \in \mathcal{R}_{f_i} from start_i to end_i do
                          if \forall R_j \in \mathcal{K}_{f_i} from start_i to ena_i up

if \Omega_{R_j,f_i} \neq \emptyset then

\beta^l = \beta^l_{f_i} \otimes \beta^l_{BW} \otimes \beta^l_{RC} \otimes \beta^l_{VA};
\beta^u = \beta^u_{f_i} \otimes \beta^u_{BW} \otimes \beta^u_{RC} \otimes \beta^u_{VA};
\alpha^l_{R_j,f_i} = \min\{(\alpha^l_{f_i} \otimes \beta^u) \otimes \beta^l, \beta^l\};
\alpha^u_{R_j,f_i} = \min\{(\alpha^u_{f_i} \otimes \beta^u) \otimes \beta^l, \beta^u\};
if \forall f_k \in \Theta_{R_j,f_i} have been calculated then
\alpha^l_{R_j,f_i} = \alpha^l_{R_j,f_i} + \sum_{f_k \in \Theta_{R_j,f_i}} \alpha^l_{R_j,f_k};
\alpha^u = \alpha^u + \sum_{f_k \in \Theta_{R_j,f_k}} \alpha^l_{R_j,f_k};
 21:
 22:
 23:
 24:
 25:
 26:
 27:
                                          \alpha_{R_j,f_i}^u = \alpha_{R_j,f_i}^u + \sum_{f_k \in \Theta_{R_j,f_i}}^{\int_{R_j,f_i}} \alpha_{R_j,f_k}^u;
28:
                                          \beta_{SA,R_i^p}^{l'} = (\beta_{SA,R_i^p}^{l'} - \alpha_{R_j,f_i}^u) \bar{\otimes} 0;
 29:
                                           \beta_{SA,R_{j}^{v}}^{u'} = \max\{(\beta_{SA,R_{j}^{v}}^{u'} - \alpha_{R_{j},f_{i}}^{l}) \bar{\otimes} 0, 0\};
 30:
31:
 32:
                           \beta_{f_i}^l = \beta_{f_i}^l \otimes \beta_{R_i^p, f_i}^l; \ \beta_{f_i}^u = \beta_{f_i}^u \otimes \beta_{R_i^p, f_i}^u;
33:
```

To address these four issues, our algorithm computes the delay bound from high-priority flows to low-priority flows. For each iteration, it performs the following four steps in sequence: (1) Calculating the service curves provided by the routers (lines 4-10) and flow controllers (lines 11-12) along the path. (2) Identifying and collapsing all the CSPs on the path of a flow (line 14). (3) Computing the worst-case end-to-end delay of the flow (line 15). (4) Calculating the leftover service curve at each router for low-priority flows when all

34:

35: end for

the service curves of high-priority flows have been calculated (lines 16-32). The overall algorithm has two-level embedded loops, and the computation complexity for this algorithm is O(HN), where N and H is the number of flows and the hop count of each flow. This algorithm can be easily integrated into the RTC toolbox [33] to compute the end-to-end delay bound automatically.

## F. Buffer Sizing

The priority-aware wormhole-switched NoC [7] requires the same amount of VC as the priorities to prevent priority inversion [11], which refers to the blocking of high-priority flows when the low-priority flows occupy all the VCs. To reduce the buffer area and power consumption, priority sharing [40] and buffer optimization [15] techniques have been proposed. However, two backlog bounds derived in [15] are the minimum buffer size that does not trigger the flow control, which can be further reduced as long as the constraint of deadline is not being violated. Suppose the applications have been mapped onto the NoC, and each flow  $f_i$  has been assigned to their corresponding priority  $P_i$  and deadline  $D_i$ . Following the same notations as Algorithm 1, we propose the buffer sizing algorithm to further reduce the buffer size, as shown in Algorithm 2. It tries to reduce the buffer size for each flow from high-priority to low-priority gradually. For each iteration, it performs the following four steps: (1) Calculating the service curves provided by the routers (lines 3-9). (2) Calculate the minimum buffer size that can avoid flow control for each router (lines 10-13). (3) Reduce the initial buffer size gradually as long as the constraint of deadline is not being violated (lines 15-26). (4) Calculating the leftover service curve at each router for low-priority flows (lines 27-43). This algorithm can be implemented in RTC toolbox [33] to optimize the buffer size automatically. The entire computation complexity is O(HN), where N and H are the number of flows and the hop count of each flow.

A significant difference with Algorithm 1 is that, this algorithm does not identify and collapse the CSP, because the reduction of buffer size introduces flow control between adjacent routers, which prevents the flits progressing in the network and leads to a larger end-to-end delay. The amount of cycles that a packet can be stalled in the network without violating the deadline is defined as 'slack'. Our buffer sizing algorithm can reduce the buffer size iteratively as long as slack is greater than zero, which can be used to reduce the router area and power consumption. However, it is significantly different from the DNC based slack optimization in [41]. In [41], the energy optimization is realized by adjusting the voltage, frequency and link bandwidth of on-chip routers for the fixed configuration and deadline. In contrast, our method tries to optimize the buffer size under the deadline constraint, and the buffer reduction directly leads to the area and power saving. In addition, our algorithm can be used in conjunction with the priority sharing techniques [40] to optimize the buffer size of priority-aware wormhole-switched NoC.

## Algorithm 2 Buffer Sizing Algorithm

```
Require: Network topology graph and flow specification
Ensure: Optimized buffer size
    1: for each flow f_i \in \mathcal{F} with priority order do
                      for each router R_j \in \mathcal{R}_i do
   2:
   3:
                              if \Theta_{R_i,f_i} \neq \emptyset then
                                     \beta_{R_{j}^{p},f_{i}}^{l}=\beta_{BW}^{l}\otimes\beta_{RC}^{l}\otimes\beta_{VA}^{l}\otimes\lfloor\frac{\beta_{SA,R_{j}^{p}}^{l'}}{N_{R_{j},f_{i}+1}}\rfloor\otimes\beta_{ST}^{l};
    4:
                                     \beta_{R_{i}^{p},f_{i}}^{u} = \beta_{BW}^{u} \otimes \beta_{RC}^{u} \otimes \beta_{VA}^{u} \otimes \left\lceil \frac{\beta_{SA,R_{j}^{p}}^{s}}{N_{R_{i},f_{i}}+1} \right\rceil \otimes \beta_{ST}^{u};
   5:
    6:
                                       \beta_{R_{i}^{p},f_{i}}^{l}=\beta_{BW}^{l}\otimes\beta_{RC}^{l}\otimes\beta_{VA}^{l}\otimes\beta_{SA,R_{i}^{p}}^{l'}\otimes\beta_{ST}^{l};
    7:
                              \beta^{u'}_{R^p_j,f_i} = \beta^u_{BW} \otimes \beta^u_{RC} \otimes \beta^u_{VA} \otimes \beta^{u'}_{SA,R^p_j} \otimes \beta^u_{ST}; end if
   8:
   9:
                              B^l = \inf\{B | \beta^l_{R^p_i, f_i} \otimes \overline{\beta^l_{R^p_i, f_i}} \otimes \delta_{\sigma}(t) + B \ge \beta^l_{R^p_i, f_i}\};
 10:
                              B^{u} = \inf\{B | \beta_{R_{j}^{u}, f_{i}}^{u^{p}} \otimes \overline{\beta_{R_{j}^{u}, f_{i}}^{u}} \otimes \delta_{\sigma}(t) + B \ge \beta_{R_{j}^{u}, f_{i}}^{u}\};
 11:
                    \begin{split} B_{R_{j}^{p},f_{i}} &= \max\{B^{l},B^{u}\};\\ \beta_{\tau_{j},f_{i}}^{l} &= \delta_{0}(t);\ \beta_{\tau_{j},f_{i}}^{u} &= \delta_{0}(t);\\ \textbf{end for} \end{split}
 12:
 13:
 14:
                     \beta_{\tau_{src},f_i}^l = \beta_{\tau}^l; \ \beta_{\tau_{src},f_i}^u = \beta_{\tau}^u; for each router R_j \in \mathcal{R}_i from end_i to start_i do \beta_{f_i} = \beta_{\tau_{src},f_i}^l \otimes \underset{R_k \in \mathcal{R}_{f_i}}{\otimes} (\beta_{R_k^p,f_i}^l \otimes \beta_{\tau_k,f_i}^l);
 15:
 16:
 17:
                              \begin{array}{l} Delay(f_i) = H(\alpha_{f_i}^u, \beta_{f_i});\\ \textbf{while } Delay(f_i) \leq D_i \text{ and } B_{R_j^p, f_i} > 1 \textbf{ do} \end{array}
 18:
 19:
                                       B_{R_i^p,f_i} = B_{R_i^p,f_i} - 1;
 20:
                                     Update \beta_{\tau_k, f_i}^l for all R_k from R_j to start_i; \beta_{f_i} = \beta_{\tau_{src}, f_i}^l \otimes \underset{R_k \in \mathcal{R}_{f_i}}{\otimes} (\beta_{R_k^p, f_i}^l \otimes \beta_{\tau_k, f_i}^l);
 21:
22:
                                       Delay(f_i) = H(\alpha_{f_i}^u, \beta_{f_i});
23:
 24:
                              end while
                              if Delay(f_i) > D_i then
 25:
                                       \begin{split} B_{R_j^p,f_i} &= B_{R_j^p,f_i} + 1; \\ \text{Update} &< \beta_{\tau_j,f_i}^l, \beta_{\tau_j,f_i}^u >; \end{split}
 26:
27:
 28:
 29:
                     \begin{array}{l} \beta_{f_i}^l = \beta_{\tau_{src},f_i}^l; \ \beta_{f_i}^u = \beta_{\tau_{src},f_i}^u; \\ \text{for } \forall R_j \in \mathcal{R}_{f_i} \ \text{from } start_i \ \text{to } end_i \ \text{do} \end{array}
 30:
31:
                            if \forall R_j \in \mathcal{R}_{f_i} from start_i to end_i do

if \Omega_{R_j,f_i} \neq \emptyset then

\beta^l = \beta^l_{f_i} \otimes \beta^l_{BW} \otimes \beta^l_{RC} \otimes \beta^l_{VA};
\beta^u = \beta^u_{f_i} \otimes \beta^u_{BW} \otimes \beta^u_{RC} \otimes \beta^u_{VA};
\alpha^l_{R_j,f_i} = \min\{(\alpha^l_{f_i} \oslash \beta^u) \otimes \beta^l, \beta^l\};
\alpha^u_{R_j,f_i} = \min\{(\alpha^u_{f_i} \otimes \beta^u) \oslash \beta^l, \beta^u\};
if \forall f_k \in \Theta_{R_j,f_i} have been calculated then

\alpha^l_{R_j,f_i} = \alpha^l_{R_j,f_i} + \sum_{f_k \in \Theta_{R_j,f_i}} \alpha^l_{R_j,f_k};
\alpha^u_{R_j,f_i} = \alpha^u_{R_j,f_i} + \sum_{f_k \in \Theta_{R_j,f_i}} \alpha^u_{R_j,f_k};
\alpha^u_{R_j,f_i} = \alpha^u_{R_j,f_i} + \sum_{f_k \in \Theta_{R_j,f_i}} \alpha^u_{R_j,f_k};
\alpha^u_{R_j,f_i} = \alpha^u_{R_j,f_i} + \sum_{f_k \in \Theta_{R_j,f_i}} \alpha^u_{R_j,f_k};
 32:
 33:
34:
 35:
 36:
 37:
 38:
 39:
                                              \beta_{SA,R_{\cdot}^{p}}^{l'} = (\beta_{SA,R_{\cdot}^{p}}^{l'} - \alpha_{R_{i},f_{i}}^{u}) \bar{\otimes} 0;
 40:
                                              \beta_{SA,R_{i}^{p}}^{u'} = \max\{(\beta_{SA,R_{i}^{p}}^{u'} - \alpha_{R_{j},f_{i}}^{l})\bar{\odot}0,0\};
41:
 42:
                                       end if
43:
                              \beta_{f_i}^l = \beta_{f_i}^l \otimes \beta_{R_i^p, f_i}^l; \ \beta_{f_i}^u = \beta_{f_i}^u \otimes \beta_{R_i^p, f_i}^u;
44:
                      end for
 45:
```

46: end for

#### V. EXPERIMENTS

In this section, we validate the correctness and tightness of our performance model by comparison with other analytical methods and simulation. Several analytical methods exist for the delay analysis of priority-aware NoC, examples include contention tree model [26], lumped link model [11], dependency graph model [8], FLA [7], LLA [14] and DNC [16], etc. There are also extensive research on the buffer sizing of the priority-aware NoC, representative works include shaping delay analysis [42] and LLBA [15]. Among all these analytical methods, LLA [14][15] and DNC [16] based model outperform the others when the tightness of delay and backlog bound are considered. Thus, we will only perform the comparison with LLA and DNC, as presented in subsection V-A and subsection V-B, respectively.

## A. Comparison with Link Level Analysis

The network topology and flows are shown in Fig. 1. There are four flows (i.e.  $f_1$ ,  $f_2$ ,  $f_3$  and  $f_4$ ) in the network, with different priority  $P_4 > P_1 > P_2 > P_3$ . Suppose the packet length of flow  $f_i$  is  $F_i$  (in flits), and the injection period is  $I_i$ . We perform the comparison on a set of periodical traffic due to the restriction of LLA method [14][15], and the traffic jitter for all the flows are set to be zero. To ease the analysis, LLA supposes the number of bits in a flit is the same as the physical channel width, and the latency of a flit traverses a router is one cycle. To compare with LLA, our model for the standard five stages wormhole router should be specialized to a singlecycle router, this is achieved by letting the service curve of BW, RC, VA and ST stage be a burst delay function  $\delta_0(t)$ . Under this condition, the service curve of the entire router is the same as the service curve provided by the SA stage, which is  $<\beta^l_{SA,R^p_i},\beta^u_{SA,R^p_i}>$  . In addition, the LLA method does not consider the self-blocking caused by flow control. Thus, we set the credit feedback delay  $\sigma = 0$  cycle in our model for a fair comparison. Next, we compare the end-to-end delay and buffer requirement computed with LLA and our model.

1) End-to-End Delay: For this scenario, we suppose the VC buffer is large enough so that we can neglect the back-pressure caused by flow control and directly apply LLA for the delay analysis. Suppose all the flows have the same injection period  $I_i$  and packet length  $F_i$ , we examine the end-to-end delay of the four flows in Fig. 1 under different packet length  $F_i$  and injection period  $I_i$ , the calculated result is shown in Table I. The RTC result is obtained by collapsing the CSP of  $f_2$  (i.e.  $R_{13}$  and  $R_{9}$ ). Each quaternion in the table is corresponding to the worst-case delay of  $f_1$ ,  $f_2$ ,  $f_3$  and  $f_4$  (in cycles). The blanking items corresponding to LLA columns indicate that the worst-case delay of a flow is greater than its injection period, which is unable to be analyzed with LLA [14][15], and the blanking items corresponding to RTC columns indicate that the network is unstable because the injection rate exceeds the processing capability of the network. As shown in Table I, the RTC method is applicable to these scenarios which can not be analyzed by LLA and give the worst-case delay. In addition, we also observed from the table that the RTC result is as tight as that of LLA except for the scenarios that the worst-case delay of a flow is close to the injection period, e.g.  $F_i=1$ ,  $I_i=6$  in Table I. The root cause of these exceptions is that RTC theory we used in this paper is a count-based algebra approach, which ignores the state information of the entire network. To improve the accuracy of our results, the multimode RTC [43] is required, which leads to a high computation complexity.

TABLE I: Delay comparison with link level analysis

|       | $F_i = 1$ |         | $F_i = 2$ |         | $F_i = 4$  |            |
|-------|-----------|---------|-----------|---------|------------|------------|
| $I_i$ | RTC       | LLA     | RTC       | LLA     | RTC        | LLA        |
| 3     | 7,7,8,4   | _       | _         | _       | _          | _          |
| 4     | 6,6,6,4   | _       | _         | _       | _          | _          |
| 5     | 6,6,6,4   | _       | 9,10,12,5 | _       | _          | _          |
| 6     | 5,6,6,4   | 5,6,5,4 | 9,8,9,5   | _       | _          | _          |
| 7     | 5,6,5,4   | 5,6,5,4 | 9,8,9,5   | _       | _          | _          |
| 8     | 5,6,5,4   | 5,6,5,4 | 7,8,9,5   | 7,8,7,5 | _          | _          |
| 9     | 5,6,5,4   | 5,6,5,4 | 7,8,9,5   | 7,8,7,5 | 15,16,19,7 | _          |
| 10    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 15,12,15,7 | _          |
| 11    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 15,12,15,7 | _          |
| 12    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,15,7 | _          |
| 13    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,15,7 | _          |
| 14    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,15,7 | _          |
| 15    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,15,7 | 11,12,11,7 |
| 16    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,11,7 | 11,12,11,7 |
| 17    | 5,6,5,4   | 5,6,5,4 | 7,8,7,5   | 7,8,7,5 | 11,12,11,7 | 11,12,11,7 |

2) Buffer Sizing: The LLBA method [15] can only give the required buffer size at each VC to prevent flow control, because the flow control can lead to the chain blocking in the network, which complicates the analysis with LLBA. Our RTC-based performance model can model the flow control behavior in a natural way, because we abstract the flow control mechanism with the wide-sense service curve. By taking the flow control into consideration, our buffer sizing algorithm can be utilized to reduce the buffer size calculated with LLBA method further as long as the deadline constraint is not violated. We take a simple example to demonstrate the strength of our method. Suppose all the flows have the same packet injection period  $I_i = 20$  cycles and packet length  $F_i = 4$  flits (i = 1, 2, 3, 4), we can get the end-to-end delay with LLA method for the four flows, which are (11,12,11,7) cycles. We can also get the buffer size reserved at each router for the four flows with LLBA method, which are (1, 1, 1, 4), (4, 1, 1, 1, 1), (4, 4, 1, 1) and (1, 1, 1, 1), respectively. For the same configuration, if we change the deadline constraint from 15 cycles to 27 cycles, the buffer required for each flow can be further reduced with our buffer sizing algorithm, as shown in Table II. Take the deadline  $D_i = 27$  as an example, the calculated buffer size is  $17/29 \approx 58.62\%$  smaller than the total buffer size calculated with the LLBA method.

TABLE II: buffer requirement computed with RTC model

| Deadline      | $f_1$     | $f_2$       | $f_3$     | $f_4$     | Total |
|---------------|-----------|-------------|-----------|-----------|-------|
| (15,15,15,15) | (1,1,1,2) | (2,1,1,1,1) | (4,4,1,1) | (1,1,1,1) | 25    |
| (17,17,17,17) | (1,1,1,2) | (2,1,1,1,1) | (3,3,1,1) | (1,1,1,1) | 23    |
| (19,19,19,19) | (1,1,1,2) | (2,1,1,1,1) | (2,2,1,1) | (1,1,1,1) | 22    |
| (21,21,21,21) | (1,1,1,2) | (1,1,1,1,1) | (2,2,1,1) | (1,1,1,1) | 20    |
| (23,23,23,23) | (1,1,1,1) | (1,1,1,1,1) | (2,2,1,1) | (1,1,1,1) | 19    |
| (25,25,25,25) | (1,1,1,1) | (1,1,1,1,1) | (2,2,1,1) | (1,1,1,1) | 19    |
| (27,27,27,27) | (1,1,1,1) | (1,1,1,1,1) | (1,1,1,1) | (1,1,1,1) | 17    |



Fig. 6: Comparison with network calculus

# B. Comparison with Network Calculus

In this subsection, we present the numerical results to demonstrate the improvement of our method over DNC method proposed in [16]. We use the periodical traffic as an example to make the comparison. Denote by  $I_i$  the injection period,  $F_i$  the packet length, the arrival curve can be easily obtained according to the method introduced in subsection IV-A. Suppose the priority of each flow in Fig. 1 satisfies  $P_4 = P_1 > P_2 > P_3$ , the buffer depth at each router B = 15flits, credit feedback delay  $\sigma = 0$  cycle. Define injection rate  $V_i = F_i/I_i$ , we change  $V_i$  (i = 1, 2, 3, 4) from 1/3 to 1/6 flits/cycle and packet length from 1 to 8 flits, the end-toend delay of flow  $f_3$  calculated with the DNC-based and our method are plotted in Fig. 6. By comparison, we find that our method can derive a much tighter delay bound than the DNC method proposed in [16]. The root cause for this improvement lies in the fact that our method utilizes the upper service curve to limit the output upper arrival curve, and further leads to a tighter lower service curve for the low-priority flows. To demonstrate this, let  $F_i = 8$  flits and  $V_i = 1/6$  flits/cycle, we plot the service curve for flow  $f_3$  calculated with the DNC and RTC in Fig. 7. The service curve is calculated with RTC toolbox. From Fig. 7, we find that the calculated service curve with DNC is indeed looser than the service curve calculated with our method. Since the delay bound is the maximal horizontal deviation between upper arrival curve and lower service curve in this figure, this looser service curve will finally lead to a looser end-to-end delay bound.

The comparison results in Fig. 6 also exhibits two special data points calculated with our method need to be explained. For the given injection rate  $V_i=1/6$  (1/5) flits/cycle, when we increase the packet length  $F_i=7$  to  $F_i=8$  flits, the worst-case delay calculated with our method decreases from 47 to 43 (49 to 47) cycles. To explain this phenomenon, for the given injection rate  $V_i=1/6$  flits/cycle, we plot the upper arrival curve and lower service curve of flow  $f_3$  in Fig. 8 for both  $F_i=7$  and  $F_i=8$  scenarios. As indicated in this figure, when  $F_i=8$  flits, the lower service curve for  $f_3$  is greater



Fig. 7: Service curve derived from RTC and DNC



Fig. 8: Delay Comparison between  $F_i = 7$  and  $F_i = 8$ 

than that of  $F_i = 7$  flits between the time interval [41, 51], which leads to a smaller delay bound than  $F_i = 7$ .

## C. Comparison with Simulation

The correctness of our delay analysis algorithm and buffer sizing algorithm is verified by simulation. We modified the switch allocator of a modular open source NoC simulator, Heterogenous Networks-on-Chip (HNoCs) [44], to support fixed-priority scheduling, and collect the maximal end-to-end packet delay at each destination IP core. For the same injection rate  $V_i = 1/6$  flits/cycle, we change the packet length from two flits to nine flits, and collect the end-to-end delay of the four flows in Fig. 1 obtained by simulation and our method. The comparison results are shown in Fig. 9, to prevent the results of flow  $f_2$  from shading the results of  $f_3$ , we exchange the order of  $f_3$  and  $f_4$  in this figure. As indicated in the comparison, for the given configuration, delay calculated with our method is indeed an upper bound of the simulation results, which verifies the correctness of our methods. In addition, we also found



Fig. 9: Comparison with simulation

that, the delay bound of high-priority flows (e.g.  $f_1$  and  $f_4$ ) is tighter than that of low-priority flows.

#### VI. CONCLUSION

The priority-aware wormhole-switched NoC is a promising platform for the on-chip real-time communication if the worstcase performance can be accurately analyzed and guaranteed. Simulation is not competent for this purpose because it is difficult to cover all the corner cases. In this paper, we propose an RTC based performance model to achieve this goal. We first build the traffic model and service model for this NoC, and propose a novel method to derive the upper service curve of credit-based flow control. Compared with the FLA and LLA methods which assume the router to be single cycle and free of flow control, our performance model is more general and comprehensive. Then, based on the proposed RTC model, we proposed an end-to-end delay analysis algorithm and a buffer sizing algorithm. The delay analysis algorithm can be implemented to compute the end-to-end delay for each flow automatically, and verify whether all these flows meet their deadline under this configuration. To improve the calculated delay bound, we also proposed the concept of collapsible sub-path. The proposed buffer sizing algorithm can optimize the buffer size from high-priority flows to low-priority flows. It can also be implemented to perform the buffer reduction automatically under the constraint of deadline. Compared with the DNC based performance model, our model can give tighter performance bound, because the RTC-based model takes the upper service curve and lower arrival curve into consideration. Experimental results also illustrated that, our method indeed outperforms the conventional analytical methods, e.g. LLA and DNC, when the tightness of performance bound are considered. Our results can be applied to the mapping, routing and power reduction of NoC.

## ACKNOWLEDGEMENT

The authors would thank the reviewers for their suggestions and comments, and all the experiments are carried out at the Integrated Microsystem Lab (IML) of McGill University.

This research is supported by High Technology Research and Development Program of China (Grant No. 2012AA012201, 2012AA011902).

#### REFERENCES

- E. Bolotin, Z. Guz, I. Cidon, R. Ginosar, and A. Kolodny. The power of priority: Noc based distributed cache coherency. In *Networks-on-Chip* (NoCs), 2007. First International Symposium on, pages 117–126, May 2007.
- [2] Jörn Ostermann, Jan Bormans, Peter List, Detlev Marpe, Matthias Narroschke, Fernando Pereira, Thomas Stockhammer, and Thomas Wedi. Video coding with h. 264/avc: tools, performance, and complexity. Circuits and Systems magazine, IEEE, 4(1):7–28, 2004.
- [3] Kees Goossens, John Dielissen, and Andrei Rădulescu. The Æthereal network on chip: Concepts, architectures, and implementations. *IEEE Design & Test of Computers*, 22(5):414–421, Sep.-Oct. 2005.
- [4] Shaoteng Liu, A. Jantsch, and Zhonghai Lu. Analysis and evaluation of circuit switched noc and packet switched noc. In *Digital System Design* (DSD), 2013 Euromicro Conference on, pages 21–28, Sept 2013.
- [5] C. Paukovits and H. Kopetz. Concepts of switching in the time-triggered network-on-chip. In Embedded and Real-Time Computing Systems and Applications, 2008. RTCSA '08. 14th IEEE International Conference on, pages 120–129, 2008.
- [6] M.D. Harmanci, N.P. Escudero, Y. Leblebici, and P. Ienne. Providing qos to connection-less packet-switched noc by implementing diffserv functionalities. In *System-on-Chip*, 2004. *International Symposium on*, pages 37–40, Nov 2004.
- [7] Zheng Shi and Alan Burns. Real-time communication analysis for onchip networks with wormhole switching. In *Proceedings of the Sec*ond ACM/IEEE International Symposium on Networks-on-Chip (NoCs), 2008, pages 161–170, Washington, DC, USA, 2008. IEEE Computer Society.
- [8] Byungjae Kim, Jong Kim, SungJe Hong, and Sunggu Lee. A real-time communication method for wormhole switching networks. In *Parallel Processing*, 1998. International Conference on, pages 527–534, 1998.
- [9] S.L. Hary and F. Ozguner. Feasibility test for real-time communication using wormhole routing. *Computers and Digital Techniques, IEE Proceedings* -, 144(5):273–278, 1997.
- [10] Jong-Pyng Li and Matt W. Mutka. Real-time virtual channel flow control. *Journal of Parallel and Distributed Computing*, 32(1):49 – 65, 1996.
- [11] S. Balakrishnan and F. Ozguner. A priority-driven flow control mechanism for real-time traffic in multiprocessor networks. *Parallel and Distributed Systems, IEEE Transactions on*, 9(7):664–678, 1998.
- [12] Partha Kundu. On-die interconnects for next generation cmps. In 2006 Workshop on On- and Off-Chip Interconnection Networks for Multicore Systems, Stanford, CA, USA, December 2006.
- [13] G. Michelogiannakis, D. Sanchez, W.J. Dally, and C. Kozyrakis. Evaluating bufferless flow control for on-chip networks. In *Networks-on-Chip (NOCS)*, 2010 Fourth ACM/IEEE International Symposium on, pages 9–16, May 2010.
- [14] Hany Kashif, Hiren D. Patel, and Sebastian Fischmeister. Using link-level latency analysis for path selection for real-time communication on nocs. In *Proceedings of the Asia South Pacific Design Automation Conference (ASPDAC)*, pages 499–504, Sydney, Australia, February 2012.
- [15] Hany Kashif and Hiren Patel. Bounding buffer space requirements for real-time priority-aware networks. In *Proceedings of the Asia South Pacific Design Automation Conference (ASPDAC)*, SunTec, Singapore, January 2014.
- [16] Yue Qian, Zhonghai Lu, and Qiang Dou. Qos scheduling for nocs: Strict priority queueing versus weighted round robin. In *Computer Design (ICCD)*, 2010 IEEE International Conference on, pages 52–59, Oct 2010.
- [17] S. Chakraborty, S. Kunzli, and L. Thiele. A general framework for analysing system properties in platform-based embedded system designs. In *Design, Automation and Test in Europe Conference and Exhibition*, 2003, pages 190–195, 2003.
- [18] W. J. Dally and B. Towles. Route packets, not wires: On-chip interconnection networks. In *Proceedings of the 38th Design Automation Conference*, pages 684–689, Jun. 2001.
- [19] Evgeny Bolotin, Israel Cidon, Ran Ginosar, and Avinoam Kolodny. QNoC: QoS architecture and design process for network on chip. Journal of Systems Architecture, Special Issue on Networks on Chip, 50(2-3):105–128, Feb. 2004.

- [20] P. Poplavko, T. Basten, M. Bekooij, J. van Meerbergen, and B. Mesman. Task-level timing models for guaranteed performance in multiprocessor networks-on-chip. In *Proceedings of the 2003 international conference* on Compilers, architecture and synthesis for embedded systems, pages 63–72. ACM, 2003.
- [21] Yue Qian, Zhonghai Lu, and Wenhua Dou. Analysis of worst-case delay bounds for best-effort communication in wormhole networks on chip. In *Networks-on-Chip (NoCs)*, 2009. 3rd ACM/IEEE International Symposium on, pages 44–53, May 2009.
- [22] Gaoming Du, Cunqiang Zhang, Zhonghai Lu, Alberto Saggio, and Minglun Gao. Worst-case performance analysis of 2-d mesh nocs using multi-path minimal routing. In Proceedings of the Eighth IEEE/ACM/IFIP International Conference on Hardware/Software Codesign and System Synthesis, CODES+ISSS '12, pages 123–132, New York, NY, USA, 2012. ACM.
- [23] Sunggu Lee. Real-time wormhole channels. J. Parallel Distrib. Comput., 63(3):299–311, March 2003.
- [24] D. Rahmati, S. Murali, L. Benini, F. Angiolini, G. De Micheli, and H. Sarbazi-Azad. Computing accurate performance bounds for best effort networks-on-chip. *Computers, IEEE Transactions on*, 62(3):452– 467, 2013.
- [25] Ciprian Seiculescu, Dara Rahmati, Srinivasan Murali, Luca Benini, Giovanni De Micheli, and Hamid Sarbazi-Azad. Designing Best Effort Networks-on-Chip to Meet Hard Latency Constraints. ACM Transactions on Embedded Computing Systems, 12(4), 2013.
- [26] Zhonghai Lu, Axel Jantsch, and Ingo Sander. Feasibility analysis of messages for on-chip networks using wormhole routing. In *Proceedings* of the Asia and South Pacific Design Automation Conference, pages 960–964, Shanghai, China, Jan. 2005.
- [27] Zheng Shi. Real-Time Communication Services for Networks on Chip. PhD thesis, The University of York, 2009.
- [28] Jean-Yves Le Boudec and Patrick Thiran. Network Calculus: A Theory of Deterministic Queuing Systems for the Internet. Springer-Verlag, Berlin, Heidelberg, 2001.
- [29] M. Gries, C. Kulkarni, C. Sauer, and K. Keutzer. Comparing analytical modeling with simulation for network processors: a case study. In *Design, Automation and Test in Europe Conference and Exhibition*, 2003, pages 256–261 suppl., 2003.
- [30] D.B. Chokshi and P. Bhaduri. Modeling fixed priority non-preemptive scheduling with real-time calculus. In Embedded and Real-Time Computing Systems and Applications, 2008. RTCSA '08. 14th IEEE International Conference on, pages 387–392, 2008.
- [31] Andrei Hagiescu, Unmesh D. Bordoloi, Samarjit Chakraborty, Prahla-davaradan Sampath, P. Vignesh V. Ganesan, and S. Ramesh. Performance analysis of flexray-based ecu networks. In *Proceedings of the 44th Annual Design Automation Conference*, DAC '07, pages 284–289, New York, NY, USA, 2007. ACM.
- [32] Lothar Thiele, Ernesto Wandeler, and Samarjit Chakraborty. Performance analysis of multiprocessor dsps: a stream-oriented component model. Signal Processing Magazine, IEEE, 22(3):38–46, 2005.
- [33] Ernesto Wandeler and Lothar Thiele. Real-time calculus (rtc) toolbox. http://www.mpa.ethz.ch/Rtctoolbox, 2006.
- [34] William James Dally and Brian Towles. Principles and Practices of Interconnection Networks. Morgan Kaufman Publishers, San Francisco, CA, USA, 2004.
- [35] N.E. Jerger and L.S. Peh. On-chip networks. Synthesis Lectures on Computer Architecture, 4(1):1–141, 2009.
- [36] W.J. Dally and S.G. Tell. The even/odd synchronizer: A fast, all-digital, periodic synchronizer. In Asynchronous Circuits and Systems (ASYNC), 2010 IEEE Symposium on, pages 75–84, May 2010.
- [37] E. Wandeler, L. Thiele, M. Verhoef, and P. Lieverse. System architecture evaluation using modular performance analysis: a case study. *INTER-NATIONAL JOURNAL ON SOFTWARE TOOLS FOR TECHNOLOGY TRANSFER (STTT)*, 8(6):649–667, 2006.
- [38] Henrik Schiøler, Jan Jakob Jessen, Jens Dalsgaard Nielsen, and Kim Guldstrand Larsen. Network calculus for real time analysis of embedded systems with cyclic task dependencies. In Proc. 20th International Conference on Computers and Their Applications, CATA 2005, pages 326–332, 2005.
- [39] Lothar Thiele and Nikolay Stoimenov. Modular performance analysis of cyclic dataflow graphs. In *Proceedings of the Seventh ACM International Conference on Embedded Software*, EMSOFT '09, pages 127–136, New York, NY, USA, 2009. ACM.
- [40] Zheng Shi and A. Burns. Real-time communication analysis with a priority share policy in on-chip networks. In *Real-Time Systems*, 2009. ECRTS '09. 21st Euromicro Conference on, pages 3–12, July 2009.

- [41] Jia Zhan, N. Stoimenov, Jin Ouyang, L. Thiele, V. Narayanan, and Yuan Xie. Designing energy-efficient noc for real-time embedded systems through slack optimization. In *Design Automation Conference (DAC)*, 2013 50th ACM / EDAC / IEEE, pages 1–6, May 2013.
- [42] S. Manolache, P. Eles, and Zebo Peng. Buffer space optimisation with communication synthesis and traffic shaping for nocs. In *Design*, *Automation and Test in Europe*, 2006. DATE '06. Proceedings, volume 1, pages 1–6, March 2006.
- [43] L. T. X. Phan, S. Chakraborty, and P. S. Thiagarajan. A Multi-Mode Real-Time Calculus, pages 59–69. Real-Time Systems Symposium -Proceedings. Ieee Computer Soc, Los Alamitos, 2008.
- [44] Y. Ben-Itzhak, E. Zahavi, I. Cidon, and a. kolodny. Hnocs: Modular open-source simulator for heterogeneous nocs. In *Embedded Computer Systems (SAMOS)*, 2012 International Conference on, pages 51–57, July 2012.