```
-- Company:
-- Engineer:
-- Create Date: 03/27/2024 10:55:30 AM
-- Design Name:
-- Module Name: Mux2 1 - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity Mux2 1 is
-- Port ();
```

```
Port (a,b: in std_logic_vector(dw-1 downto 0);
sel: in std_logic_vector(dw-4 downto 0);
y: out std_logic_vector(dw-1 downto 0) );
end Mux2_1;
architecture Behavioral of Mux2_1 is
begin
process(a,b,sel)
begin
case sel is
when "0" => y <= a;
when "1" => y <= b;
when others => y <= (others => '0');
end case;
end process;
end Behavioral;
```

generic( dw: integer:=4);