```
-- Company:
-- Engineer:
-- Create Date: 02/01/2024 02:16:51 PM
-- Design Name:
-- Module Name: compunit tb - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use std.env.finish;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity compunit tb is
```

```
end compunit tb;
architecture Behavioral of compunit tb is
signal a ,b: std logic vector ( 7 downto 0);
signal s: std logic vector(3 downto 0);
signal o: std logic vector (7 downto 0);
begin
test: entity work.compunit(Behavioral)
port map(a => a,b => b,s => s, o=>o);
ut: process
begin
a<= "111111111";b<= "01101100";
--c <= "11011001";d <= "10010011";
s<= "1001";
wait for 300ns;
finish;
end process;
end Behavioral;
```