

# Objective

- To learn to effectively use the CUDA memory types in a parallel program
  - Importance of memory access efficiency
  - Registers, shared memory, global memory
  - Scope and lifetime

## Review: Image Blur Kernel.

```
// Get the average of the surrounding 2xBLUR_SIZE x 2xBLUR_SIZE box
for(int blurRow = -BLUR_SIZE; blurRow < BLUR_SIZE+1; ++blurRow) {</pre>
    for(int blurCol = -BLUR_SIZE; blurCol < BLUR_SIZE+1; ++blurCol) {</pre>
        int curRow = Row + blurRow;
        int curCol = Col + blurCol;
        // Verify we have a valid image pixel
        if(curRow > -1 && curRow < h && curCol > -1 && curCol < w) {
            pixVal += in[curRow * w + curCol];
            pixels++; // Keep track of number of pixels in the accumu
        }
   }
}
// Write our new pixel value out
out[Row * w + Col] = (unsigned char)(pixVal / pixels);
```

NVIDIA ILLINOIS

#### How about performance on a GPU

- All threads access global memory for their input matrix elements
  - One memory accesses (4 bytes) per floating-point addition
  - 4B/s of memory bandwidth/FLOPS
- Assume a GPU with
  - Peak floating-point rate 1,600 GFLOPS with 600 GB/s DRAM bandwidth
  - 4\*1,600 = 6,400 GB/s required to achieve peak FLOPS rating
  - The 600 GB/s memory bandwidth limits the execution at 150 GFLOPS
- This limits the execution rate to 9.3% (150/1600) of the peak floating-point execution rate of the device!
- Need to drastically cut down memory accesses to get close to the 1,600 GFLOPS

#### **Example – Matrix Multiplication**



#### A Basic Matrix Multiplication

```
global void MatrixMulKernel(float* M, float* N, float* P, int Width) {
 // Calculate the row index of the P element and M
 int Row = blockIdx.y*blockDim.y+threadIdx.y;
 // Calculate the column index of P and N
 int Col = blockIdx.x*blockDim.x+threadIdx.x;
 if ((Row < Width) && (Col < Width)) {
   float Pvalue = 0;
   // each thread computes one element of the block sub-matrix
   for (int k = 0; k < Width; ++k) {
     Pvalue += M[Row*Width+k]*N[k*Width+Col];
   P[Row*Width+Col] = Pvalue;
}
```

#### **Example – Matrix Multiplication**

```
global void MatrixMulKernel(float* M, float* N, float* P, int Width) {
  // Calculate the row index of the P element and M
  int Row = blockIdx.y*blockDim.y+threadIdx.y;
  // Calculate the column index of P and N \,
  int Col = blockIdx.x*blockDim.x+threadIdx.x;
  if ((Row < Width) && (Col < Width)) {
    float Pvalue = 0;
    // each thread computes one element of the block sub-matrix
    for (int k = 0; k < Width; ++k) {
      Pvalue += M[Row*Width+k]*N[k*Width+Col];
    P[Row*Width+Col] = Pvalue;
}
```

/ ILLINOIS

# A Toy Example: Thread to P Data Mapping





#### Memory and Registers in the Von-Neumann Model



## Programmer View of CUDA Memories



■ ILLINOIS
 ■ ILLINOIS

# **Declaring CUDA Variables**

| Variable declaration            | Memory   | Scope  | Lifetime    |
|---------------------------------|----------|--------|-------------|
| int LocalVar;                   | register | thread | thread      |
| deviceshared int SharedVar;     | shared   | block  | block       |
| device int GlobalVar;           | global   | grid   | application |
| deviceconstant int ConstantVar; | constant | grid   | application |

- \_\_device\_\_ is optional when used with \_\_shared\_\_, or \_\_constant\_\_
- Automatic variables reside in a register
  - Except per-thread arrays that reside in global memory

■ ILLINOIS

# Example: Shared Memory Variable Declaration

```
void blurKernel(unsigned char * in, unsigned char * out,
int w, int h)
{
    __shared__ float ds_in[TILE_WIDTH][TILE_WIDTH];
...
}
```

13 ✓ NVIDIA / ILLINOIS

#### Where to Declare Variables?



/ <sup>™</sup> I LLINOS

#### **Shared Memory in CUDA**

- A special type of memory whose contents are explicitly defined and used in the kernel source code
  - One in each SM
  - Accessed at much higher speed (in both latency and throughput) than global memory
  - Scope of access and sharing thread blocks
  - Lifetime thread block, contents will disappear after the corresponding thread finishes terminates execution
  - Accessed by memory load/store instructions
  - A form of scratchpad memory in computer architecture

**I**ILLINOIS **I**ILLINOIS

#### Hardware View of CUDA Memories



/ **◎ nvidia** 



# Objective

- To understand the motivation and ideas for tiled parallel algorithms
  - Reducing the limiting effect of memory bandwidth on parallel kernel performance
  - Tiled algorithms and barrier synchronization

# Global Memory Access Pattern of the Basic Matrix Multiplication Kernel

#### Global Memory



NVIDIA ILLINOIS

### Tiling/Blocking - Basic Idea

Global Memory



Divide the global memory content into tiles

Focus the computation of threads on one or a small number of tiles at each point in time

# Tiling/Blocking - Basic Idea

Global Memory





### **Basic Concept of Tiling**

- In a congested traffic system, significant reduction of vehicles can greatly improve the delay seen by all vehicles
  - Carpooling for commuters
  - Tiling for global memory accesses
    - drivers = threads accessing their memory data operands
    - cars = memory access requests



#### Some Computations are More Challenging to Tile

- Some carpools may be easier than others
  - Car pool participants need to have similar work schedule
  - Some vehicles may be more suitable for carpooling
- Similar challenges exist in tiling





**№ INVIDIA** ILLINOIS

## Carpools need synchronization.

- Good: when people have similar schedule

| Worker A | sleep | work | dinner |
|----------|-------|------|--------|
| Time     |       |      |        |
| Worker B | sleep | work | dinner |

### Carpools need synchronization.

- Bad: when people have very different schedule



25 ✓ WIDIA

#### Same with Tiling

- Good: when threads have similar access timing



- Bad: when threads have very different timing

🕟 NVIDIA 🖊

### **Barrier Synchronization for Tiling**



27 TILLINOIS

# Outline of Tiling Technique

- Identify a tile of global memory contents that are accessed by multiple threads
- Load the tile from global memory into on-chip memory
- Use barrier synchronization to make sure that all threads are ready to start the phase
- Have the multiple threads to access their data from the on-chip memory
- Use barrier synchronization to make sure that all threads have completed the current phase
- Move on to the next tile

28 ✓ MIDIA / Littiscote



# Objective

- To understand the design of a tiled parallel algorithm for matrix multiplication
  - Loading a tile
  - Phased execution
  - Barrier Synchronization

#### **Matrix Multiplication**

- Data access pattern
  - Each thread a row of M and a column of N
  - Each thread block a strip of M and a strip of N



COL / NVIDIA ILLINOIS

#### **Tiled Matrix Multiplication**

- Break up the execution of each thread into phases
- so that the data accesses by the thread block in each phase are focused on one tile of M and one tile of N
- The tile is of BLOCK SIZE elements in each dimension



N

☑ ILLINOIS

# Loading a Tile

- All threads in a block participate
  - Each thread loads one M element and one N element in tiled code

\ S UNIDIY \ ITTÎNOÎR

# Phase 0 Load for Block (0,0)



√ ⊚ nvidia

# Phase 0 Use for Block (0,0) (iteration 0)



NVIDIA ILLINOIS

# Phase 0 Use for Block (0,0) (iteration 1)



# Phase 1 Load for Block (0,0)



**№ NVIDIA** ILLINOIS

#### Phase 1 Use for Block (0,0) (iteration 0)



# Phase 1 Use for Block (0,0) (iteration 1)



NIDIA I IIII

# **Execution Phases of Toy Example**

|                       | Phase 0                                              |                                    | Phase 1                                                                                                                               |                                                      |                                    |                                                                                                |
|-----------------------|------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------|
| thread <sub>0,0</sub> | $M_{0,0}$ $\downarrow$ $Mds_{0,0}$                   | $N_{0,0}$ $\downarrow$ $Nds_{0,0}$ | $\begin{array}{c} PValue_{0,0} += \\ Mds_{0,0}*Nds_{0,0} + \\ Mds_{0,1}*Nds_{1,0} \end{array}$                                        | $\mathbf{M_{0,2}}$ $\downarrow$ $\mathbf{Mds_{0,0}}$ | $N_{2,0}$ $\downarrow$ $Nds_{0,0}$ | $\begin{array}{l} PValue_{0,0} += \\ Mds_{0,0}*Nds_{0,0} + \\ Mds_{0,1}*Nds_{1,0} \end{array}$ |
| thread <sub>0,1</sub> | $\mathbf{M}_{0,1}$ $\downarrow$ $\mathbf{Mds}_{0,1}$ | $N_{0,1}$ $\downarrow$ $Nds_{1,0}$ | $\begin{array}{c} PValue_{0,1} += \\ Mds_{0,0}*Nds_{0,1} + \\ Mds_{0,1}*Nds_{1,1} \end{array}$                                        | $\mathbf{M}_{0,3}$ $\downarrow$ $\mathbf{M}ds_{0,1}$ | $N_{2,1}$ $\downarrow$ $Nds_{0,1}$ | $PValue_{0,1} += \\ Mds_{0,0}*Nds_{0,1} + \\ Mds_{0,1}*Nds_{1,1}$                              |
| thread <sub>1,0</sub> | $M_{1,0}$ $\downarrow$ $Mds_{1,0}$                   | $N_{1,0}$ $\downarrow$ $Nds_{1,0}$ | $PValue_{1,0} += \\ Mds_{1,0}*Nds_{0,0} + \\ Mds_{1,1}*Nds_{1,0}$                                                                     | $\mathbf{M}_{1,2}$ $\downarrow$ $\mathbf{M}ds_{1,0}$ | $N_{3,0}$ $\downarrow$ $Nds_{1,0}$ | $PValue_{1,0} += \\ Mds_{1,0}*Nds_{0,0} + \\ Mds_{1,1}*Nds_{1,0}$                              |
| thread <sub>1,1</sub> | $M_{1,1}$ $\downarrow$ $Mds_{1,1}$                   | $N_{1,1}$ $\downarrow$ $Nds_{1,1}$ | $\begin{array}{l} \text{PValue}_{1,1} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,1} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,1} \end{array}$ | $\mathbf{M}_{1,3}$ $\downarrow$ $\mathbf{M}ds_{1,1}$ | $N_{3,1}$ $\downarrow$ $Nds_{1,1}$ | $PValue_{1,1} += \\ Mds_{1,0}*Nds_{0,1} + \\ Mds_{1,1}*Nds_{1,1}$                              |

time

NILLIN I

## Execution Phases of Toy Example (cont.)

|                       | Phase 0                            |                                    | Phase 1                                                                                                                               |                                                      |                                    |                                                                                                                                       |
|-----------------------|------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| thread <sub>0,0</sub> | $M_{0,0}$ $\downarrow$ $Mds_{0,0}$ | $N_{0,0}$ $\downarrow$ $Nds_{0,0}$ | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub>                        | $\mathbf{M_{0,2}}$ $\downarrow$ $\mathbf{Mds_{0,0}}$ | $N_{2,0}$ $\downarrow$ $Nds_{0,0}$ | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub>                        |
| thread <sub>0,1</sub> | $M_{0,1}$ $\downarrow$ $Mds_{0,1}$ | $N_{0,1}$ $\downarrow$ $Nds_{1,0}$ | $PValue_{0,1} += Mds_{0,1} *Nds_{0,1} + Mds_{0,1} *Nds_{1,1}$                                                                         | $\mathbf{M}_{0,3}$ $\downarrow$ $\mathbf{Mds}_{0,1}$ | $N_{2,1}$ $\downarrow$ $Nds_{0,1}$ | $\begin{array}{c} PValue_{0,1} += \\ Mds_{0,0}*Nds_{0,1} + \\ Mds_{0,1}*Nds_{1,1} \end{array}$                                        |
| thread <sub>1,0</sub> | $M_{1,0}$ $\downarrow$ $Mds_{1,0}$ | $N_{1,0}$ $\downarrow$ $Nds_{1,0}$ | $\begin{array}{c} PValue_{1,0} += \\ Mds_{1,0}*Nds_{0,0} + \\ Mds_{1,1}*Nds_{1,0} \end{array}$                                        | $\mathbf{M}_{1,2}$ $\downarrow$ $\mathbf{M}ds_{1,0}$ | $N_{3,0}$ $\downarrow$ $Nds_{1,0}$ | PValue <sub>1,0</sub> +=<br>Mds <sub>1,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,0</sub>                        |
| $thread_{1,1}$        | $M_{1,1}$ $\downarrow$ $Mds_{1,1}$ | $N_{1,1}$ $\downarrow$ $Nds_{1,1}$ | $\begin{array}{l} \text{PValue}_{1,1} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,1} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,1} \end{array}$ | $\mathbf{M}_{1,3}$ $\downarrow$ $\mathbf{M}ds_{1,1}$ | $N_{3,1}$ $\downarrow$ $Nds_{1,1}$ | $\begin{array}{l} \text{PValue}_{1,1} += \\ \text{Mds}_{1,0} * \text{Nds}_{0,1} + \\ \text{Mds}_{1,1} * \text{Nds}_{1,1} \end{array}$ |

time

Shared memory allows each value to be accessed by multiple threads

ON INDIA



# **Barrier Synchronization**

- Synchronize all threads in a block
  - \_\_syncthreads()
- All threads in the same block must reach the \_\_syncthreads() before any of the them can move on
- Best used to coordinate the phased execution tiled algorithms
  - To ensure that all elements of a tile are loaded at the beginning of a phase
  - To ensure that all elements of a tile are consumed at the end of a phase



#### GPU Teaching Kit

Accelerated Computing





The GPU Teaching Kit is licensed by NVIDIA and the University of Illinois under the Creative Commons Attribution-NonCommercial 4.0 International License.