### **Computer-Aided VLSI System Design**

# Homework 3: Simple Image Processing and Display Controller

Graduate Institute of Electronics Engineering, National Taiwan University



### Goal

- In this homework, you will learn
  - How to synthesis your design
  - How to run gate-level simulation
  - How to use SRAM

### Introduction



Image display is a useful feature for the consumer electronics. In this homework, you are going to implement an image display controller with some simple functions. An 8x8 image will be loaded first, and it will be processed with several functions.



### **Block Diagram**





# Input/Output



| Signal Name | I/O | Width | Simple Description                                                                                                         |
|-------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------|
| i_clk       | I   | 1     | Clock signal in the system.                                                                                                |
| i_rst_n     | -   | 1     | Active low asynchronous reset.                                                                                             |
| i_op_valid  | - 1 | 1     | This signal is high if operation mode is valid                                                                             |
| i_op_mode   | I   | 3     | Operation mode for processing                                                                                              |
| i_in_valid  | ı   | 1     | This signal is high if input pixel data is valid                                                                           |
| i_in_data   | I   | 24    | Input pixel data (RGB, unsigned) i_in_data [7:0] →R i_in_data [15:8] →G i_in_data [23:16] →B                               |
| o_in_ready  | 0   | 1     | Set high if ready to get next input data (only valid for i_op_mode = 3'b000)                                               |
| o_out_valid | 0   | 1     | Set high if ready to output result                                                                                         |
| o_out_data  | 0   | 24    | Output pixel data (RGB or YCbCr, unsigned) o_out_data [7:0] →R or Y o_out_data [15:8] →G or Cb o_out_data [23:16] →B or Cr |

# Specification(1)



- All inputs are synchronized with the negative edge clock
- All outputs should be synchronized at clock rising edge
- You should set all your outputs and registers to be zero when i\_rst\_n is low
  - Active low asynchronous reset is used and only once

# Specification(2)



- Operations are given by i\_op\_mode [2:0] when i\_op\_valid is high
- i\_op\_valid stays only 1 cycle.
- i\_in\_valid and o\_out\_valid can't be high in the same time.
- i\_op\_valid and o\_out\_valid can't be high in the same time.
- o\_out\_valid should retain 16 cycles when displaying output image.
- At least one 256x8 SRAM is implemented in your design.

# Specification(3)



- Only worst-case library is used for synthesis.
- The synthesis result of data type should NOT include any Latch.
- The slack for setup-time should be non-negative.
- No any timing violation and glitches for the gate level simulation.

### **Input Image**



The input image is given in raster-scan order

| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |

### **Output Display**



- The size of output image is 4×4×3. When output data is ready,
   16 continuous sequence pixels are displayed in raster-scan order
  - For example:  $8 \rightarrow 9 \rightarrow 10 \rightarrow 11 \rightarrow 16 \rightarrow 17 \rightarrow ... \rightarrow 32 \rightarrow 33 \rightarrow 34 \rightarrow 35$

| 0  | 1         | 2  | 3  | 4         | 5  | 6  | 7  |
|----|-----------|----|----|-----------|----|----|----|
| 8  | 9         | 10 | 11 | 12        | 13 | 14 | 15 |
| 16 | <b>17</b> | 18 | 19 | 20        | 21 | 22 | 23 |
| 24 | <b>25</b> | 26 | 27 | 28        | 29 | 30 | 31 |
| 32 | 33        | 34 | 35 | 36        | 37 | 38 | 39 |
| 40 | 41        | 42 | 43 | 44        | 45 | 46 | 47 |
| 48 | 49        | 50 | 51 | <b>52</b> | 53 | 54 | 55 |
| 56 | 57        | 58 | 59 | 60        | 61 | 62 | 63 |

### Origin

- The first output pixel of the display is origin
- The default coordinate of the origin is at 0
  - For example: 8 is the origin for following output display

|          | 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----------|----|----|----|----|----|----|----|----|
| Origin ← | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
|          | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
|          | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
|          | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
|          | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
|          | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
|          | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |

# **Operation Modes**



| Operation Mode i_op_mode | Meaning                 | Need to display? |
|--------------------------|-------------------------|------------------|
| 3'b000                   | Input image loading     | No               |
| 3'b001                   | Origin right shift      | Yes              |
| 3'b010                   | Origin down shift       | Yes              |
| 3'b011                   | Default origin          | Yes              |
| 3'b100                   | Zoom-in                 | Yes              |
| 3'b101                   | Median filter operation | No               |
| 3'b110                   | YCbCr display           | No               |
| 3'b111                   | RGB display             | No               |

### **Input Image Loading**



- An 8x8x3 image is loaded for 64 cycles in raster-scan order.
- The pixel is in RGB type, and the size of each pixel is 24 bis.
- Raise o\_out\_valid to 1 after loading all image pixels.
- If o\_in\_ready is 0, stop input data until o\_in\_ready is 1.

i\_in\_valido\_in\_readyo\_out\_valid

### Sample Waveform





o\_out\_valid is raised to 1 \_\_\_ after loading whole image

### **Display Mode**



- Default output is in RGB type
- If output of display exceeds the image boundary, retain the same origin point
  - i\_op\_mode: 1~4



# **Origin Right Shift**



- Right shift the origin's coordinate with one pixel
  - i\_op\_mode = 1

| 0  | 1         | 2  | 3  | 4  | 5  | 6  | 7  |
|----|-----------|----|----|----|----|----|----|
| 8  | 9         | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17        | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | <b>25</b> | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33        | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41        | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49        | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57        | 58 | 59 | 60 | 61 | 62 | 63 |



| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |

# **Origin Down Shift**



- Down shift the origin's coordinate with one pixel
  - $-i_{op_mode} = 2$

| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |



| 0  | 1         | 2  | 3  | 4  | 5  | 6  | 7  |
|----|-----------|----|----|----|----|----|----|
| 8  | 9         | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | <b>17</b> | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25        | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33        | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41        | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49        | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57        | 58 | 59 | 60 | 61 | 62 | 63 |

### **Default origin**



- Shift the origin's coordinate to 0
  - $-i_{op_mode} = 3$

| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |



| 0  | 1         | 2  | 3  | 4  | 5  | 6  | 7  |
|----|-----------|----|----|----|----|----|----|
| 8  | 9         | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | <b>17</b> | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25        | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33        | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41        | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49        | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57        | 58 | 59 | 60 | 61 | 62 | 63 |

### **Zoom-In**



- Shift the origin's coordinate to 18
  - i\_op\_mode = 4

| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |



| 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
|----|----|----|----|----|----|----|----|
| 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 |
| 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 |
| 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |

# **Change Display Type**



- Two operation mode to change display type
  - i\_op\_mode = 6: change to YCbCr
  - i\_op\_mode = 7: change back to RGB
- The later output will be displayed in corresponding type



### **YCbCr Display**



Estimated YCbCr calculation

$$Y = 0.25R + 0.625G$$

$$Cb = -0.125R - 0.25G + 0.5B + 128$$

$$Cr = 0.5R - 0.375G - 0.125B + 128$$

 For YCbCr, only rounding the result after accumulation, i.e. do not truncate temporal result during shifting

### **RGB Display**



 At RGB mode, the output should be the same as the input RGB data, or RGB data after median filtering

### **Median Filter Operation**



- Median filtering is a nonlinear operation often used in image processing to reduce "salt and pepper" noise
- Do median filter processing on RGB image
- The filter is a 3x3 kernel. It results in a median of the set of pixel value
- Operate median filtering to R-channel, G-channel, B-channel, separately
- The image needs to be zero-padded to 10×10×3 first

### **Median Filter Operation**



| 0 | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0 1 | 0 |
|---|-----------|-----|-----|-----|-----|-----|-----|-----|---|
| 0 | 208       | 245 | 108 | 174 | 71  | 112 | 181 | 245 | 0 |
| 0 | 231       | 247 | 234 | 194 | 12  | 98  | 193 | 87  | 0 |
| 0 | 33        | 41  | 203 | 190 | 25  | 196 | 71  | 150 | 0 |
| 0 | 233       | 248 | 245 | 101 | 210 | 203 | 174 | 58  | 0 |
| 0 | 162       | 245 | 168 | 168 | 178 | 48  | 168 | 192 | 0 |
| 0 | 25        | 124 | 10  | 44  | 81  | 125 | 42  | 66  | 0 |
| 0 | <b>72</b> | 205 | 217 | 181 | 243 | 114 | 31  | 130 | 0 |
| 0 | 140       | 37  | 239 | 9   | 9   | 165 | 128 | 179 | 0 |
| 0 | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0 |



### **Testbench**



```
timescale 1ns/100ps
define CYCLE
                            // CLK period.
                   10.0
define HCYCLE
                   (`CYCLE/2)
define MAX_CYCLE 10000000
define RST DELAY 5
`ifdef tb1
   `define INFILE "./PATTERN/indata1.dat"
   `define OPFILE "./PATTERN/opmode1.dat"
   `define GOLDEN "./PATTERN/golden1.dat"
elsif tb2
    `define INFILE "./PATTERN/indata2.dat"
   `define OPFILE "./PATTERN/opmode2.dat"
   `define GOLDEN "./PATTERN/golden2.dat"
    `define INFILE "./PATTERN/indata0.dat"
   `define OPFILE "./PATTERN/opmode0.dat"
   `define GOLDEN "./PATTERN/golden0.dat"
define SDFFILE "ipdc_syn.sdf"
```

```
// For gate-level simulation only
ifdef SDF
  initial $sdf_annotate(`SDFFILE, u_ipdc);
  initial #1 $display("SDF File %s were used for this simulation.", `SDFFILE);
`endif
```

### **Pattern**



#### golden\*.dat

First display output

# 01\_RTL



#### ipdc.v

```
`include "../sram 256x8/sram 256x8.v"
module ipdc (
                               //Don't modify interface
   input
              i clk,
   input i rst n,
   input
               i op valid,
   input [ 2:0] i_op_mode,
   input
               i in valid,
   input [23:0] i in data,
   output
          o_in_ready,
          o out valid,
   output
   output [23:0] o out data
);
```

Run the RTL simulation under 01\_RTL folder

```
ncverilog testbed.v ipdc.v +notimingchecks +access+r +define+tb0
```

Modify by yourself

tb0, tb1, tb2

### **02\_SYN**



#### lpdc\_dc.sdc

```
# operating conditions and boundary conditions # set cycle 5.0 # modify your clock cycle here #
```

Run the command to do synthesis

```
dc_shell-t -f syn.tcl | tee syn.log
```

### 03\_GATE



Run gate-level simulation under 03\_GATE folder

### sram\_256x8



#### sram\_256x8.pdf

### Process Technology: TSMC CL013G

#### **Features**

- Precise Optimization for TSMC's Eight-Layer Metal 0.13µm CL013G CMOS Process
- High Density (area is 0.018mm<sup>2</sup>)
- Fast Access Time (1.20ns at fast@0C process 1.32V, 0°C)
- Fast Cycle Time (1.31ns at fast@0C process 1.32V, 0°C)
- One Read/Write Port
- · Completely Static Operation
- Near-Zero Hold Time (Data, Address, and Control Inputs)

# High-Speed Single-Port Synchronous Flex-Repair<sup>TM</sup> SRAM with Redundancy

sram\_256x8 256X8, Mux 8, Drive 6

#### **Memory Description**

The 256X8 SRAM is a high-performance, synchronous single-port, 256-word by 8-bit memory designed to take full advantage of TSMC's eight-layer metal, 0.13 $\mu$ m CL013G CMOS process.

The SRAM's storage array is composed of six-transistor cells with fully static memory circuitry. The SRAM operates at a voltage of 1.2V  $\pm$  10% and a junction temperature range of -40°C to +125°C.

# sram\_256x8



#### **Pin Description**

| Pin    | Description               |
|--------|---------------------------|
| A[7:0] | Addresses (A[0] = LSB)    |
| D[7:0] | Data Inputs (D[0] = LSB)  |
| CLK    | Clock Input               |
| CEN    | Chip Enable               |
| WEN    | Write Enable              |
| Q[7:0] | Data Outputs (Q[0] = LSB) |

#### **SRAM Logic Table**

| CEN | WEN | Data Out  | Mode    | Function                                                                                                                                                         |
|-----|-----|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н   | Х   | Last Data | Standby | Address inputs are disabled; data stored in the memory is retained, but the memory cannot be accessed for new reads or writes. Data outputs remain stable.       |
| L   | L   | Data In   | Write   | Data on the data input bus D[n-1:0] is written to the memory location specified on the address bus A[m-1:0], and driven through to the data output bus Q[n-1:0]. |
| L   | Н   | SRAM Data | Read    | Data on the data output bus Q[n-1:0] is read from the memory location specified on the address bus A[m-1:0].                                                     |

### **Submission**



- Create a folder named StudentID\_hw3, and put all below files into the folder
  - ipdc.v
  - ipdc\_syn.v
  - ipdc\_syn.sdf
  - ipdc\_syn.ddc
  - ipdc\_syn.area
  - ipdc\_syn.timing
  - report.txt
  - syn.tcl
  - all other design files included in your design (optional)
- Compress the folder StudentID\_hw3 in a tar file named
   StudentID\_hw3\_vk.tar (k is the number of version, k =1,2,...)

# **Grading Policy**



- Correctness of simulation: 60%
  - Level A: Pass gate-level simulation (60%)
  - Level B: Pass RTL simulation, but gate-level simulation failed (30%)
  - Level C: RTL simulation failed (0%)
- Performance: 40%
  - Performace = Area ( $\mu$ m<sup>2</sup>) × Area ( $\mu$ m<sup>2</sup>) × Timing ( $\mu$ s) (Lower number is better performance)
- Delay submission
  - In one week: (original score)\*0.7
  - More than one week: 0 point for this homework
- Lose 5 point for any wrong naming rule or format for submission

### **Area**



#### ipdc\_syn.area

```
Report : area
Design : ipdc
Version: N-2017.09-SP2
     : Mon Oct 26 00:25:49 2020
Library(s) Used:
    slow (File: /home/raid7 2/course/cvsd/CBDK IC Contest/CIC/SynopsysDC/db/slow.db)
    sram 256x8 (File: /home/raid7 1/userd/d06027/CVSD/109/hw3/TA/HW3 v1/sram 256x8/sram 256x8 slow syn.db)
Number of ports:
                                           499
Number of nets:
                                          2750
Number of cells:
                                          2145
Number of combinational cells:
                                          1892
Number of sequential cells:
                                           234
Number of macros/black boxes:
                                             3
Number of buf/inv:
                                           423
Number of references:
                                           145
Combinational area:
                                 23700.796189
Buf/Inv area:
                                  3902.322595
Noncombinational area:
                                 7278.451118
Macro/Black Box area:
                                 62429.712891
Net Interconnect area:
                                241921.222900
                                                  93408.960198 µm<sup>2</sup>
Total cell area:
                                  93408.960198
Total area:
                                 222220.102030
```

# **Timing**







# **Timing**





- One tb timing = (L1)\*n1 + (L2) + (L3)\*n3 + (L4)\*n4
  - Total: (t0 timing) + (t1 timing) + (t2 timing)

### **Performance**



Rank with your performance

| Rank range | Score |
|------------|-------|
| 1          | 40 %  |
| 2 – 5      | 38 %  |
| 6 – 15     | 30 %  |
| 16 – 30    | 20 %  |
| 31 – 50    | 10 %  |
| 51 – 100   | 5 %   |
| 101 ~      | 0 %   |

### Report



TAs will run your design with your clock period

#### report.txt

```
StudentID:

Clock period: (ns)

Area : (um2)

Latency:

tb0: (cycle)

tb1: (cycle)

tb2: (cycle)
```