## Clock Setup and Hold Slack Analysis Explained

In synchronous systems composed of register transfer logic (RTL), one of the main aspects of timing analysis is measuring the slack or timing margin, on the clock setup and clock hold times from one register to another. This Technical Note describes how this slack is measured in typical systems and provides a few simple formulas to use in analyzing these circuits involving Altera® FPGAs.

**QUESTION:** What is the "standard method" that ASIC designer's use to measure clock setup and clock hold margin, or slack?

**ANSWER:** Observe the simple register-to-register circuit below in Figure 1.



Figure 1

First let's analyze the Clock Setup Slack.

The *Data Arrival Time* is defined as the time from the clock input, through the launching register (reg1), to the latching register (reg2) data input,

Data Arrival Time = Launch Edge + Longest 
$$t_{CLK}$$
 +  $\mu t_{CO}$  + Longest  $t_{D}$  [1]

where the Launch Edge (typically 0) is the relative time for the clock that "launches" the data from the



Figure 2

source register (reg1),  $t_{CLK}$  is the longest clock path from the clock input to the source register<sup>1</sup>,  $\mu t_{CO}$  is the clock-to-output time of the source register<sup>2</sup>, and  $t_D$  is the longest data delay from the source register to the destination register.

<sup>&</sup>lt;sup>1</sup> This could include Late Clock Latency time.

<sup>&</sup>lt;sup>2</sup> This is referred to as "micro" clock-to-output time when it is referring to the inherent clock-to-output delay of the internal register in the FPGA as opposed to the "real" clock-to-output delay which is always measured in reference to the input and output pins on the device.

The Clock Arrival Time is defined as the clock input to the latching register (reg2) clock input,

Clock Arrival Time = Latch Edge + Shortest 
$$t_{CLK}$$
 [2]

where the Latch Edge (typically the clock period)<sup>3</sup> is the relative time for the clock that "latches" the data at the destination register (reg2), and  $t_{CLK}$ ' is the shortest clock path from the clock input to the destination register.

The *Data Required Time* is defined as the time the data can take to get to the destination register (reg2) just in time to meet the clock setup time at the destination register,

where the  $\mu t_{SU}$  is the clock setup time of the destination register<sup>5</sup>.

Now with these terms defined, we can define the *Clock Setup Slack* as the difference between the time available to reach the destination register and the actual time to get there.

Let's analyze the *Clock Hold Slack* next.

The Data Arrival Time is similar to the Clock Setup analysis case.

Data Arrival Time = Launch Edge + Shortest 
$$t_{CLK}$$
 + min  $\mu t_{CO}$  + Shortest  $t_{D}$  [5]

In this case we are using the shortest clock path and the shortest data delay.

The Clock Arrival Time is also similar to the Clock Setup analysis case.

In this case we are using the longest clock path to the destination register<sup>6</sup>.

The *Data Required Time* in this case is defined as the time the data must not be changed at the destination register (reg2) just in time to meet the clock hold time at the destination register.

Data Required Time = Clock Arrival Time + 
$$\mu t_H$$
 + Clock Hold Uncertainty<sup>7</sup> [7]

where  $\mu t_H$  is the clock hold time of the destination register<sup>8</sup>.

Version 1.3 Page 3 of 11 March 2007

<sup>&</sup>lt;sup>3</sup> By convention, clock *offset* (intentionally added clock delay), e.g. from a PLL in the clock path, will affect the Launch and Latch edges, and as such affect the Setup and Hold Relationships. Clock *uncertainty* will also have the same effect. Clock *skew* and clock *latency* will not affect the Launch and Latch edges, and therefore will not affect Setup and Hold Relationships. Clock skew (and latency) is handled separately in the slack equations.

<sup>&</sup>lt;sup>4</sup> Clock Uncertainty can be used to model jitter, skew and/or create a guard band for the analysis.

<sup>&</sup>lt;sup>5</sup> This is referred to as "micro" clock setup time when it is referring to the inherent setup requirement of the internal register in the FPGA as opposed to the "real" setup requirement which is always measured in reference to the input pins on the device.

<sup>&</sup>lt;sup>6</sup> This can include the Early Clock Latency time.

<sup>&</sup>lt;sup>7</sup> Clock Uncertainty can be used to model jitter, skew and/or create a guard band for the analysis.

<sup>&</sup>lt;sup>8</sup> This is referred to as "micro" clock hold time when it is referring to the inherent hold requirement of the internal register in the FPGA as opposed to the "real" hold requirement which is always measured in reference to the input pins on the device.

Now with these terms defined, we can define the *Clock Hold Slack* as the difference between the actual time data is held at the destination register and the time it needs to be held the there.

Note that this is the reverse of the *Clock Setup Slack* calculation.

**QUESTION:** What is the method that Quartus<sup>®</sup> II timing analysis (TAN) uses to measure clock setup and clock hold margin, or slack?

**ANSWER:** Observe the simple register to register circuit below in Figure 3.



Quartus II TAN uses a different method to calculate Clock Setup Slack and Clock Hold Slack.

Let's first look at Clock Setup Slack.

The *Clock Setup Relationship (SR)* between the source and destination register is the time between the setup launching clock edge and the setup latching clock edge (see Figure 2).

The Setup Launch Edge (typically 0) and Setup Latch Edge (typically the clock period) were defined previously.

The largest Register-to-Register (r2r) Requirement is the time required for the data to get to the destination register to meet the clock setup time at the destination register,

Largest r2r Required = SR + min 
$$t_{CS} - \mu t_{CO} - \mu t_{SU}$$
 [10]

where the minimum  $t_{CS}$  is defined as clock skew, and  $\mu t_{CO}$  and  $\mu t_{SU}$  were previously defined. The minimum clock skew is defined as the shortest clock delay to the destination register minus the longest clock delay to the source register.

min 
$$t_{CS}$$
 = Shortest clk' – Longest clk [11]

The longest *Register-to-Register* (*r2r*) *Delay* is the time it takes for the data to get from the source register to the destination register taking the longest path.

Longest r2r Delay = 
$$t_D$$
 [12]

Now with these terms defined, we can define the *Clock Setup Slack* as the difference between the time available to reach the destination register and the actual time to get there.

Now, substituting equations 10 and 12 into 13, we get;

Clock Setup Slack = SR + min 
$$t_{cs} - \mu t_{co} - \mu t_{su} - t_{D}$$
 [14]

Let's analyze the Clock Hold Slack next.

The *Clock Hold Relationship (HR)* between the source and destination register is the time between the hold launching clock edge and the hold latching clock edge (see Figure 2).

The Hold Launch Edge (typically 0) and Hold Latch Edge (typically 0) were defined previously.

The smallest *Register-to-Register (r2r) Requirement* is the time required that the data be held at the destination register to meet the clock hold time at the destination register,

Smallest r2r Required = HR + max 
$$t_{CS}$$
 - min  $\mu t_{CO}$  +  $\mu t_{H}$  [16]

where the max  $t_{CS}$  is defined as clock skew, and min  $\mu t_{CO}$  is the minimum clock-to-output time of the source register<sup>9</sup>, and  $\mu t_H$  was defined previously. The max clock skew is defined as the longest clock delay to the destination register minus the shortest clock delay to the source register.

$$max t_{CS} = Longest clk' - Shortest clk$$
 [17]

The shortest *Register-to-Register (r2r) Delay* is the time it takes for the data to get from the source register to the destination register taking the shortest path.

Shortest r2r Delay = 
$$t_D$$
 [18]

Now with these terms defined, we can define the *Clock Hold Slack* as the difference between the quickest time the data can be taken away from the destination register and the time required to keep it there.

Now, substituting equations 16 and 18 into 19, we get;

Clock Hold Slack = 
$$t_D$$
 – HR – max  $t_{CS}$  + min  $\mu t_{CO}$  –  $\mu t_H$  [20]

**QUESTION:** Do the two methods yield the same results, and how are they related to each other?

**ANSWER:** Yes, the two methods yield the exact same result. Look at Figure 4 to see how the two methods are related.

 $<sup>^9</sup>$  Quartus II TAN does not distinguish between min  $\mu t_{CO}$  and  $\mu t_{CO}$  for internal registers. The same very small value is used for both.

## Standard View

data arrival = launch + clk +  $\mu t_{CO}$  + data clock arrival = latch + clk' data required = clock arrival -  $\mu t_{SU}$ slack = data required – data arrival

## **Quartus II's View**

Figure 4

Starting with the Standard View equations for slack above and substituting;

slack = 
$$((latch + clk') - \mu t_{SU}) - (launch + clk + \mu t_{CO} + data)$$
 [22]

Now, rearranging we get;

slack = (latch – launch) + (clk' – clk) – 
$$\mu t_{CO}$$
 –  $\mu t_{SU}$  – data [23]

Starting with the Quartus II's View equations for slack above and substituting;

slack = (latch – launch) + (clk' – clk) – 
$$\mu t_{CO}$$
 –  $\mu t_{SU}$  – data [25]

Note that equation 23 and equation 25 are identical.

**QUESTION:** How are the equations for input and output delays derived and when they are used to analyze I/O timing, how are the equations for slack affected?

**ANSWER:** The equations for *Clock Setup Slack* and *Clock Hold Slack* are used for analyzing register-to-register paths. In order to use these equations to analyze I/O timing, we have to take into consideration the registers external to the FPGA and the external paths connecting to them.

First let's look at the input side.



Figure 5

The slowest external path to the data inputs is called the *Input Maximum Delay (IMD)*. The fastest external path to the data inputs is called the *Input Minimum Delay (ImD)*.

Now let's look at the output side.



Figure 6

The slowest external path from the data outputs is called the *Output Maximum Delay (OMD)*. The fastest external path from the data outputs is called the *Output Minimum Delay (OmD)*.

Recall equation 14 for Clock Setup Slack.

Clock Setup Slack = SR + min 
$$t_{cs} - \mu t_{co} - \mu t_{su} - t_{p}$$
 [26]

We need to modify this for the cases where the registers are external to the FPGA. The SR remains the same. On the input side, the min  $t_{CS}$  is the clock skew measured to the input pin for the clock instead of all the way to the internal register<sup>10</sup>. The  $\mu t_{CO}$  is replaced by the  $t_{CO}$  of the external register feeding the data input. The  $\mu t_{SU}$  is replaced by the  $t_{SU}$  of the data input relative to the clock input as reported by Quartus II TAN. The data delay is now the worst-case trace delay from the external register to the data input pin on the FPGA. The new *Clock Setup Slack* equation for the input case is now:

Clock Setup Slack = SR + min 
$$t_{CS(EXT)} - t_{CO(EXT)} - t_{SU} - max t_{D(EXT)}$$
 [27]

Regrouping the equation putting the external components together yields:

 $<sup>^{10}</sup>$  The clock delay from the input pin to the input register and the data delay from the input pin to the input register are accounted for in the  $t_{SU}$  calculation.

Clock Setup Slack = 
$$SR - t_{SU} - \frac{(t_{CO (EXT)} + max t_{D (EXT)} - min t_{CS (EXT)})}{(EXT)}$$
 [28]

Now we can say that:

IMD = 
$$t_{CO(EXT)}$$
 + max  $t_{D(EXT)}$  – min  $t_{CS(EXT)}$  [29]

Substituting this back into equation 28 gives us the *Clock Setup Slack* for the input case.

Clock Setup Slack = 
$$SR - t_{SU} - IMD$$
 [30]

Considering the output side, the largest  $t_{CS}$  is the clock skew measured again to the input pin for the clock instead of all the way to the internal register<sup>11</sup>. The  $\mu t_{CO}$  is replaced by the  $t_{CO}$  of the data output relative to the clock input as reported by Quartus II TAN. The  $\mu t_{SU}$  is replaced by the  $t_{SU}$  of the external register fed by the data output. The data delay is now the worst-case trace delay from the data output pin on the FPGA to the external register. The new *Clock Setup Slack* equation for the output case is now:

Clock Setup Slack = SR + min 
$$t_{CS(EXT)} - t_{CO} - t_{SU(EXT)} - max t_{D(EXT)}$$
 [31]

Regrouping the equation putting the external components together yields:

Clock Setup Slack = 
$$SR - t_{CO} - \frac{(max t_{D(EXT)} + t_{SU(EXT)} - min t_{CS(EXT)})}{(max t_{D(EXT)} + t_{SU(EXT)} - min t_{CS(EXT)})}$$
 [32]

Now we can say that:

OMD = max 
$$t_{D (EXT)} + t_{SU (EXT)} - min t_{CS (EXT)}$$
 [33]

Substituting this back into equation 32 gives us the *Clock Setup Slack* for the input case.

Clock Setup Slack = 
$$SR - t_{CO} - OMD$$
 [34]

Now, recall equation 20 for Clock Hold Slack.

Clock Hold Slack = 
$$t_D - HR - max t_{CS} + min \mu t_{CO} - \mu t_H$$
 [35]

We need to modify this for the cases where the registers are external to the FPGA. The HR remains the same. On the input side, the smallest  $t_{CS}$  is the clock skew measured to the input pin for the clock instead of all the way to the internal register as with the case for the clock setup slack. The min  $\mu t_{CO}$  is replaced by the min  $t_{CO}$  of the external register feeding the data input. The  $\mu t_H$  is replaced by the  $t_H$  of the data input relative to the clock input as reported by Quartus II TAN. The data delay is now the best-case trace delay from the external register to the data input pin on the FPGA. The new *Clock Hold Slack* equation for the input case is now:

Clock Hold Slack = min 
$$t_{D (EXT)}$$
 – HR – max  $t_{CS (EXT)}$  + min  $t_{CO (EXT)}$  –  $t_H$  [36]

<sup>&</sup>lt;sup>11</sup> The clock delay from the input pin to the output register and the data delay from the output register to the output pin are accounted for in the  $t_{CO}$  calculation.

Regrouping the equation putting the external components together yields:

Clock Hold Slack = 
$$\frac{(\min t_{CO(EXT)} + \min t_{D(EXT)} - \max t_{CS(EXT)})}{(EXT)} - HR - t_H$$
 [37]

Now we can say that:

ImD = min 
$$t_{CO (EXT)}$$
 + min  $t_{D (EXT)}$  – max  $t_{CS (EXT)}$  [38]

Substituting this back into equation 33 gives us the *Clock Hold Slack* for the input case.

Clock Hold Slack = 
$$ImD - HR - t_H$$
 [39]

Considering the output side, the max  $t_{CS}$  is the clock skew measured again to the input pin for the clock instead of all the way to the internal register. The min  $\mu t_{CO}$  is replaced by the min  $t_{CO}$  of the data output relative to the clock input as reported by Quartus II TAN. The  $\mu t_H$  is replaced by the  $t_H$  of the external register fed by the data output. The data delay is now the best-case trace delay from the data output pin on the FPGA to the external register. The new *Clock Hold Slack* equation for the output case is now:

Clock Hold Slack = min 
$$t_{D(EXT)}$$
 – HR – max  $t_{CS(EXT)}$  + min  $t_{CO}$  –  $t_{H(EXT)}$  [40]

Regrouping the equation putting the external components together yields:

Clock Hold Slack = 
$$\frac{(\min t_{D(EXT)} - t_{H(EXT)} - \max t_{CS(EXT)})}{-HR + \min t_{CO}}$$
 [41]

Now we can say that:

OmD = min 
$$t_{D (EXT)} - t_{H (EXT)} - max t_{CS (EXT)}$$
 [42]

Substituting this back into equation 36 gives us the *Clock Hold Slack* for the output case.

Clock Hold Slack = 
$$OmD - HR + min t_{CO}$$
 [43]

**QUESTION:** How are IMD, ImD, OMD, and OmD related to  $t_{SU}$ ,  $t_{H}$ ,  $t_{CO}$ , and min  $t_{CO}$ ?

**ANSWER:** In order to convert these two types of I/O constraints, let's look at the special case where *Clock Setup Slack* and *Clock Hold Slack* are equal to 0. When this occurs, the external delays are at their extremes to meet the internal requirements.

For Input Maximum Delay, starting with equation 30;

Clock Setup Slack = 
$$SR - t_{SU} - IMD$$
 [44]

$$IMD = SR - t_{SU}$$
 [45]

For the general case where  $SR = clock period (T)^{12}$ ;

$$IMD = T - t_{su}$$
 [46]

For Input Minimum Delay, starting with equation 39;

Clock Held Slack = 
$$ImD - HR - t_H$$
 [47]

$$ImD = HR + t_H$$
 [48]

For the general case where  $HR = 0^{13}$ ;

$$ImD = t_{H}$$
 [49]

For the Output Maximum Delay, starting with equation 34;

Clock Setup Slack = 
$$SR - t_{co} - OMD$$
 [50]

$$OMD = SR - t_{CO}$$
 [51]

For the general case where SR = T;

$$OMD = T - t_{co}$$
 [52]

For the Output Minimum Delay, starting with equation 43;

Clock Hold Slack = OmD – HR + min 
$$t_{co}$$
 [53]

$$OmD = HR - min t_{CO}$$
 [54]

For the general case where HR = 0;

 $<sup>^{12}</sup>$  Exceptions to this are things that affect the Latch and Launch edges, e.g. multicycle settings, clock offset, DDR, etc. Also, this assumes that the reference clock for the Input and Output Delay settings is the input clock that is used as the reference for  $t_{SU}$ ,  $t_{CO}$ , etc.

<sup>&</sup>lt;sup>13</sup> (See Footnote 10 above).

$$OmD = - \min t_{co}$$
 [55]

 $min t_{co} = - OmD$ 

Here is a summary for converting between the two types of I/O constraints:

| $IMD = T - t_{SU}$   | $t_{SU} = T - IMD$ |
|----------------------|--------------------|
| ImD = t <sub>H</sub> | $t_H = ImD$        |
| $OMD = T - t_{CO}$   | $t_{co} = T - OMD$ |

and a summary of the I/O Delay equations:

 $OmD = - min t_{co}$ 

$$\begin{split} & \text{IMD} = t_{\text{CO (EXT)}} + \text{max } t_{\text{D (EXT)}} - \text{min } t_{\text{CS (EXT)}} \\ & \text{ImD} = \text{min } t_{\text{CO (EXT)}} + \text{min } t_{\text{D (EXT)}} - \text{max } t_{\text{CS (EXT)}} \\ & \text{OMD} = \text{max } t_{\text{D (EXT)}} + t_{\text{SU (EXT)}} - \text{min } t_{\text{CS (EXT)}} \\ & \text{OmD} = \text{min } t_{\text{D (EXT)}} - t_{\text{H (EXT)}} - \text{max } t_{\text{CS (EXT)}} \end{split}$$

where

$$\begin{aligned} &\text{min } t_{\text{CS (EXT)}} \text{ = Shortest Destination } t_{\text{CLK}} \text{ -- Longest Source } t_{\text{CLK}} \\ &\text{max } t_{\text{CS (EXT)}} \text{ = Longest Destination } t_{\text{CLK}} \text{ -- Shortest Source } t_{\text{CLK}} \end{aligned}$$

Note here that Largest and Smallest are relative terms based on the definitions in register-to-register timing, and that the Largest  $t_{CS}$  is always a lower value than the Smallest  $t_{CS}$ .