# Nirma University **Institute of Technology** B. Tech in Electronics and Communication Engineering Semester - V 2EC501 - VLSI Design Special Assignment (Marks 30)

**Submitted By:** 21BEC068 Harsh B Modi Submitted to: prof. Akash sir, Piyush sir and Usha mam

#### **Problem Statement:**

To design a two input AND gate with CMOS with propagation delay 2ns. Prepare the gate using 180nm technology. Assume that all the transistors have been sized to give a worst-case output resistance of 20 K for the worst-case input pattern.

#### Theory:

A CMOS gate consists of a PMOS (pull-up network) which is connected to VDD (input 1), and a NMOS (pull-down network) connected to GROUND (input 0). The two input AND gate can be realized from 2 input NAND gate and the output of NAND gate connected to the input of MOS inverter. In the two input NAND gate, the two PMOS are connected in parallel and two NMOS are connected in series.

#### Propagation delay:

Propagation delay (tp) is the time required for the gate to respond to change it's input. It is measured between the 50% transition points of the input and output waveforms.



|            | Date:   |                                                                                                                | world.com |      |
|------------|---------|----------------------------------------------------------------------------------------------------------------|-----------|------|
|            | Topic   |                                                                                                                |           |      |
|            | 1.000   |                                                                                                                |           |      |
| ROPOGRIJON | DELAY   |                                                                                                                |           |      |
|            |         |                                                                                                                |           |      |
| Toul       | -) +imi | 2014                                                                                                           | , as      | the  |
| 0111       | 440     | P4+ ch                                                                                                         | unges     | W087 |
|            |         | n +0 L                                                                                                         |           |      |
| TPLH       | 7+ C-   | we sera                                                                                                        | 20 45     | +N6  |
|            | 04      | 4844 CA                                                                                                        | ander     | trom |
|            | Cac     | 4 04 4                                                                                                         | · Nei     |      |
|            |         |                                                                                                                |           |      |
|            | - 9J    | TPLH 3                                                                                                         | TPHI      |      |
|            |         |                                                                                                                |           | 1    |
|            |         |                                                                                                                | ~ (       |      |
| xedn.      | red T   | V = C                                                                                                          |           |      |
| ,          | et, Tr  | T - T                                                                                                          | DIH       |      |
|            | et, 01  | 11 -                                                                                                           |           |      |
| The        | THE CHY | rent I                                                                                                         | s Sho     | in 2 |
|            | ter six |                                                                                                                |           |      |
|            |         | AND DATE OF THE OWNER, |           |      |
|            | VDS     | - Rom                                                                                                          | IDS       |      |
|            |         |                                                                                                                |           |      |
|            | 1.5     | 110-3                                                                                                          |           |      |
|            |         |                                                                                                                |           |      |
|            | 1: Ro   | n - 80                                                                                                         | 0-0       |      |
|            | 1       |                                                                                                                |           |      |



# **Questions:**

1. Find out the optimized Boolean equation (If not given).

# TRUTH TABLE

| A | В | $\mathbf{V}_{\mathrm{out}}$ |
|---|---|-----------------------------|
| 0 | 0 | 0                           |
| 0 | 1 | 0                           |
| 1 | 0 | 0                           |
| 1 | 1 | 1                           |

$$F = A.B$$

2. Draw the optimized gate level circuit diagram.

$$F = A.B$$



Figure 1

3. Draw the transistor level schematic for CMOS/MOS implementation.



Figure 2

This figure 1 demonstrates the static two-input AND gate in CMOS technology. The two-input AND gate shown in the figure is built from six transistors. The parallel connection of the two p-channel transistors between VDD and the gate-output ensures that the gate-output is driven high (logical 1) when both gate input A and B is high (logical 1).

#### Draw stick diagram for above implementation level using proper color code

### **Colour Code:**

P diffusion: Yellow Metal 1: Blue N diffusion: **Green** Poly-silicon: Red

Contacts & Taps: Black



Figure 3

### State the various level of $V_{\text{OL}}$ corresponding to various transistor statuses

Since, the given circuit is CMOS based. As it is known that, in CMOS, minimum output voltage occurs when input is high (Vin = VDD), also pMOS is OFF, nMOS is ON, hence nMOS pulls Vout to Ground. Therefore,  $V_{\rm OL}$  = 0 V Hence for various level of status,  $V_{\rm ol}$  can't be computed.

6. Find an equivalent CMOS inverter circuit.



Figure 4

$$(W/L)_{p \text{ channel}} = (W/L) + (W/L) + (W/L) = 3(W/L)$$
 (all 3 in parallel)

$$(W/L)_{n \text{ channel}} = \frac{1}{2}(W/L) + (W/L) = \frac{3}{2}(W/L)$$
 (2 series, 1 parallel)

## 7. For CMOS/MOS implementation, what input patterns give the lowest output resistance when the output is low? What is the value of that resistance?

Vol will be lowest when the W/L equivalent of driver is highest. For lowest Vol, all 3 nMOS should be in ON state, hence A=1, B = 1. On replacing these nMOS by resistors.

Value of resistance corresponding to this input pattern:

 $R = (20 + 20) \mid \mid 20$ 

 $R = 40 \mid \mid 20$ 

R = 13.33 Kilo ohm

Hence, for 13.33 Kilo ohm, the output is low.

#### 8. For CMOS/MOS implementation, what input patterns give the lowest output resistance when the output is high? What is the value of that resistance?

For, output to be high, all the pMOS should be in ON state. Hence the input A and B will be 0. On replacing these pMOS with resistors, Value of resistance corresponding to this input pattern: 1/R = 1/20k + 1/20k + 1/20kR = 6.67 Kilo ohmHence, for R = 6.67 Kilo ohm, the output is high.

#### 9. Prepare the layout using Microwind tool.

Design is made using 0.12  $\mu m$  foundry.



Here, AND gate is made using CMOS. Here, two inputs A and B are taken as clock and Vout is obtained as output. Here, the rise time and fall time of input clock is increased to achieve the propagation delay of 2ns.

## 10. Simulate it for various combinations of inputs.



Graph 1(voltage vs time)



**Graph 2(voltages and currents)** 



Graph 3(voltage vs voltage)

#### TRUTH TABLE

| A | В | $V_{\mathrm{out}}$ |
|---|---|--------------------|
| 0 | 0 | 0                  |
| 0 | 1 | 0                  |
| 1 | 0 | 0                  |
| 1 | 1 | 1                  |

It can be observed that from the figure,

For input A= 0, B=0 output from the simulation and Boolean equation is 0. For input A=0, B=1output from the simulation and Boolean equation is 0. For input A=1, B=0output from the simulation and Boolean equation is 0. For input A=1, B=1output from the simulation and Boolean equation is 1. From the graph 2, it can be observed that Vol is 0 and Voh is equal to vdd that is 1.2V. Hence, the ideal output for CMOS AND gate is obtained. Here, 2ns propagation delay is also achieved by adjusting the values of rise time and fall time of input clock.

## 11. Measure the rise time, fall time, propagation delay and other parameters.

The propagation delay times TPHL and TPLH determine the input-to-output signal delay during the high-to-low and low-to-high transitions of the output, respectively. By definition, TPHL is the time delay between the V50%transition of the rising input voltage and the V<sub>50%</sub> -transition of the falling

output voltage. Similarly, TPLH is defined as the time delay between the V<sub>50%</sub> -transition of the falling input voltage and the V<sub>50%</sub>-transition of the rising output voltage.

**TPHL** - the time required for the output voltage to fall from V<sub>OH</sub> to the V<sub>50%</sub> level.

 $\tau_{PLH}$  - the time required for the output voltage to rise from  $V_{OL}$  to the  $V_{50\%}$ level.

The average propagation delay  $\tau_P$  of the inverter characterizes the average time required for the input signal to propagate through the inverter.

The rise time  $\tau_{rise}$  is defined here as the time required for the output voltage to rise from the  $V_{0\%}$  level to  $V_{90\%}$  level. Similarly, the fall time  $\tau_{fall}$  is defined here as the time required for the output voltage to drop from the  $V_{90\%}$  level to  $V_{10\%}$  level.

Without external capacitor(3.635pF):







Rise time  $\tau_{rise} = 0.025$  ns Fall time  $\tau_{fall} = 0.025$ ns

With external capacitor(3.635pF):







Propagational delay high-low,  $\tau_{PLH} = 1.7$ ns Propagational delay low-high,  $\tau_{PHL}$  = 2.3ns Total Propagational delay =  $(\tau_{PLH} + \tau_{PLH})/2 = 2ns$ Rise time  $\tau_{rise} = 0.025$  ns Fall time  $\tau_{fall} = 0.025$ ns

# Observation:

The propagation delay in the case without virtual external capacitance was much less than the propagation delay in the case with virtual external capacitance, which is because the circuit takes too long to discharge due to high value of external capacitor, and also because the output in this case is a little distorted and not as precise as it was in the previous case, which is due to the fact that the input changes more quickly than the time it takes the circuit to discharge due to the external capacitance, leading to a longer propagation delay and a distorted output.

## Conclusion:

In this assignment, AND gate using CMOS having propagation delay of 2ns was implemented on microwind. On implementing AND gate using CMOS, it gives low static power utilization and huge noise immunity due to which these devices do not generate waste heat as compared with other types of logic circuits. Also, the propagation delay of 2ns was acquired adjusting values of rise time and fall time of input clock. The stick diagram of CMOS AND gate was also made using the paper colour code. Also, the values of resistance of CMOS was also found when input was high and low. Also, the ideal values of VOH and VOL was obtained as CMOS is used. Hence, it can be said that the CMOS provide much better output performance than any other circuits.