# CSE 331/503 Computer Organization Final Project – MiniMIPS Design Hasan Mutlu – 1801042673

#### **Design Explanation:**

- → Top level entity MiniMIPS takes 16bit instruction as input. Its output is 32bit number in Program Counter. In testbench file, an array of instructions is created and read from file. Program Counter number is used as indexing for instructions as follows: instruction[PCounter].
- → Unlike real MIPS, the PC is incremented by 1 instead of 4.
- → Unlike real MIPS, branch instructions' immediate field isn't shifted left by 2. So, exact number of instructions to be jumped must be provided instead of 4\*( number of instructions to be jumped).
- → ALU is changed from HW3. Instructions orders are changed and a comparator is included. Multiplier is excluded.

#### **Test Results**

-> In R-Type instructions, two consecutive registers are operated and result is saved in second operand register. So there are 4 test results for each instruction type.

#### 1.) 000 000 AND



### 2.) 0000 001 ADD



# 3.) 0000 010 SUB



#### 4.) 0000 011 XOR



#### 5.) 0000 100 NOR



## 6.) 0000 101 OR



-> In I-Type operation instructions, registers with even addresses (0,2,4,6) are operated with immediate field and the result is saved in next register. There are 4 test results for each instruction type.

# 8.) 0001 ADDI

```
9999999999999999999999999999
                                    // 000
                                                                 // memory data file (do not edit the following l
                                                                                                                                  // This program is ADDI test
                                                                                                                                                          // addi $s1, $s0, 13
// addi $s3, $s2, 29
11001010011101011100010101000111
                                                                 // instance=/MiniMIPS_testbench/minimips/regist/
// format=bin addressradix=h dataradix=b version
                                                                                                                                  0001 000 001 001101
                                                                                                                                  0001_010_011_011101
                                                                                                                                  0001_100_101_011001
                                                                                                                                                          // addi $s5, $s4, 25
101000111010111010111010101111000
000000000000000000000111111100111
                                    // 4071
                                                                 0001 110 111 101000
                                                                                                                                                          // addi $s7, $s6, -24
01011010101011101010110110001110
                                                                 0000 000 000 000 000
                                                                                                                                                          // halts
        00000000000000010000011000
                                                                 000000000000000000000100000011101
                                                                 999999999999999999999999999999999999
                                                                 00000000000000000000010000011000
```

#### 9.) 0010 ANDI

```
≡ registers_output.txt ×
// memory data file (do not edit the following line - required for mem load use)
                            // 000
11001010011101011100010101000111
                            // 001
                                                // instance=/MiniMIPS_testbench/minimips/regist/registers
11011010111010011100010100011101
                            // 010
                                                // format=bin addressradix=h dataradix=b version=1.0 wordsperline=1 noaddress
101000111010111010111010101111000
                            // 011
                                                11010101010001110101010101101001
                            // 100
                                                01011010101011101010110110001110
                            // 101
// 110
                                                11011010111010011100010100011101
11010100001111110101110001110010
                                                11011010111010011100010100001100
                            // 111
                                                11010101010001110101010101101001
                                                110101000011111101011110001110010

    instruction.txt ×
                                               // This program is ANDI test
                                                                   // andi $s1, $s0, 32'b000000000000000000000000000001101
                                                0010 000 001 001101
                                                0010 010 011 101100
                                                                   // andi $s3, $s2, 32'b111111111111111111111111101100
                                                                   0010 100 101 011001
                                                0010 110 111 010101
                                                                   0000 000 000 000 000
                                                                   // halt
```

#### 10.) 0011 ORI



#### 11.) 0100 NORI



-> In branch tests, addi instructions are added to show branches work. Jumped instructions aren't evaluated.

#### 12.) 0101 BEQ



## 13.) 0110 BNE



#### 14.) 0111 SLTI



-> In Load-Store tests, data in registers with odd addresses(1,3,5,7) are loaded or stored to memory.

#### 15.) 1000 LW



## 16.) 1001 SW



# **Bonus Test: Multiplier**

-> I've written and run a simple multiplier program using ADDI and BNE instructions.



#### **Controller:**

| Opcode:   | _0000  | Mixed                | _0101 | _0110 | 1000 | 1001 |
|-----------|--------|----------------------|-------|-------|------|------|
|           | R-Type | I-Type<br>Arithmetic | BEQ   | BNE   | LW   | SW   |
| RegDst    | 1      | 0                    | х     | х     | 0    | х    |
| ALUSrc    | 0      | 1                    | 0     | 0     | 1    | 1    |
| MemtoReg  | 0      | 0                    | 0     | 0     | 1    | 0    |
| RegWrite  | 1      | 1                    | 0     | 0     | 1    | 0    |
| MemRead   | 0      | 0                    | 0     | 0     | 1    | 0    |
| MemWrite  | 0      | 0                    | 0     | 0     | 0    | 1    |
| Branch    | 0      | 0                    | 1     | 1     | 0    | 0    |
| BranchSrc | х      | х                    | 0     | 1     | х    | х    |

#### **ALUControl:**

| Instr | Opcode |   |   |   | Func |   |   | ALUOp |   |   |
|-------|--------|---|---|---|------|---|---|-------|---|---|
| AND   | 0      | 0 | 0 | 0 | 0    | 0 | 0 | 0     | 0 | 0 |
| ADD   | 0      | 0 | 0 | 0 | 0    | 0 | 1 | 0     | 0 | 1 |
| SUB   | 0      | 0 | 0 | 0 | 0    | 1 | 0 | 0     | 1 | 0 |
| XOR   | 0      | 0 | 0 | 0 | 0    | 1 | 1 | 0     | 1 | 1 |
| NOR   | 0      | 0 | 0 | 0 | 1    | 0 | 0 | 1     | 0 | 0 |
| OR    | 0      | 0 | 0 | 0 | 1    | 0 | 1 | 1     | 0 | 1 |
| ADDI  | 0      | 0 | 0 | 1 | Х    | Х | Х | 0     | 0 | 1 |
| ANDI  | 0      | 0 | 1 | 0 | Х    | Х | Х | 0     | 0 | 0 |
| ORI   | 0      | 0 | 1 | 1 | Х    | Х | Х | 1     | 0 | 1 |
| NORI  | 0      | 1 | 0 | 0 | X    | X | X | 1     | 0 | 0 |
| BEQ   | 0      | 1 | 0 | 1 | Х    | Х | Х | Х     | Х | Х |
| BNE   | 0      | 1 | 1 | 0 | Х    | Х | Х | Х     | Х | X |
| SLTI  | 0      | 1 | 1 | 1 | Х    | Х | Х | 1     | 1 | 0 |
| LW    | 1      | 0 | 0 | 0 | Х    | Х | Х | 0     | 0 | 1 |
| SW    | 1      | 0 | 0 | 1 | X    | X | X | 0     | 0 | 1 |