# MAX 10 General Purpose I/O User Guide





# **Contents**

| MAX 10 I/O Overview                                             |      |
|-----------------------------------------------------------------|------|
| MAX 10 Devices I/O Resources Per Package                        | 1-1  |
| MAX 10 I/O Vertical Migration Support                           |      |
| MAX 10 I/O Architecture and Features                            | 2-1  |
| MAX 10 I/O Standards Support                                    |      |
| MAX 10 I/O Standards Voltage and Pin Support                    |      |
| MAX 10 I/O Elements                                             |      |
| MAX 10 I/O Banks Architecture                                   |      |
| MAX 10 I/O Banks Locations                                      | 2-9  |
| MAX 10 I/O Buffers                                              | 2-12 |
| Schmitt-Trigger Input Buffer                                    | 2-12 |
| Programmable I/O Buffer Features                                | 2-12 |
| I/O Standards Termination                                       |      |
| Voltage-Referenced I/O Standards Termination                    | 2-20 |
| Differential I/O Standards Termination                          | 2-21 |
| MAX 10 On-Chip I/O Termination                                  | 2-22 |
| MAX 10 I/O Design Considerations                                | 3-1  |
| Guidelines: V <sub>CCIO</sub> Range Considerations              |      |
| Guidelines: Voltage-Referenced I/O Standards Restriction        |      |
| Guidelines: Enable Clamp Diode for LVTTL/LVCMOS Input Buffers   | 3-2  |
| Guidelines: Adhere to the LVDS I/O Restrictions Rules           |      |
| Guidelines: I/O Restriction Rules                               | 3-3  |
| Guidelines: Analog-to-Digital Converter I/O Restriction         | 3-3  |
| Guidelines: External Memory Interface I/O Restrictions          |      |
| Guidelines: Dual-Purpose Configuration Pin                      |      |
| Guidelines: Clock and Data Input Signal for MAX 10 E144 Package | 3-9  |
| MAX 10 I/O Implementation Guides                                | 4-1  |
| Altera GPIO Lite IP Core                                        |      |
| Altera GPIO Lite IP Core Data Paths                             |      |
| Verifying Pin Migration Compatibility                           |      |
| Altera GPIO Lite IP Core References                             | 5-1  |
| Altera GPIO Lite Parameter Settings                             |      |
|                                                                 | 5-1  |

|   | _ | _  |     |
|---|---|----|-----|
| т | റ | С. | . 2 |

2015.11.02

UG-M10GPIO





The MAX® 10 general purpose I/O (GPIO) system consists of the I/O elements (IOE) and the Altera GPIO Lite IP core.

- The IOEs contain bidirectional I/O buffers and I/O registers located in I/O banks around the periphery
  of the device.
- The Altera GPIO Lite IP core supports the GPIO components and features, including double data rate I/O (DDIO), delay chains, I/O buffers, control signals, and clocking.

#### **Related Information**

- MAX 10 I/O Architecture and Features on page 2-1
   Provides information about the architecture and features of the I/Os in MAX 10 devices.
- MAX 10 I/O Design Considerations on page 3-1 Provides I/O design guidelines for MAX 10 Devices.
- MAX 10 I/O Implementation Guides on page 4-1 Provides guides to implement I/Os in MAX 10 Devices.
- Altera GPIO Lite IP Core References on page 5-1
   Lists the parameters and signals of Altera GPIO Lite IP core for MAX 10 Devices.

# MAX 10 Devices I/O Resources Per Package

Table 1-1: Package Plan for MAX 10 Single Power Supply Devices—Preliminary

|        |            |              | Package       |               |
|--------|------------|--------------|---------------|---------------|
|        | Туре       | M153         | U169          | E144          |
| Device |            | 153-pin MBGA | 169-pin UBGA  | 144-pin EQFP  |
| Size   |            | 8 mm × 8 mm  | 11 mm × 11 mm | 22 mm × 22 mm |
|        | Ball Pitch | 0.5 mm       | 0.8 mm        | 0.5 mm        |
| 10M02  |            | 112          | 130           | 101           |
| 10M04  |            | 112          | 130           | 101           |
| 10M08  |            | 112          | 130           | 101           |
| 10M16  |            | _            | 130           | 101           |

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



|        |            |              | Package       |               |
|--------|------------|--------------|---------------|---------------|
|        | Type       | M153         | U169          | E144          |
| Device |            | 153-pin MBGA | 169-pin UBGA  | 144-pin EQFP  |
|        | Size       | 8 mm × 8 mm  | 11 mm × 11 mm | 22 mm × 22 mm |
|        | Ball Pitch | 0.5 mm       | 0.8 mm        | 0.5 mm        |
| 10M25  |            | _            | _             | 101           |
| 10M40  |            | _            | _             | 101           |
| 10M50  |            | _            | _             | 101           |

Table 1-2: Package Plan for MAX 10 Dual Power Supply Devices—Preliminary

|        |                      |                 |                 | Packa            | ige              |                  |               |
|--------|----------------------|-----------------|-----------------|------------------|------------------|------------------|---------------|
|        | Type                 | V36             | V81             | U324             | F256             | F484             | F672          |
| Device |                      | 36-pin<br>WLCSP | 81-pin<br>WLCSP | 324-pin<br>UBGA  | 256-pin<br>FBGA  | 484-pin<br>FBGA  | 672-pin FBGA  |
|        | Size                 | 3 mm × 3<br>mm  | 4 mm × 4<br>mm  | 15 mm × 15<br>mm | 17 mm × 17<br>mm | 23 mm × 23<br>mm | 27 mm × 27 mm |
|        | Ball 0.4 mm<br>Pitch |                 | 0.4 mm          | 0.8 mm           | 1.0 mm           | 1.0 mm           | 1.0 mm        |
| 10M02  | 2                    | 27              | _               | 160              | _                | _                | _             |
| 10M0   | 4                    | _               | _               | 246              | 178              | _                | _             |
| 10M08  | 8                    | _               | 56              | 246              | 178              | 250              | _             |
| 10M1   | 6                    | _               | _               | 246 178          |                  | 320              | _             |
| 10M2   | 10M25 —              |                 | _               | _                | 178              | 360              | _             |
| 10M40  | 0                    | _               | _               | _                | 178              | 360              | 500           |
| 10M50  | 0                    | _               | _               | _                | 178              | 360              | 500           |

Altera Corporation MAX 10 I/O Overview



# MAX 10 I/O Vertical Migration Support

#### Figure 1-1: Migration Capability Across MAX 10 Devices—Preliminary

- The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Some packages have several migration paths. Devices with lesser I/O resources in the same path have lighter shades.
- To achieve the full I/O migration across product lines in the same migration path, restrict I/Os usage to match the product line with the lowest I/O count.

| ъ.     |     | Package |          |      |          |          |          |      |      |  |  |
|--------|-----|---------|----------|------|----------|----------|----------|------|------|--|--|
| Device | V36 | V81     | M153     | U169 | U324     | F256     | E144     | F484 | F672 |  |  |
| 10M02  |     |         |          |      | 1        |          |          |      |      |  |  |
| 10M04  |     |         |          |      |          | <b></b>  | <b>A</b> |      |      |  |  |
| 10M08  |     |         | <b>V</b> |      |          |          |          | 1    |      |  |  |
| 10M16  |     |         |          |      | <b>\</b> |          |          |      |      |  |  |
| 10M25  |     |         |          |      |          |          | <b>V</b> |      |      |  |  |
| 10M40  |     |         |          |      |          |          |          |      |      |  |  |
| 10M50  |     |         |          |      |          | <b>V</b> |          |      |      |  |  |

**Note:** To verify the pin migration compatibility, use the Pin Migration View window in the Quartus<sup>®</sup> Prime software Pin Planner.

#### **Related Information**

Verifying Pin Migration Compatibility on page 4-4

MAX 10 I/O Overview Altera Corporation



# MAX 10 I/O Architecture and Features

2

2015.11.02

**UG-M10GPIO** 





The I/O system of MAX 10 devices support various I/O standards. In the MAX 10 devices, the I/O pins are located in I/O banks at the periphery of the devices. The I/O pins and I/O buffers have several programmable features.

#### **Related Information**

MAX 10 I/O Overview on page 1-1

# MAX 10 I/O Standards Support

MAX 10 devices support a wide range of I/O standards, including single-ended, voltage-referenced single-ended, and differential I/O standards.

#### Table 2-1: Supported I/O Standards in MAX 10 Devices

The voltage-referenced I/O standards are not supported in the following I/O banks of these device packages:

- All I/O banks of V36 package of 10M02.
- All I/O banks of V81 package of 10M08.
- Banks 1A and 1B of E144 package of 10M50.

| I/O Standard                | Туре             | Direction |        | Application     | Standard Support |
|-----------------------------|------------------|-----------|--------|-----------------|------------------|
| i/O Standard                | туре             | Input     | Output | Application     | Standard Support |
| 3.3 V LVTTL/3.3 V<br>LVCMOS | Single-<br>ended | Yes       | Yes    | General purpose | JESD8-B          |
| 3.0 V LVTTL/3.0 V<br>LVCMOS | Single-<br>ended | Yes       | Yes    | General purpose | JESD8-B          |
| 2.5 V LVCMOS                | Single-<br>ended | Yes       | Yes    | General purpose | JESD8-5          |
| 1.8 V LVCMOS                | Single-<br>ended | Yes       | Yes    | General purpose | JESD8-7          |
| 1.5 V LVCMOS                | Single-<br>ended | Yes       | Yes    | General purpose | JESD8-11         |

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



| I/O Standard            | T                      | Dire  | ction  | A                                            | Charadaud Course at |
|-------------------------|------------------------|-------|--------|----------------------------------------------|---------------------|
| I/O Standard            | Туре                   | Input | Output | - Application                                | Standard Support    |
| 1.2 V LVCMOS            | Single-<br>ended       | Yes   | Yes    | General purpose                              | JESD8-12            |
| 3.0 V PCI               | Single-<br>ended       | Yes   | Yes    | General purpose                              | PCI Rev. 2.2        |
| 3.3 V Schmitt Trigger   | Single-<br>ended       | Yes   | _      | General purpose                              | _                   |
| 2.5 V Schmitt Trigger   | Single-<br>ended       | Yes   | _      | General purpose                              | _                   |
| 1.8 V Schmitt Trigger   | Single-<br>ended       | Yes   | _      | General purpose                              | _                   |
| 1.5 V Schmitt Trigger   | Single-<br>ended       | Yes   | _      | General purpose                              | _                   |
| SSTL-2 Class I          | Voltage-<br>referenced | Yes   | Yes    | DDR1                                         | JESD8-9B            |
| SSTL-2 Class II         | Voltage-<br>referenced | Yes   | Yes    | DDR1                                         | JESD8-9B            |
| SSTL-18 Class I         | Voltage-<br>referenced | Yes   | Yes    | DDR2                                         | JESD8-15            |
| SSTL-18 Class II        | Voltage-<br>referenced | Yes   | Yes    | DDR2                                         | JESD8-15            |
| SSTL-15 Class I         | Voltage-<br>referenced | Yes   | Yes    | DDR3                                         | _                   |
| SSTL-15 Class II        | Voltage-<br>referenced | Yes   | Yes    | DDR3                                         | _                   |
| SSTL-15 <sup>(1)</sup>  | Voltage-<br>referenced | Yes   | Yes    | DDR3                                         | JESD79-3D           |
| SSTL-135 <sup>(1)</sup> | Voltage-<br>referenced | Yes   | Yes    | DDR3L                                        | _                   |
| 1.8 V HSTL Class I      | Voltage-<br>referenced | Yes   | Yes    | DDR II+, QDR II+,<br>and RLDRAM 2            | JESD8-6             |
| 1.8 V HSTL Class II     | Voltage-<br>referenced | Yes   | Yes    | DDR II+, QDR II+,<br>and RLDRAM 2            | JESD8-6             |
| 1.5 V HSTL Class I      | Voltage-<br>referenced | Yes   | Yes    | DDR II+, QDR II+,<br>QDR II, and<br>RLDRAM 2 | JESD8-6             |

<sup>(1)</sup> Available in MAX 10 16, 25, 40, and 50 devices only.

| I/O Standard                                       | Type                   | Dire               | ction              | - Application                                | Standard Support |
|----------------------------------------------------|------------------------|--------------------|--------------------|----------------------------------------------|------------------|
| i/O Standard                                       | Туре                   | Input              | Output             | Application                                  | Standard Support |
| 1.5 V HSTL Class II                                | Voltage-<br>referenced | Yes                | Yes                | DDR II+, QDR II+,<br>QDR II, and<br>RLDRAM 2 | JESD8-6          |
| 1.2 V HSTL Class I                                 | Voltage-<br>referenced | Yes                | Yes                | General purpose                              | JESD8-16A        |
| 1.2 V HSTL Class II                                | Voltage-<br>referenced | Yes                | Yes                | General purpose                              | JESD8-16A        |
| HSUL-12 <sup>(1)</sup>                             | Voltage-<br>referenced | Yes                | Yes                | LPDDR2                                       | _                |
| Differential SSTL-2<br>Class I and II              | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR1                                         | JESD8-9B         |
| Differential SSTL-18<br>Class I and Class II       | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR2                                         | JESD8-15         |
| Differential SSTL-15<br>Class I and Class II       | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR3                                         | _                |
| Differential SSTL-15                               | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR3                                         | JESD79-3D        |
| Differential SSTL-135                              | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR3L                                        | _                |
| Differential 1.8 V<br>HSTL Class I and Class<br>II | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR II+, QDR II+,<br>and RLDRAM 2            | JESD8-6          |
| Differential 1.5 V<br>HSTL Class I and Class<br>II | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | DDR II+, QDR II+,<br>QDR II, and<br>RLDRAM 2 | JESD8-6          |
| Differential 1.2 V<br>HSTL Class I and Class<br>II | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | General purpose                              | JESD8-16A        |
| Differential HSUL-12                               | Differential           | Yes <sup>(2)</sup> | Yes <sup>(3)</sup> | LPDDR2                                       | _                |
| LVDS (dedicated)(4)                                | Differential           | Yes                | Yes                | _                                            | ANSI/TIA/EIA-644 |
| LVDS (external resistor)                           | Differential           | _                  | Yes                | _                                            | ANSI/TIA/EIA-644 |
| Mini-LVDS<br>(dedicated) <sup>(4)</sup>            | Differential           | _                  | Yes                | _                                            | _                |

 $<sup>^{(2)}</sup>$  The inputs treat differential inputs as two single-ended inputs and decode only one of them.



<sup>(3)</sup> The outputs use two single-ended output buffers with the second output buffer programmed as inverted.

<sup>(4)</sup> You can use dedicated LVDS transmitters only on the bottom I/O banks. You can use LVDS receivers on all I/O banks.

| I/O Standard                    | Tyrac        | Dire  | ction              | Application | Standard Support |
|---------------------------------|--------------|-------|--------------------|-------------|------------------|
| I/O Standard                    | Туре         | Input | Output             | Application | Standard Support |
| Mini-LVDS (external resistor)   | Differential | _     | Yes                | _           | _                |
| RSDS (dedicated) <sup>(4)</sup> | Differential | _     | Yes                | _           | _                |
| RSDS (external resistor, 1R)    | Differential | _     | Yes                | _           | _                |
| RSDS (external resistor, 3R)    | Differential | _     | Yes                | _           | _                |
| PPDS (dedicated) <sup>(4)</sup> | Differential | _     | Yes                | _           | _                |
| PPDS (external resistor)        | Differential | _     | Yes                | _           | _                |
| LVPECL                          | Differential | Yes   | _                  | _           | _                |
| Bus LVDS                        | Differential | Yes   | Yes <sup>(5)</sup> | _           | _                |
| TMDS                            | Differential | Yes   | _                  | _           | _                |
| Sub-LVDS                        | Differential | Yes   | Yes <sup>(6)</sup> | _           | _                |
| SLVS                            | Differential | Yes   | Yes <sup>(7)</sup> | _           | _                |
| HiSpi                           | Differential | Yes   | _                  | _           | _                |

- MAX 10 I/O Buffers on page 2-12 Provides more information about available I/O buffer types and supported I/O standards.
- LVDS Transmitter I/O Termination Schemes, MAX 10 High-Speed LVDS I/O User Guide

# MAX 10 I/O Standards Voltage and Pin Support

Table 2-2: MAX 10 I/O Standards Voltage Levels and Pin Support

|                              | V <sub>CCI</sub> | o (V)  |                      |                | Pin     | Type Sup | port |          |
|------------------------------|------------------|--------|----------------------|----------------|---------|----------|------|----------|
| I/O Standard                 | Input            | Output | V <sub>REF</sub> (V) | PLL_<br>CLKOUT | MEM_CLK | CLK      | DQS  | User I/O |
| 3.3 V LVTTL/<br>3.3 V LVCMOS | 3.3/3.0/<br>2.5  | 3.3    | _                    | Yes            | Yes     | Yes      | Yes  | Yes      |

<sup>(5)</sup> The outputs use two single-ended output buffers with the second output buffer programmed as inverted. A single series resistor is required.

<sup>(6)</sup> Requires external termination resistors.

<sup>(7)</sup> The outputs uses two single-ended output buffers as emulated differential outputs. Requires external termination resistors.

|                              | V <sub>CCI</sub> | <sub>O</sub> (V) |                      |                | Pin     | Type Sup | port               |          |
|------------------------------|------------------|------------------|----------------------|----------------|---------|----------|--------------------|----------|
| I/O Standard                 | Input            | Output           | V <sub>REF</sub> (V) | PLL_<br>CLKOUT | MEM_CLK | CLK      | DQS                | User I/O |
| 3.0 V LVTTL/<br>3.0 V LVCMOS | 3.0/2.5          | 3.0              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 2.5 V LVCMOS                 | 3.0/2.5          | 2.5              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.8 V LVCMOS                 | 1.8/1.5          | 1.8              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.5 V LVCMOS                 | 1.8/1.5          | 1.5              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.2 V LVCMOS                 | 1.2              | 1.2              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 3.0 V PCI                    | 3.0              | 3.0              | _                    | Yes            | Yes     | Yes      | Yes                | Yes      |
| 3.3 V Schmitt<br>Trigger     | 3.3              | _                | _                    | _              | _       | Yes      | Yes <sup>(8)</sup> | Yes      |
| 2.5 V Schmitt<br>Trigger     | 2.5              | _                | _                    | _              | _       | Yes      | Yes <sup>(8)</sup> | Yes      |
| 1.8 V Schmitt<br>Trigger     | 1.8              | _                | _                    | _              | _       | Yes      | Yes <sup>(8)</sup> | Yes      |
| 1.5 V Schmitt<br>Trigger     | 1.5              | _                | _                    | _              | _       | Yes      | Yes <sup>(8)</sup> | Yes      |
| SSTL-2 Class I               | 2.5              | 2.5              | 1.25                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-2 Class II              | 2.5              | 2.5              | 1.25                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-18 Class I              | 1.8              | 1.8              | 0.9                  | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-18 Class II             | 1.8              | 1.8              | 0.9                  | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-15 Class I              | 1.5              | 1.5              | 0.75                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-15 Class II             | 1.5              | 1.5              | 0.75                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-15                      | 1.5              | 1.5              | 0.75                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| SSTL-135                     | 1.35             | 1.35             | 0.675                | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.8 V HSTL Class             | 1.8              | 1.8              | 0.9                  | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.8 V HSTL Class             | 1.8              | 1.8              | 0.9                  | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.5 V HSTL Class             | 1.5              | 1.5              | 0.75                 | Yes            | Yes     | Yes      | Yes                | Yes      |
| 1.5 V HSTL Class<br>II       | 1.5              | 1.5              | 0.75                 | Yes            | Yes     | Yes      | Yes                | Yes      |

 $<sup>^{(8)}\,</sup>$  Bidirectional— use Schmitt Trigger input with LVTTL output.



| V <sub>CCIO</sub> (V)            |       |        | Pin Type Support     |                |         |     |     |          |
|----------------------------------|-------|--------|----------------------|----------------|---------|-----|-----|----------|
| I/O Standard                     | Input | Output | V <sub>REF</sub> (V) | PLL_<br>CLKOUT | MEM_CLK | CLK | DQS | User I/O |
| 1.2 V HSTL Class<br>I            | 1.2   | 1.2    | 0.6                  | Yes            | Yes     | Yes | Yes | Yes      |
| 1.2 V HSTL Class<br>II           | 1.2   | 1.2    | 0.6                  | Yes            | Yes     | Yes | Yes | Yes      |
| HSUL-12                          | 1.2   | 1.2    | 0.6                  | Yes            | Yes     | Yes | Yes | Yes      |
| Differential SSTL-               | _     | 2.5    | _                    | Yes            | Yes     | _   | Yes | _        |
| 2 Class I and II                 | 2.5   | _      | 1.25                 | _              | _       | Yes | Yes | _        |
| Differential SSTL-               | _     | 1.8    | _                    | Yes            | Yes     | _   | Yes | _        |
| 18 Class I and<br>Class II       | 1.8   | _      | 0.9                  | _              | _       | Yes | Yes | _        |
| Differential SSTL-               | _     | 1.5    | _                    | Yes            | Yes     | _   | Yes | _        |
| 15 Class I and<br>Class II       | 1.5   | _      | 0.75                 | _              | _       | Yes | Yes | _        |
| Differential SSTL-               | _     | 1.5    | _                    | Yes            | Yes     | _   | Yes | _        |
| 15                               | 1.5   | _      | 0.75                 | _              | _       | Yes | Yes | _        |
| Differential SSTL-               | _     | 1.35   | _                    | Yes            | Yes     | _   | Yes | _        |
| 135                              | 1.35  | _      | 0.675                | _              | _       | Yes | Yes | _        |
| Differential 1.8 V               | _     | 1.8    | _                    | Yes            | Yes     | _   | Yes | _        |
| HSTL Class I and<br>Class II     | 1.8   | _      | 0.9                  | _              | _       | Yes | Yes | _        |
| Differential 1.5 V               | _     | 1.5    | _                    | Yes            | Yes     | _   | Yes | _        |
| HSTL Class I and<br>Class II     | 1.5   | _      | 0.75                 | _              | _       | Yes | Yes | _        |
| Differential 1.2 V               | _     | 1.2    | _                    | Yes            | Yes     | _   | Yes | _        |
| HSTL Class I and<br>Class II     | 1.2   | _      | 0.6                  | _              | _       | Yes | Yes | _        |
| Differential                     | _     | 1.2    | _                    | Yes            | Yes     | _   | Yes | _        |
| HSUL-12                          | 1.2   | _      | 0.6                  | _              | _       | Yes | Yes | _        |
| LVDS (dedicated)                 | 2.5   | 2.5    | _                    | Yes            | Yes     | Yes | _   | Yes      |
| LVDS (external resistor)         | _     | 2.5    | _                    | Yes            | Yes     | _   | _   | Yes      |
| Mini-LVDS<br>(dedicated)         | _     | 2.5    | _                    | Yes            | Yes     | _   | _   | Yes      |
| Mini-LVDS<br>(external resistor) | -     | 2.5    | _                    | Yes            | Yes     | _   | _   | Yes      |

|                              | V <sub>CCIO</sub> (V) |        |                      | Pin Type Support |         |     |     |          |
|------------------------------|-----------------------|--------|----------------------|------------------|---------|-----|-----|----------|
| I/O Standard                 | Input                 | Output | V <sub>REF</sub> (V) | PLL_<br>CLKOUT   | MEM_CLK | CLK | DQS | User I/O |
| RSDS (dedicated)             | _                     | 2.5    | _                    | Yes              | Yes     | _   | _   | Yes      |
| RSDS (external resistor, 1R) | _                     | 2.5    | _                    | Yes              | Yes     | _   | _   | Yes      |
| RSDS (external resistor, 3R) | _                     | 2.5    | _                    | Yes              | Yes     | _   | _   | Yes      |
| PPDS (dedicated)             | _                     | 2.5    | _                    | Yes              | Yes     | _   | _   | Yes      |
| PPDS (external resistor)     | _                     | 2.5    | _                    | Yes              | Yes     | _   | _   | Yes      |
| LVPECL                       | 2.5                   | _      | _                    | _                | _       | Yes | _   | _        |
| Bus LVDS                     | 2.5                   | 2.5    | _                    | _                | _       | _   | _   | Yes      |
| TMDS                         | 2.5                   | _      | _                    | _                | _       | Yes | _   | Yes      |
| Sub-LVDS                     | 2.5                   | 1.8    | _                    | Yes              | Yes     | Yes | _   | Yes      |
| SLVS                         | 2.5                   | 2.5    | _                    | Yes              | Yes     | Yes | _   | Yes      |
| HiSpi                        | 2.5                   | _      | _                    | _                | _       | Yes | _   | Yes      |

# MAX 10 I/O Elements

The MAX 10 I/O elements (IOEs) contain a bidirectional I/O buffer and five registers for registering input, output, output-enable signals, and complete embedded bidirectional single data rate (SDR) and double data rate (DDR) transfer.

The I/O buffers are grouped into groups of four I/O modules per I/O bank:

- The MAX 10 devices share the user I/O pins with the VREF, RUP, RDN, CLKPIN, PLLCLKOUT, configuration, and test pins.
- Schmitt Trigger input buffer is available in all I/O buffers.

Each IOE contains one input register, two output registers, and two output-enable (OE) registers:

- The two output registers and two OE registers are used for DDR applications.
- You can use the input registers for fast setup times and output registers for fast clock-to-output times.
- You can use the OE registers for fast clock-to-output enable times.

You can use the IOEs for input, output, or bidirectional data paths. The I/O pins support various single-ended and differential I/O standards.

Figure 2-1: IOE Structure in Bidirectional Configuration



#### MAX 10 Power Management User Guide

Provides more information about the I/O buffers in different power cycles and hot socketing.

#### MAX 10 I/O Banks Architecture

The I/O elements are located in a group of four modules per I/O bank:

- High speed DDR3 I/O banks—supports various I/O standards and protocols including DDR3. These I/O banks are available only on the right side of the device.
- High speed I/O banks—supports various I/O standards and protocols except DDR3. These I/O banks are available on the top, left, and bottom sides of the device.
- Low speed I/O banks—lower speeds I/O banks that are located at the top left side of the device.

For more information about I/O pins support, refer to the pinout files for your device.

**MAX 10 Device Pin-Out Files** 

### **MAX 10 I/O Banks Locations**

The I/O banks are located at the periphery of the device.

For more details about the modular I/O banks available in each device package, refer to the relevant device pin-out file.

Figure 2-2: I/O Banks for MAX 10 02 Devices—Preliminary





Figure 2-3: I/O Banks for MAX 10 04 and 08 Devices—Preliminary



Figure 2-4: I/O Banks for MAX 10 16, 25, 40, and 50 Devices—Preliminary



- MAX 10 Device Pin-Out Files
- High-Speed I/O Specifications
   Provides the performance information for different I/O standards in the low-speed and high-speed I/O banks.

# MAX 10 I/O Buffers

The general purpose I/Os (GPIOs) in MAX 10 devices consist of LVDS I/O and DDR I/O buffers.

Table 2-3: Types of GPIO Buffers in MAX 10 Devices

| LVDS I/O Buffers                                                                                                                                                                                                                                                        | DDR I/O Buffers                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Support differential and single-ended I/O standards.</li> <li>Available only on I/O banks at the bottom side of the device.</li> <li>For LVDS, the bottom I/O banks support LVDS transmitter, emulated LVDS transmitter, and LVDS receiver buffers.</li> </ul> | <ul> <li>Support differential and single-ended I/O standards.</li> <li>Available on I/O banks at the left, right, and top sides of the device.</li> <li>For LVDS, the DDR I/O buffers support only LVDS receiver and emulated LVDS transmitter buffers.</li> <li>For DDR, only the DDR I/O buffers on the right side of the device supports DDR3 external memory interfaces. DDR3 support is only available for MAX 10 16, 25, 40, and 50 devices.</li> </ul> |

#### **Related Information**

- MAX 10 I/O Standards Support on page 2-1
- LVDS Transmitter I/O Termination Schemes, MAX 10 High-Speed LVDS I/O User Guide

# **Schmitt-Trigger Input Buffer**

The MAX 10 devices feature selectable Schmitt trigger input buffer on all I/O banks.

The Schmitt trigger input buffer has similar  $V_{IL}$  and  $V_{IH}$  as the LVTTL I/O standard but with better noise immunity. The Schmitt trigger input buffers are used as default input buffers during configuration mode.

#### **Related Information**

**MAX 10 Device Datasheet** 

# **Programmable I/O Buffer Features**

The MAX 10 I/O buffers support a range of programmable features. These features increase the flexibility of I/O utilization and provide an alternative to reduce the usage of external discrete components such as a pull-up resistor and a diode.

Table 2-4: Summary of Supported MAX 10 Programmable I/O Buffer Features and Settings

| Feature                             | Setting                                          | Condition                                                          | Assignment<br>Name                                                             | Supported I/O Standards                                                                                                                                                                                                                                                                           |
|-------------------------------------|--------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open<br>Drain                       | On, Off (default)                                | To enable this feature, use the OPNDRN primitive.                  | _                                                                              | • 3.0 V and 3.3 V LVTTL                                                                                                                                                                                                                                                                           |
| Bus-Hold                            | On, Off (default)                                | Disabled if<br>you use the<br>weak pull-up<br>resistor<br>feature. | Enable<br>Bus-Hold<br>Circuitry                                                | <ul> <li>1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.0 V, and 3.3 V LVCMOS</li> <li>SSTL-2, SSTL-18, SSTL-15, and SSTL-135</li> <li>1.2 V, 1.5 V, and 1.8 V HSTL</li> <li>HSUL-12</li> </ul>                                                                                                                    |
| Pull-up<br>Resistor                 | On, Off (default)                                | Disabled if you use the bus-hold feature.                          | Weak Pull-<br>Up<br>Resistor                                                   | • 3.0 V PCI                                                                                                                                                                                                                                                                                       |
| Slew Rate<br>Control                | 0 (Slow), 1 (Medium),<br>2 (Fast). Default is 2. | Disabled if you use OCT.                                           | Slew Rate                                                                      | <ul> <li>3.0 V LVTTL</li> <li>1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.0 V LVCMOS</li> <li>SSTL-2, SSTL-18, and SSTL-15</li> <li>1.2 V, 1.5 V, and 1.8 V HSTL</li> <li>Differential SSTL-2, Differential SSTL-18, and Differential SSTL-15</li> <li>Differential 1.2 V, 1.5 V, and 1.8 V HSTL</li> </ul> |
| PCI Clamp<br>Diode                  | On, Off (default)                                | _                                                                  | PCI I/O                                                                        | <ul> <li>3.0 V and 3.3 V LVTTL</li> <li>2.5 V, 3.0 V, and 3.3 V<br/>LVCMOS</li> <li>3.0 V PCI</li> <li>2.5 V, 3.0 V, and 3.3 V Schmitt<br/>Trigger</li> </ul>                                                                                                                                     |
| Pre-<br>Emphasis                    | 0 (disabled), 1 (enabled). Default is 1.         | _                                                                  | Programmabl<br>e Pre-<br>emphasis                                              | • LVDS                                                                                                                                                                                                                                                                                            |
| Differen-<br>tial Output<br>Voltage | 0 (low), 1 (medium), 2 (high). Default is 2.     | _                                                                  | Program-<br>mable<br>Differen-<br>tial Output<br>Voltage<br>(V <sub>OD</sub> ) | <ul><li>RSDS</li><li>PPDS</li><li>Mini-LVDS</li></ul>                                                                                                                                                                                                                                             |

#### **Programmable Open Drain**

The optional open-drain output for each I/O pin is equivalent to an open collector output. If it is configured as an open drain, the logic value of the output is either high-Z or logic low.

Use an external resistor to pull the signal to a logic high.

#### **Programmable Bus Hold**

Each I/O pin provides an optional bus-hold feature that is active only after configuration. When the device enters user mode, the bus-hold circuit captures the value that is present on the pin by the end of the configuration.

The bus-hold circuitry holds this pin state until the next input signal is present. Because of this, you do not require an external pull-up or pull-down resistor to hold a signal level when the bus is tri-stated.

For each I/O pin, you can individually specify that the bus-hold circuitry pulls non-driven pins away from the input threshold voltage—where noise can cause unintended high-frequency switching. To prevent over-driving signals, the bus-hold circuitry drives the voltage level of the I/O pin lower than the  $V_{\rm CCIO}$  level.

If you enable the bus-hold feature, you cannot use the programmable pull-up option. To configure the I/O pin for differential signals, disable the bus-hold feature.

#### **Programmable Pull-Up Resistor**

Each I/O pin provides an optional programmable pull-up resistor during user mode. The pull-up resistor weakly holds the I/O to the  $V_{\rm CCIO}$  level.

If you enable the weak pull-up resistor, you cannot use the bus-hold feature.

### **Programmable Current Strength**

You can use the programmable current strength to mitigate the effects of high signal attenuation that is caused by a long transmission line or a legacy backplane.

#### Table 2-5: Programmable Current Strength Settings for MAX 10 Devices

The output buffer for each MAX 10 device I/O pin has a programmable current strength control for the I/O standards listed in this table.

| I/O Standard             | I <sub>OH</sub> / I <sub>OL</sub> Current Strength Setting (mA)<br>(Default setting in bold) |
|--------------------------|----------------------------------------------------------------------------------------------|
| 3.3 V LVCMOS             | 2                                                                                            |
| 3.3 V LVTTL              | 8, 4                                                                                         |
| 3.0 V LVTTL/3.0 V LVCMOS | 16, 12, 8, 4                                                                                 |
| 2.5 V LVTTL/2.5 V LVCMOS | 16, 12, 8, 4                                                                                 |
| 1.8 V LVTTL/1.8 V LVCMOS | 16, 12, 10, 8, 6, 4, 2                                                                       |
| 1.5 V LVCMOS             | 16, 12, 10, 8, 6, 4, 2                                                                       |
| 1.2 V LVCMOS             | 12, 10, 8, 6, 4, 2                                                                           |
| SSTL-2 Class I           | 12, 8                                                                                        |
| SSTL-2 Class II          | 16                                                                                           |

| I/O Standard        | I <sub>OH</sub> / I <sub>OL</sub> Current Strength Setting (mA)<br>(Default setting in bold) |
|---------------------|----------------------------------------------------------------------------------------------|
| SSTL-18 Class I     | 12, 10, 8                                                                                    |
| SSTL-18 Class II    | <b>16</b> , 12                                                                               |
| SSTL-15 Class I     | 12, 10, 8                                                                                    |
| SSTL-15 Class II    | 16                                                                                           |
| 1.8 V HSTL Class I  | 12, 10, 8                                                                                    |
| 1.8 V HSTL Class II | 16                                                                                           |
| 1.5 V HSTL Class I  | 12, 10, 8                                                                                    |
| 1.5 V HSTL Class II | 16                                                                                           |
| 1.2 V HSTL Class I  | 12, 10, 8                                                                                    |
| 1.2 V HSTL Class II | 14                                                                                           |
| BLVDS               | <b>16</b> , 12, 8                                                                            |
| SLVS                | <b>16</b> , 12, 8                                                                            |
| Sub-LVDS            | 12, 8, 4                                                                                     |

**Note:** Altera recommends that you perform IBIS or SPICE simulations to determine the best current strength setting for your specific application.

### **Programmable Output Slew Rate Control**

You have the option of three settings for programmable slew rate control—0, 1, and 2 with 2 as the default setting. Setting 0 is the slow slew rate and 2 is the fast slew rate.

- Fast slew rate—provides high-speed transitions for high-performance systems.
- Slow slew rate—reduces system noise and crosstalk but adds a nominal delay to the rising and falling edges.

#### Table 2-6: Programmable Output Slew Rate Control for MAX 10 Devices

This table lists the single-ended I/O standards and current strength settings that support programmable output slew rate control. For I/O standards and current strength settings that do not support programmable slew rate control, the default slew rate setting is 2 (fast slew rate).

| I/O Standard             | I <sub>OH</sub> / I <sub>OL</sub> Current Strength Supporting Slew Rate Control |
|--------------------------|---------------------------------------------------------------------------------|
| 3.0 V LVTTL/3.0 V LVCMOS | 16, 12, 8                                                                       |
| 2.5 V LVTTL/2.5 V LVCMOS | 16, 12, 8                                                                       |
| 1.8 V LVTTL/1.8 V LVCMOS | 16, 12, 8                                                                       |
| 1.5 V LVCMOS             | 16, 12, 10, 8                                                                   |
| 1.2 V LVCMOS             | 12, 10, 8                                                                       |
| SSTL-2 Class I           | 12, 8                                                                           |



| I/O Standard        | I <sub>OH</sub> / I <sub>OL</sub> Current Strength Supporting Slew Rate Control |
|---------------------|---------------------------------------------------------------------------------|
| SSTL-2 Class II     | 16                                                                              |
| SSTL-18 Class I     | 12, 10, 8                                                                       |
| SSTL-18 Class II    | 16, 12                                                                          |
| SSTL-15 Class I     | 12, 10, 8                                                                       |
| SSTL-15 Class II    | 16                                                                              |
| 1.8 V HSTL Class I  | 12, 10, 8                                                                       |
| 1.8 V HSTL Class II | 16                                                                              |
| 1.5 V HSTL Class I  | 12, 10, 8                                                                       |
| 1.5 V HSTL Class II | 16                                                                              |
| 1.2 V HSTL Class I  | 12, 10, 8                                                                       |
| 1.2 V HSTL Class II | 14                                                                              |

You can specify the slew rate on a pin-by-pin basis because each I/O pin contains a slew rate control. The slew rate control affects both the rising and falling edges.

**Note:** Altera recommends that you perform IBIS or SPICE simulations to determine the best slew rate setting for your specific application.

### **Programmable IOE Delay**

You can activate the programmable IOE delays to ensure zero hold times, minimize setup times, increase clock-to-output times, or delay the clock input signal. This feature helps read and write timing margins because it minimizes the uncertainties between signals in the bus.

Each pin can have a different input delay from pin-to-input register or a delay from output register-to-output pin values to ensure that the signals within a bus have the same delay going into or out of the device.

**Table 2-7: Programmable Delay Chain** 

| Programmable Delays                | Quartus Prime Logic Option                                      |
|------------------------------------|-----------------------------------------------------------------|
| Input pin-to-logic array delay     | Input delay from pin to internal cells                          |
| Input pin-to-input register delay  | Input delay from pin to input register                          |
| Output pin delay                   | Delay from output register to output pin                        |
| Dual-purpose clock input pin delay | Input delay from dual-purpose clock pin to fan-out destinations |

There are two paths in the IOE for an input to reach the logic array. Each of the two paths can have a different delay. This allows you to adjust delays from the pin to the internal logic element (LE) registers that reside in two different areas of the device. You must set the two combinational input delays with the input delay from pin to internal cells logic option in the Quartus Prime software for each path. If the pin

uses the input register, one of the delays is disregarded and the delay is set with the input delay from pin to input register logic option in the Quartus Prime software.

The IOE registers in each I/O block share the same source for the preset or clear features. You can program preset or clear for each individual IOE, but you cannot use both features simultaneously. You can also program the registers to power-up high or low after configuration is complete. If programmed to power-up low, an asynchronous clear can control the registers. If programmed to power-up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of the active-low input of another device upon power up. If one register in an IOE uses a preset or clear signal, all registers in the IOE must use that same signal if they require preset or clear. Additionally, a synchronous reset signal is available for the IOE registers.

#### **Related Information**

- MAX 10 Device Datasheet
- Timing Closure and Optimization chapter, Volume 2: Design Implementation and Optimization, Ouartus Prime Handbook

Provides more information about the input and output pin delay settings.

#### **PCI Clamp Diode**

The MAX 10 devices are equipped with optional PCI clamp diode that you can enable for the input and output of each I/O pin.

The PCI clamp diode is available and enabled by default in the Quartus Prime software for the following I/O standards:

- 3.3 V LVTTL/3.3 V LVCMOS
- 3.0 V LVTTL/3.0 V LVCMOS
- 2.5 V LVTTL/2.5 V LVCMOS
- 3.0 V PCI
- 3.3 V Schmitt Trigger
- 2.5 V Schmitt Trigger

#### **Programmable Pre-Emphasis**

The differential output voltage ( $V_{OD}$ ) setting and the output impedance of the driver set the output current limit of a high-speed transmission signal. At a high frequency, the slew rate may not be fast enough to reach the full  $V_{OD}$  level before the next edge, producing pattern-dependent jitter. Pre-emphasis momentarily boosts the output current during switching to increase the output slew rate.

Pre-emphasis increases the amplitude of the high-frequency component of the output signal. This increase compensates for the frequency-dependent attenuation along the transmission line.

The overshoot introduced by the extra current occurs only during change of state switching. This overshoot increases the output slew rate but does not ring, unlike the overshoot caused by signal reflection. The amount of pre-emphasis required depends on the attenuation of the high-frequency component along the transmission line.

#### Figure 2-5: LVDS Output with Programmable Pre-Emphasis



Table 2-8: Quartus Prime Software Assignment for Programmable Pre-Emphasis

| Field           | Assignment                               |
|-----------------|------------------------------------------|
| То              | tx_out                                   |
| Assignment name | Programmable Pre-emphasis                |
| Allowed values  | 0 (disabled), 1 (enabled). Default is 1. |

#### **Programmable Differential Output Voltage**

The programmable  $V_{OD}$  settings allow you to adjust the output eye opening to optimize the trace length and power consumption. A higher  $V_{OD}$  swing improves voltage margins at the receiver end, and a smaller  $V_{OD}$  swing reduces power consumption.

Figure 2-6: Differential V<sub>OD</sub>

This figure shows the V<sub>OD</sub> of the differential LVDS output.



You can statically adjust the  $V_{OD}$  of the differential signal by changing the  $V_{OD}$  settings in the Quartus Prime software Assignment Editor.

Table 2-9: Quartus Prime Software Assignment Editor—Programmable V<sub>OD</sub>

| Field           | Assignment                                               |  |  |
|-----------------|----------------------------------------------------------|--|--|
| To              | tx_out                                                   |  |  |
| Assignment name | Programmable Differential Output Voltage ( $V_{ m OD}$ ) |  |  |
| Allowed values  | 0 (low), 1 (medium), 2 (high). Default is 2.             |  |  |

#### **Programmable Emulated Differential Output**

The MAX 10 devices support emulated differential output where a pair of IOEs drives bidirectional I/O pins.

The emulated differential output feature is supported for the following I/O standards:

- · Differential SSTL-2 Class I and II
- Differential SSTL-18 Class I and II
- Differential SSTL-15 Class I and II
- Differential SSTL-15
- Differential SSTL-135
- Differential 1.8 V HSTL Class I and II
- Differential 1.5 V HSTL Class I and II
- Differential 1.2 V HSTL Class I and II
- Differential HSUL-12
- LVDS 3R
- Mini-LVDS 3R
- PPDS 3R
- RSDS 1R and 3R
- BLVDS
- SLVS
- Sub-LVDS

#### **Programmable Dynamic Power Down**

The MAX 10 16, 25, 40, and 50 devices feature programmable dynamic power down for several I/O standards to reduce the static power consumption.

In these devices, you can apply the programmable dynamic power down feature to the I/O buffers for the following I/O standards:

- Input buffer—SSTL, HSTL, HSUL, LVDS
- Output buffer—LVDS

#### **Related Information**

#### MAX 10 Power Management User Guide

Provides more information about using the programmable dynamic power down feature.

### I/O Standards Termination

Voltage-referenced and differential I/O standards requires different termination schemes.

The 3.3-V LVTTL, 3.0-V LVTTL and LVCMOS, 2.5-V LVTTL and LVCMOS, 1.8-V LVTTL and LVCMOS, 1.5-V LVCMOS, 1.2-V LVCMOS, and 3.0-V PCI I/O standards do not specify a recommended termination scheme per the JEDEC standard.

### **Voltage-Referenced I/O Standards Termination**

Voltage-referenced I/O standards require an input reference voltage ( $V_{REF}$ ) and a termination voltage ( $V_{TT}$ ). The reference voltage of the receiving device tracks the termination voltage of the transmitting device.

Figure 2-7: HSTL I/O Standard Termination



Figure 2-8: SSTL I/O Standard Termination



#### **Differential I/O Standards Termination**

Differential I/O standards typically require a termination resistor between the two signals at the receiver. The termination resistor must match the differential load impedance of the bus.

Figure 2-9: Differential HSTL I/O Standard Termination



Figure 2-10: Differential SSTL I/O Standard Termination



#### MAX 10 High-Speed LVDS I/O User Guide

Provides more information about differential I/O external termination.

## MAX 10 On-Chip I/O Termination

The on-chip termination (OCT) block in MAX 10 devices provides I/O impedance matching and termination capabilities. OCT maintains signal quality, saves board space, and reduces external component costs.

The MAX 10 devices support serial (R<sub>S</sub>) OCT for single-ended output pins and bidirectional pins. For bidirectional pins, OCT is active for output only.

#### Figure 2-11: Single-ended I/O Termination (R<sub>S</sub>)

This figure shows the single-ended termination scheme supported in MAX 10 device.



Table 2-10: OCT Schemes Supported in MAX 10 Devices

| Direction | OCT Schemes                            | Device Support                          | I/O Bank Support |
|-----------|----------------------------------------|-----------------------------------------|------------------|
| Output    | R <sub>S</sub> OCT with calibration    | MAX 10 16, 25,<br>40, and 50<br>devices | Right bank only  |
|           | R <sub>S</sub> OCT without calibration | All MAX 10<br>devices                   | All I/O banks    |

#### **OCT Calibration**

The OCT calibration circuit compares the total impedance of the output buffer to the external resistors connected to the RUP and RDN pins. The circuit dynamically adjusts the output buffer impedance until it matches the external resisters.

Each calibration block comes with a pair of RUP and RDN pins.

During calibration, the RUP and RDN pins are each connected through an external 25  $\Omega$ , 34  $\Omega$ , 40  $\Omega$ , 48  $\Omega$ , or 50  $\Omega$  resistor for respective on-chip series termination value of 25  $\Omega$ , 34  $\Omega$ , 40  $\Omega$ , 48  $\Omega$ , and 50  $\Omega$ :

- RUP—connected to VCCIO.
- RDN—connected to GND.

The OCT calibration circuit compares the external resistors to the internal resistance using comparators. The OCT calibration block uses the comparators' output to dynamically adjust buffer impedance.

During calibration, the resistance of the RUP and RDN pins varies. To estimate of the maximum possible current through the external calibration resistors, assume a minimum resistance of 0  $\Omega$  on the RUP and RDN pins.

### R<sub>S</sub> OCT in MAX 10 Devices

### Table 2-11: Selectable I/O Standards for $R_S$ OCT

This table lists the output termination settings for R<sub>S</sub> OCT with and without calibration on different I/O standards.

- R<sub>S</sub> OCT with calibration—supported only on the right side I/O banks of the MAX 10 16, 25, 40, and 50 devices.
- $R_S$  OCT without calibration—supported on all I/O banks of all MAX 10 devices.

| I/O Standard                  | Calibrated OCT (Output) | Uncalibrated OCT (Output) |
|-------------------------------|-------------------------|---------------------------|
| I/O Standard                  | R <sub>S</sub> (Ω)      | R <sub>S</sub> (Ω)        |
| 3.0 V LVTTL/3.0V LVCMOS       | 25, 50                  | 25, 50                    |
| 2.5 V LVTTL/2.5 V LVCMOS      | 25, 50                  | 25, 50                    |
| 1.8 V LVTTL/1.8 V LVCMOS      | 25, 50                  | 25, 50                    |
| 1.5 V LVCMOS                  | 25, 50                  | 25, 50                    |
| 1.2 V LVCMOS                  | 25, 50                  | 25, 50                    |
| SSTL-2 Class I                | 50                      | 50                        |
| SSTL-2 Class II               | 25                      | 25                        |
| SSTL-18 Class I               | 50                      | 50                        |
| SSTL-18 Class II              | 25                      | 25                        |
| SSTL-15 Class I               | 50                      | 50                        |
| SSTL-15 Class II              | 25                      | 25                        |
| SSTL-15                       | 34, 40                  | 34, 40                    |
| SSTL-135                      | 34, 40                  | 34, 40                    |
| 1.8 V HSTL Class I            | 50                      | 50                        |
| 1.8 V HSTL Class II           | 25                      | 25                        |
| 1.5 V HSTL Class I            | 50                      | 50                        |
| 1.5 V HSTL Class II           | 25                      | 25                        |
| 1.2 V HSTL Class I            | 50                      | 50                        |
| 1.2 V HSTL Class II           | 25                      | 25                        |
| HSUL-12                       | 34, 40, 48              | 34, 40, 48                |
| Differential SSTL-2 Class I   | 50                      | 50                        |
| Differential SSTL-2 Class I   | 25                      | 25                        |
| Differential SSTL-18 Class I  | 50                      | 50                        |
| Differential SSTL-18 Class II | 25                      | 25                        |
| Differential SSTL-15 Class I  | 50                      | 50                        |

| I/O Standard                     | Calibrated OCT (Output) | Uncalibrated OCT (Output) |  |
|----------------------------------|-------------------------|---------------------------|--|
| I/O Stanuaru                     | R <sub>S</sub> (Ω)      | $R_S\left(\Omega ight)$   |  |
| Differential SSTL-15 Class II    | 25                      | 25                        |  |
| Differential SSTL-15             | 34, 40                  | 34, 40                    |  |
| Differential SSTL-135            | 34, 40                  | 34, 40                    |  |
| Differential 1.8 V HSTL Class I  | 50                      | 50                        |  |
| Differential 1.8 V HSTL Class II | 25                      | 25                        |  |
| Differential 1.5 V HSTL Class I  | 50                      | 50                        |  |
| Differential 1.5 V HSTL Class II | 25                      | 25                        |  |
| Differential 1.2 V HSTL Class I  | 50                      | 50                        |  |
| Differential 1.2 V HSTL Class II | 25                      | 25                        |  |
| Differential HSUL-12             | 34, 40, 48              | 34, 40, 48                |  |



# MAX 10 I/O Design Considerations

3

2015.11.02

**UG-M10GPIO** 

Subscribe



There are several considerations that require your attention to ensure the success of your designs. Unless noted otherwise, these design guidelines apply to all variants of this device family.

#### **Related Information**

MAX 10 I/O Overview on page 1-1

# **Guidelines: V<sub>CCIO</sub> Range Considerations**

There are several V<sub>CCIO</sub> range considerations because of I/O pin configuration function and I/O bank location.

- The shared I/O pins can only support a V<sub>CCIO</sub> range of 1.5 V to 3.3 V when you access the configuration function in user mode. The configuration function of the I/O pins can only support 1.5 V to 3.3 V. If you need to access, for example, JTAG pins during user mode, the bank where the pin resides will be constrained by this V<sub>CCIO</sub> range. If you want to use I/O standards within the 1.2 V to 1.35 V range, you must not use the configuration function of any of the I/O pins during user mode. This only affects bank 1 and bank 8 because only these banks have I/O pins with configuration function.
- For devices with banks 1A and 1B:
  - If you use the VREF pin or the ADC, you must supply a common V<sub>CCIO</sub> voltage to banks 1A and 1B.
  - If you do not use the VREF pin or the ADC, you can supply separate  $V_{\rm CCIO}$  voltages to banks 1A and 1B.
- If you plan to migrate from devices that has banks 1A and 1B to devices that has only bank 1, ensure that the  $V_{CCIO}$  of bank 1A and 1B are the same.
- For the V36 package of the 10M02 device, the  $V_{CCIO}$  of these groups of I/O banks must be the same:
  - Group 1—banks 1, 2 and 8
  - Group 2—banks 3, 5, and 6
- For the V81 package of the 10M08 device, the V<sub>CCIO</sub> of these groups of I/O banks must be the same:
  - Group 1—banks 1A, 1B, and 2
  - Group 2—banks 5 and 6

# Guidelines: Voltage-Referenced I/O Standards Restriction

These restrictions apply if you use the V<sub>REF</sub> pin.

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



- If you use a shared VREF pin as an I/O, all voltage-reference input buffers (SSTL, HSTL, and HSUL) are disabled.
- If you use a shared VREF pin as a voltage reference, you must enable the input buffer of specific I/O pin to use the voltage-reference I/O standards.
- The voltage-referenced I/O standards are not supported in the following I/O banks of these device packages:
  - All I/O banks of V36 package of 10M02.
  - All I/O banks of V81 package of 10M08.
  - Banks 1A and 1B of E144 package of 10M50.
- For devices with banks 1A and 1B, if you use the VREF pin, you must supply a common V<sub>CCIO</sub> to banks 1A and 1B.
- Maximum number of voltage-referenced inputs for each VREF pin is 75% of total number of I/O pads. The Quartus Prime software will provide a warning if you exceed the maximum number.
- Except for I/O pins that you used for static signals, all non-voltage-referenced output must be placed
  two pads away from a VREF pin. The Quartus Prime software will output an error message if this rule is
  violated.

MAX 10 I/O Standards Support on page 2-1

# Guidelines: Enable Clamp Diode for LVTTL/LVCMOS Input Buffers

If the  $V_{\rm CCIO}$  of the I/O bank is lower than the voltage of the LVTTL/LVCMOS input buffers, Altera recommends that you enable the clamp diode.

- 3.3 V LVCMOS/LVTTL input buffers—enable clamp diode if V<sub>CCIO</sub> of the I/O bank is 3.0 V.
- 3.3 V or 3.0 V LVCMOS/LVTTL input buffers—enable clamp diode if V<sub>CCIO</sub> of the I/O bank is 2.5 V.

By enabling the clamp diode under these conditions, you will be able to limit overshoot or undershoot. However, this does not comply with hot socket current specification.

If you do not enable the clamp diode under these conditions, the signal integrity for the I/O pin will be impacted and there will be overshoot or undershoot problem. In this situation, you must ensure that your board design conforms to the overshoot/undershoot specifications.

#### Table 3-1: Voltage Tolerance Maximum Ratings for 3.3 V or 3.0 V

This table lists the voltage tolerance specifications. Ensure that your board design conforms to these specifications if you do not want to follow the clamp diode recommendation.

| Voltage                        | Minimum (V) | Maximum (V) |  |  |
|--------------------------------|-------------|-------------|--|--|
| $V_{\rm CCIO} = 3.3 \text{ V}$ | 3.135       | 3.45        |  |  |
| $V_{CCIO} = 3.0 \text{ V}$     | 2.85        | 3.15        |  |  |
| V <sub>IH</sub> (AC)           | _           | 4.1         |  |  |
| V <sub>IH</sub> (DC)           | _           | 3.6         |  |  |
| V <sub>IL</sub> (DC)           | -0.3        | 0.8         |  |  |

### Guidelines: Adhere to the LVDS I/O Restrictions Rules

For LVDS applications, adhere to the I/O restriction pin connection guidelines to avoid excessive jitter on the LVDS transmitter output pins. The Quartus Prime software generates a critical warning if these rules are violated.

#### **Related Information**

MAX 10 FPGA Device Family Pin Connection Guidelines

### **Guidelines: I/O Restriction Rules**

For different I/O standards and conditions, you must limit the number of I/O pins. This I/O restriction rule is applicable if you use LVDS transmitters or receivers.

#### Table 3-2: Maximum Percentage of I/O Pins Allowed for Specific I/O Standards in an I/O Bank

This table lists the maximum number of general purpose output pins recommended in a bank in terms of percentage to the total number of I/O pins available in an I/O bank if you use these combinations of I/O standards and conditions.

| I/O Standard | Condition                                                                            | Max Pins Per Bank (%) |
|--------------|--------------------------------------------------------------------------------------|-----------------------|
|              | 16 mA current strength and 25 $\Omega$ OCT (fast and slow slew rate)                 | 25                    |
| 2.5 V LVTTL/ | 12 mA current strength (fast and slow slew rate)                                     | 30                    |
| LVCMOS       | 8 mA current strength (fast and slow slew rate) and 50 $\Omega$ OCT (fast slew rate) | 45                    |
|              | 4 mA current strength (fast and slow slew rate)                                      | 65                    |
| 2.5 V SSTL   | _                                                                                    | 100                   |

# Guidelines: Analog-to-Digital Converter I/O Restriction

These restrictions are applicable if you use the analog-to-digital converter (ADC) block.

The Quartus Prime software uses physics-based rules to define the number of I/Os allowed in a particular bank based on the I/O's drive strength. These rules are based on noise calculation to analyze accurately the impact of I/O placement on the ADC performance.

Implementation of the physics-based rules will be in stages, starting from Quartus Prime software version 14.1 for 10M04, 10M08, 10M40, and 10M50 devices. The physics-based rules for other MAX 10 devices will be implemented in future versions of the software.

Altera highly recommends that you adhere to these guidelines to ensure ADC performance. Furthermore, following these guidelines prevents additional critical warning from future versions of the Quartus Prime software when the physics-based rules are implemented.

#### Table 3-3: I/O Restrictions Related to ADC Usage—Preliminary

This table lists the I/O restrictions by MAX 10 device package if you use the dedicated analog input (ANAIN1 or ANAIN2) or any dual function ADC I/O pins as ADC channel inputs.

| Package                                      | Restriction/Guideline                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| All                                          | Disable all JTAG operation during ADC sampling. The ADC signal-to-noise and distortion ratio (SINAD) is not guaranteed during JTAG operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| M153<br>U169<br>U324<br>F256<br>F484<br>F672 | <ul> <li>Banks 1A and 1B—you cannot use GPIO pins in these banks.</li> <li>Banks 2, 3, 4, 5, 6, and 7—you can use GPIO pins located in these banks.</li> <li>Bank 8—you can use a percentage of the GPIO pins in this bank based on drive strength:</li> <li>For the percentage of GPIO pins allowed, refer to Table 3-4<sup>(9)</sup>.</li> <li>Use low drive strength (8 mA and below) and differential I/O standards.</li> <li>Do not place transmitter pins in this bank. Use banks 2, 3, 4, 5, 6, or 7 instead.</li> <li>You can use static pins such as RESET or CONTROL.</li> <li>GPIO pins in this bank are governed by physics-based rules. The Quartus Prime software will issue a critical warning I/O settings violates any of the I/O physic-based rule.</li> </ul> |
| E144                                         | <ul> <li>Bank 1A, 1B, 2, and 8—you cannot use GPIO pins in these banks.</li> <li>Banks 4 and 6—you can use GPIO pins located in these banks.</li> <li>Banks 3, 5, and 7—you can use a percentage of the GPIO pins in this bank based on drive strength:</li> <li>For the percentage of GPIO pins allowed, refer to Table 3-5.</li> <li>Use low drive strength (8 mA and below) and differential I/O standards.</li> <li>GPIO pins in these banks are governed by physics-based rules. The Quartus Prime software will issue a critical warning I/O settings violates any of the I/O physic-based rule.</li> </ul>                                                                                                                                                                |

#### Table 3-4: I/O Usage Restriction for Bank 8 in MAX 10 F484 Package

This table lists the percentage of I/O pins available in I/O bank 8 if you use the dedicated analog input (ANAIN1 or ANAIN2) or any dual function ADC I/O pins as ADC channel. Refer to **Table 3-6** for the list of I/O standards in each group.

| I/O Standards | TX | RX | Total | Availability (%) |
|---------------|----|----|-------|------------------|
| Group 1       | 18 | 18 | 36    | 100              |
| Group 2       | 16 | 16 | 32    | 89               |
| Group 3       | 7  | 11 | 18    | 50               |
| Group 4       | 5  | 7  | 12    | 33               |
| Group 5       | 4  | 6  | 10    | 28               |

<sup>(9)</sup> Percentage of GPIO pins allowed in bank 8 for other packages will be made available in the future.

| I/O Standards | TX | RX | Total | Availability (%) |
|---------------|----|----|-------|------------------|
| Group 6       | 4  | 4  | 8     | 22               |
| Group 7       | 0  | 8  | 8     | 22               |

Table 3-5: I/O Usage Restriction for Banks 3, 5, and 7 in MAX 10 E144 Package

This table lists the percentage of I/O pins available in banks 3, 5, and 7 if you use the dedicated analog input (ANAIN1 or ANAIN2) or any dual function ADC I/O pins as ADC channel inputs. Refer to **Table 3-6** for the list of I/O standards in each group.

| i, o cuiruir do ir |    | Bar |                     | Bank 5 |    | Bank 7              |    | nk 7 | Device I/O          |                  |
|--------------------|----|-----|---------------------|--------|----|---------------------|----|------|---------------------|------------------|
| I/O Standards      | TX | RX  | Availability<br>(%) | TX     | RX | Availability<br>(%) | TX | RX   | Availability<br>(%) | Availability (%) |
| Group 1            | 7  | 8   | 88                  | 6      | 6  | 100                 | 4  | 3    | 100                 | 54               |
| Group 2            | 7  | 8   | 88                  | 6      | 6  | 100                 | 4  | 3    | 100                 | 54               |
| Group 3            | 4  | 5   | 50                  | 6      | 6  | 100                 | 2  | 0    | 29                  | 45               |
| Group 4            | 3  | 4   | 39                  | 5      | 5  | 83                  | 0  | 0    | 0                   | 39               |
| Group 5            | 2  | 3   | 28                  | 5      | 5  | 83                  | 0  | 0    | 0                   | 37               |
| Group 6            | 1  | 2   | 17                  | 5      | 5  | 83                  | 0  | 0    | 0                   | 35               |
| Group 7            | 0  | 0   | 0                   | 5      | 5  | 83                  | 0  | 0    | 0                   | 32               |

Table 3-6: I/O Standards Groups Categorized According to Drive Strengths

| I/O Standard Group | I/O Standards Name and Drive Strength                                                           |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| Group 1            | <ul> <li>2.5 V LVDS</li> <li>2.5 V RSDS</li> <li>BLVDS at 4 mA</li> <li>SLVS at 4 mA</li> </ul> |  |  |  |  |

| I/O Standard Group | I/O Standards Name and Drive Strength                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Group 2            | <ul> <li>BLVDS at 8 mA</li> <li>SLVS at 8 mA</li> <li>Sub-LVDS at 8 mA</li> <li>1.8 V, 1.5 V, and 1.2 V HSTL Class I at 8 mA</li> <li>SSTL-15 at 34 Ω or 40 Ω</li> <li>SSTL-135 at 34 Ω or 40 Ω</li> <li>HSUL-12 at 34 Ω or 40 Ω</li> <li>SSTL-2 Class I at 8 mA</li> <li>SSTL-18 Class I at 8 mA</li> <li>SSTL-15 Class I at 8 mA</li> <li>SSTL-15 Class I at 8 mA</li> <li>LS V and 1.8 V LVTTL at 4 mA</li> <li>2.5 V, 1.8 V, 1.5 V, and 1.2 V LVCMOS at 4 mA</li> <li>1.8 V LVTTL at 2 mA</li> <li>1.8 V, 1.5 V, and 1.2 V LVCMOS at 2 mA</li> </ul>                                                                                                                                   |
| Group 3            | <ul> <li>BLVDS at 12 mA</li> <li>SUVS at 12 mA</li> <li>Sub-LVDS at 12 mA</li> <li>SSTL-2 Class I at 10 mA or 12 mA</li> <li>SSTL-18 Class I at 10 mA or 12 mA</li> <li>SSTL-15 Class I at 10 mA or 12 mA</li> <li>1.8 V, 1.5 V, and 1.2 V HSTL Class I at 10 mA or 12 mA</li> <li>SSTL-2 at 50 Ω</li> <li>SSTL-18 at 50 Ω</li> <li>SSTL-15 at 50 Ω</li> <li>1.8 V, 1.5 V and 1.2 V HSTL at 50 Ω</li> <li>HSUL-12 at 48 Ω</li> <li>2.5 V and 1.8 V LVTTL at 50 Ω</li> <li>2.5 V, 1.8 V, 1.5 V, and 1.2 V LVCMOS at 50 Ω</li> <li>1.8 V LVTTL at 6 mA or 8 mA</li> <li>1.8 V, 1.5 V, and 1.2 V LVCMOS at 6 mA or 8 mA</li> <li>3.0 V LVTTL at 4 mA</li> <li>3.0 V LVCMOS at 4 mA</li> </ul> |
| Group 4            | <ul> <li>SSTL-18 Class II at 12 mA</li> <li>3.0 V LVTTL at 50 Ω</li> <li>3.0 V LVCMOS at 50 Ω</li> <li>2.5 V LVTTL at 8 mA</li> <li>2.5 V LVCMOS at 8 mA</li> <li>1.8 V LVTTL at 10 mA or 12 mA</li> <li>1.8 V, 1.5 V, and 1.2 V LVCMOS at 10 mA or 12 mA</li> <li>3.3 V LVCMOS at 2 mA</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         |

| I/O Standard Group | I/O Standards Name and Drive Strength                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Group 5            | <ul> <li>SSTL-2 Class II at 16 mA</li> <li>SSTL-18 Class II at 16 mA</li> <li>SSTL-15 Class II at 16 mA</li> <li>1.8 V and 1.5 V HSTL Class II at 16 mA</li> <li>1.2 V HSTL Class II at 14 mA</li> <li>SSTL-18 at 25 Ω</li> <li>SSTL-15 at 25 Ω</li> <li>SSTL-2 at 25 Ω</li> <li>1.8 V, 1.5 V, and 1.2 V HSTL at 25 Ω</li> <li>2.5 V and 1.8 V LVTTL at 25 Ω</li> <li>2.5 V, 1.8 V, 1.5 V, and 1.2 LVCMOS at 25 Ω</li> <li>1.8 V LVTTL at 16 mA</li> <li>1.8 V and 1.5 V LVCMOS at 16 mA</li> <li>2.5 V LVCMOS at 12 mA</li> <li>2.5 V LVTTL at 12 mA</li> <li>3.0 V LVCTL at 8 mA</li> <li>3.0 V LVTTL at 4 mA or 8 mA</li> <li>3.3 V LVTTL at 4 mA or 8 mA</li> </ul> |
| Group 6            | <ul> <li>2.5 V LVTTL at 16 mA</li> <li>2.5 V LVCMOS at 16 mA</li> <li>3.0 V LVTTL at 12 mA</li> <li>3.0 V LVCMOS at 12 mA</li> <li>3.0 V LVTTL at 25 Ω</li> <li>3.0 V LVCMOS at 25 Ω</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Group 7            | <ul> <li>3.0 V LVTTL at 16 mA</li> <li>3.0 V LVCMOS at 16 mA</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# **Guidelines: External Memory Interface I/O Restrictions**

These I/O rules are applicable if you use external memory interfaces in your design.

#### Two GPIOs Adjacent to DQ Pin Is Disabled

This limitation is applicable to MAX 10 10M16, 10M25, 10M40, and 10M50 devices, and only if you use DDR3 and LPDDR2 SDRAM memory standards.

**Send Feedback** 

# Table 3-7: DDR3 and LPDDR2 Memory Interface Widths and Device Packages Where Two GPIOs Adjacent to DQ Pins Are Disabled

This table lists the combination of MAX 10 10M16, 10M25, 10M40, and 10M50 device packages, and DDR3 and LPDDR2 memory interface widths where you cannot use two GPIO pins that are adjacent to the DQ pins.

| Device Package | Memory Interface Width (DDR3 and LPPDR2 only) |  |  |
|----------------|-----------------------------------------------|--|--|
| U324           | x8                                            |  |  |
| F484           | x8, x16, x24                                  |  |  |
| F672           | x8, x16, x24                                  |  |  |

#### Total I/O Utilization in Bank Must Be 75 Percent or Less in Some Devices

If you use DDR3 or LPDDR2 SDRAM memory interface standards, you can generally use a maximum of 75 percent of the total number of I/O pins available in a bank. This restriction differs from device to device. In some devices packages you can use all 100 percent of the I/Os. The Quartus Prime software will output an error message if the I/O usage per bank of that device is affected by this rule.

If you use DDR2 memory interface standards, you can assign 25 percent of the I/O pins as input pins only.

## **Guidelines: Dual-Purpose Configuration Pin**

To use configuration pins as user I/O pins in user mode, you have to adhere to the following guidelines.

Table 3-8: Dual-Purpose Configuration Pin Guidelines for MAX 10 Devices

| Pins      | Guidelines                                                                                                                                                                                 |  |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| nCONFIG   | During initialization:                                                                                                                                                                     |  |  |  |
| nSTATUS   | Tri-state the external I/O driver and drive an external pull-up resistor <sup>(10)</sup> or                                                                                                |  |  |  |
| CONF_DONE | Use the external I/O driver to drive the pins to the state same as the external weak pull-<br>up resistor                                                                                  |  |  |  |
| nSTATUS   |                                                                                                                                                                                            |  |  |  |
| CONF_DONE | Tri-state the external driver of the configuration pins before the $t_{WAIT}$ (minimum) wait time is reached. You can use these pins for configuration purpose after $t_{WAIT}$ (maximum). |  |  |  |
| TDO       |                                                                                                                                                                                            |  |  |  |
|           | You can only use the nconfig pin as a single-ended input pin in user mode.                                                                                                                 |  |  |  |
| nCONFIG   | If the nconfig is set as user I/O, you can trigger the reconfiguration by:                                                                                                                 |  |  |  |
| HEOMF IG  | Asserting RU_nconfig of the remote system upgrade circuitry     Issuing PULSE_NCONFIG JTAG instruction                                                                                     |  |  |  |

Send Feedback

<sup>(10)</sup> If you intend to remove the external weak pull-up resistor, Altera recommends that you remove it after the device enters user mode.

| Pins | Guidelines                                                                                                                                                           |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO  | If you intend to switch back and forth between user I/O pins and JTAG pin functions                                                                                  |
| TMS  | using the JTAGEN pin, all JTAG pins must be assigned as single-ended I/O pins or voltage-referenced I/O pins. Schmitt trigger input is the recommended input buffer. |
| TCK  | JTAG pins cannot perform as JTAG pins in user mode if you assign any of the JTAG                                                                                     |
|      | pin as a differential I/O pin.                                                                                                                                       |
|      | • You must use the JTAG pins as dedicated pins and not as user I/O pins during JTAG programming.                                                                     |
| TDI  | Do not toggle JTAG pin during the initialization stage.                                                                                                              |
|      | • Put the test access port (TAP) controller in reset state and drive the TDI and TMS pins high and TCK pin low before the initialization.                            |

#### Related Information

#### MAX 10 FPGA Configuration User Guide

Provides more information about the dual-purpose I/O pins in configuration and user modes.

## Guidelines: Clock and Data Input Signal for MAX 10 E144 Package

There is strong inductive coupling on the MAX 10 E144 lead frame package. Glitch may occur on an input pin when an aggressor pin with strong drive strength toggles directly adjacent to it.

#### **PLL Clock Input Pins**

The PLL clock input pins are sensitive to SSN jitter. To avoid the PLL from losing lock, do not use the output pins directly on the left and right of the PLL clock input pins.

#### **Data Input Pins**

Potential glitch on the data input pin, leading to input read signal failure, can occur in the following conditions:

- The output pin directly adjacent to the data input pin is assigned an unterminated I/O standard, such as LVTTL and LVCMOS, with drive strength of 8 mA or higher.
- The output pin directly adjacent to the data input pin is assigned a terminated I/O standard, such as SSTL, with drive strength of 8 mA or higher.

To reduce jitter on data input pin, Altera recommends the following guidelines:

- Reduce the drive strength of the directly adjacent output pin for the different unterminated I/O standards as follows:
  - 4 mA or below—2.5 V, 3.0 V, and 3.3 V unterminated I/O standards
  - 6 mA or below—1.2 V, 1.5 V, and 1.8 V unterminated I/O standards
- For unterminated I/O standard, assign the pins directly on the left and right of the data input pin to a non-toggling signal.
- For terminated I/O standard, you can use only one pin directly on the left or right of the data input pin as toggling signal, provided that you set the slew rate setting of this pin to "0" (slow slew rate). Otherwise, assign the pins directly on the left and right of the data input pin to a non-toggling signal.
- Change the unterminated I/O standard data input pin to a Schmitt Trigger input buffer for better noise immunity. If you are using Schmitt Trigger input buffer on the data input pin, you can use the directly adjacent output pin with unterminated I/O standard at a maximum drive strength of 8 mA.

# MAX 10 I/O Implementation Guides

4

2015.11.02

**UG-M10GPIO** 



You can implement your I/O design in the Quartus Prime software. The software contains tools for you to create and compile your design, and configure your device.

The Quartus Prime software allows you to prepare for device migration, set pin assignments, define placement restrictions, setup timing constraints, and customize IP cores. For more information about using the Quartus Prime software, refer to the related information.

#### **Related Information**

MAX 10 I/O Overview on page 1-1

### Altera GPIO Lite IP Core

The Altera GPIO Lite IP core supports the MAX 10 GPIO components. To implement the GPIOs in your design, you can customize the Altera GPIO Lite IP core to suit your requirements and instantiate it in your design.

GPIOs are I/Os used in general applications not specific to transceivers, memory-like interfaces or LVDS. The Altera GPIO Lite IP core features the following components:

- Double data rate input/output (DDIO)—A digital component that doubles the data-rate of a communication channel.
- I/O buffers—connect the pads to the FPGA.

Figure 4-1: High Level View of Single-Ended GPIO



© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



#### Related Information

- Introduction to Altera IP Cores
  - Provides general information about all Altera IP cores, including parameterizing, generating, upgrading, and simulating IP.
- Creating Version-Independent IP and Qsys Simulation Scripts

  Create simulation scripts that do not require manual updates for software or IP version upgrades.
- Project Management Best Practices
   Guidelines for efficient management and portability of your project and IP files.

#### Altera GPIO Lite IP Core Data Paths

Table 4-1: Altera GPIO Lite Data Path Modes

| Data Path     | Mode                                                                                       |                                                                                                                    |                                                                                                                                                                    |  |  |
|---------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Dala Falli    | Bypass Single Register                                                                     |                                                                                                                    | DDR                                                                                                                                                                |  |  |
| Input         | Data goes from the delay element to the core, bypassing all double data rate I/Os (DDIOs). | The full-rate DDIO operates as a single register.                                                                  | The full-rate DDIO operates as a regular DDIO.                                                                                                                     |  |  |
| Output        | Data goes from the core straight to the delay element, bypassing all DDIOs.                | The full-rate DDIO operates as a single register.                                                                  | The full-rate DDIO operates as a regular DDIO.                                                                                                                     |  |  |
| Bidirectional | The output buffer drives both an output pin and an input buffer.                           | The full-rate DDIO operates as a single register. The output buffer drives both an output pin and an input buffer. | The full-rate DDIO operates as a regular DDIO. The output buffer drives both an output pin and an input buffer. The input buffer drives a set of three flip-flops. |  |  |

If you use asynchronous clear and preset signals, all DDIOs share these same signals.

#### **DDR Input Path**

The pad sends data to the input buffer and the input buffer feeds the delay element. From the delay element, the data is fed to the DDIO stage, which consists of three registers:

- RegAi samples the data from pad\_in at the positive clock edge.
- RegBi samples the data from pad\_in at the negative clock edge.
- RegCi samples the data from RegAi at the negative clock edge.

Figure 4-2: Simplified View of Altera GPIO Lite DDR Input Path



Figure 4-3: Altera GPIO Lite Input Path Timing Diagram



## **DDR Output Path with Output Enable**

- RegCo samples the data from IO\_DATAOUTO at the positive clock edge.
- RegDo samples the data from IO\_DATAOUT1 when outclock value is 0.
- Output DDR samples the data from RegCo at the positive clock edge, and from RegDo at the negative clock edge.

Figure 4-4: Simplified View of Altera GPIO Lite DDR Output Path with Output Enable



Figure 4-5: Altera GPIO Lite Output Path Timing Diagram



## **Verifying Pin Migration Compatibility**

You can use the **Pin Migration View** window in the Quartus Prime software Pin Planner to assist you in verifying whether your pin assignments migrate to a different device successfully.

You can vertically migrate to a device with a different density while using the same device package, or migrate between packages with different densities and ball counts.

- 1. Open **Assignments** > **Pin Planner** and create pin assignments.
- **2.** If necessary, perform one of the following options to populate the Pin Planner with the node names in the design:

- Analysis & Elaboration
- Analysis & Synthesis
- Fully compile the design
- 3. Then, on the menu, click View > Pin Migration View.
- **4.** To select or change migration devices:
  - **a.** Click **Device** to open the **Device** dialog box.
  - b. Under Migration compatibility click Migration Devices.
- **5.** To show more information about the pins:
  - **a.** Right-click anywhere in the **Pin Migration View** window and select **Show Columns**.
  - **b.** Then, click the pin feature you want to display.
- **6.** If you want to view only the pins, in at least one migration device, that have a different feature than the corresponding pin in the migration result, turn on **Show migration differences**.
- 7. Click **Pin Finder** to open the **Pin Finder** dialog box and find and highlight pins with specific functionality.
  - If you want to view only the pins found and highlighted by the most recent query in the **Pin Finder** dialog box, turn on **Show only highlighted pins**.
- **8.** To export the pin migration information to a Comma-Separated Value File (.csv), click Export.

#### **Related Information**

MAX 10 I/O Vertical Migration Support on page 1-3

MAX 10 I/O Implementation Guides

## **Altera GPIO Lite IP Core References**

5

2015.11.02

**UG-M10GPIO** 





You can set various parameter settings for the Altera GPIO Lite IP core to customize its behaviors, ports, and signals.

The Quartus Prime software generates your customized Altera GPIO Lite IP core according to the parameter options that you set in the parameter editor.

#### **Related Information**

MAX 10 I/O Overview on page 1-1

## **Altera GPIO Lite Parameter Settings**

You can set the parameter settings for the Altera GPIO Lite IP core in the Quartus Prime software. There are three groups of options: **General**, **Buffer**, and **Registers**.

Table 5-1: Altera GPIO Lite Parameters - General

| Parameter      | Condition | Allowed<br>Values                                    | Description                                |
|----------------|-----------|------------------------------------------------------|--------------------------------------------|
| Data direction | _         | <ul><li>input</li><li>output</li><li>bidir</li></ul> | Specifies the data direction for the GPIO. |
| Data width     | _         | 1 to 128                                             | Specifies the data width.                  |

Table 5-2: Altera GPIO Lite Parameters - Buffer

| Parameter                    | Condition                        | Allowed<br>Values | Description                                                                                       |
|------------------------------|----------------------------------|-------------------|---------------------------------------------------------------------------------------------------|
| Use true differential buffer | Data direction = input or output | • On<br>• Off     | If turned on, enables true differential I/O buffers and disables pseudo differential I/O buffers. |

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



| Parameter                                               | Condition                        | Allowed<br>Values | Description                                                                                                                                                                                                                                              |
|---------------------------------------------------------|----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use pseudo differential buffer                          | Data direction = output or bidir | • On<br>• Off     | <ul> <li>If turned on in output mode—enables pseudo differential output buffers and disables true differential I/O buffers.</li> <li>If turned on in bidir mode—enables true differential input buffer and pseudo differential output buffer.</li> </ul> |
| Use bus-hold circuitry                                  | Data direction = input or output | • On<br>• Off     | If turned on, the bus hold circuitry can weakly hold the signal on an I/O pin at its last-driven state where the output buffer state will be 1 or 0 but not high-impedance.                                                                              |
| Use open drain output                                   | Data direction = output or bidir | • On<br>• Off     | If turned on, the open drain output enables the device to provide system-level control signals such as interrupt and write enable signals that can be asserted by multiple devices in your system.                                                       |
| Enable oe port                                          | Data direction = output          | • On<br>• Off     | If turned on, enables user input to the OE port. This option is automatically turned on for bidirectional mode.                                                                                                                                          |
| Enable nsleep port (only available in selected devices) | Data direction = input or bidir  | • On<br>• Off     | If turned on, enables the nsleep port.  This option is available for the 10M16, 10M25, 10M40, and 10M50 devices.                                                                                                                                         |

Altera Corporation Altera GPIO Lite IP Core References



Table 5-3: Altera GPIO Lite Parameters - Registers

| Parameter                                                              | Condition                                                                                                                                                               | Allowed<br>Values                                            | Description                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register mode                                                          | _                                                                                                                                                                       | <ul><li>bypass</li><li>single-register</li><li>ddr</li></ul> | Specifies the register mode for the Altera GPIO Lite IP core:  • bypass—specifies a simple wire connection from/to the buffer.  • single-register—specifies that the DDIO is used as a simple register in single data-rate mode (SDR). The Fitter may pack this register in the I/O.  • ddr— specifies that the IP core uses the DDIO. |
| Enable aclr port                                                       | • Register mode = ddr                                                                                                                                                   | • On<br>• Off                                                | If turned on, enables the ACLR port for asynchronous clears.                                                                                                                                                                                                                                                                           |
| Enable aset port                                                       | <ul> <li>Data direction = output or bidir</li> <li>Register mode = ddr</li> <li>Set registers to power up high (when aclr and aset ports are not used) = off</li> </ul> | • On<br>• Off                                                | If turned on, enables the ASET port for asynchronous preset.                                                                                                                                                                                                                                                                           |
| Set registers to power up high (when aclr and aset ports are not used) | <ul> <li>Register mode = ddr</li> <li>Enable aclr port = off</li> <li>Enable aset port = off</li> <li>Enable sclr port = off</li> </ul>                                 | • On<br>• Off                                                | If you are not using the ACLR and ASET ports:  On—specifies that registers power up HIGH.  Off—specifies that registers power up LOW.                                                                                                                                                                                                  |



| Parameter                                                                            | Condition                                                                                                                                                                                       | Allowed<br>Values | Description                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable inclocken/outclocken ports                                                    | Register mode = ddr                                                                                                                                                                             | • On<br>• Off     | <ul> <li>On—exposes the clock enable port to allow you to control when data is clocked in or out. This signal prevents data from being passed through without your control.</li> <li>Off—clock enable port is not exposed and data always pass through the register automatically.</li> </ul> |
| Invert din                                                                           | <ul> <li>Data direction = output</li> <li>Register mode = ddr</li> </ul>                                                                                                                        | • On<br>• Off     | If turned on, inverts the data out output port.                                                                                                                                                                                                                                               |
| Invert DDIO inclock                                                                  | <ul> <li>Data direction = input or bidir</li> <li>Register mode = ddr</li> </ul>                                                                                                                | • On<br>• Off     | <ul> <li>On—captures the first data bit on the falling edge of the input clock.</li> <li>Off—captures the first data bit on the rising edge of the input clock.</li> </ul>                                                                                                                    |
| Use a single register to drive<br>the output enable (oe) signal<br>at the I/O buffer | <ul> <li>Data direction = output or bidir</li> <li>Register mode = single-register or ddr</li> <li>Use DDIO registers to drive the output enable (oe) signal at the I/O buffer = off</li> </ul> | • On<br>• Off     | If turned on, specifies that a single register drives the OE signal at the output buffer.                                                                                                                                                                                                     |
| Use DDIO registers to drive<br>the output enable (oe) signal<br>at the I/O buffer    | <ul> <li>Data direction = output or bidir</li> <li>Register mode = ddr</li> <li>Use a single register to drive the output enable (oe) signal at the I/O buffer = off</li> </ul>                 | • On<br>• Off     | If turned on, specifies that the DDR I/O registers drive the OE signal at the output buffer. The output pin is held at high impedance for an extra half clock cycle after the OE port goes high.                                                                                              |

Altera GPIO Lite IP Core References



| Parameter                                                                                 | Condition                                                                        | Allowed<br>Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Implement DDIO input registers in hard implementation (Only available in certain devices) | <ul> <li>Data direction = input or bidir</li> <li>Register mode = ddr</li> </ul> | • On<br>• Off     | <ul> <li>On—implements the DDIO input registers using hard block at the I/O edge.</li> <li>Off—implements the DDIO input registers as soft implementation using registers in the FPGA core fabric.</li> <li>This option is applicable only for MAX 10 16, 25, 40, and 50 devices because the DDIO input registers hard block is available only in these devices. To avoid Fitter error, turn this option off for other MAX 10 devices.</li> </ul> |

# **Altera GPIO Lite Interface Signals**

Depending on parameter settings you specify, different interface signals are available for the Altera GPIO Lite IP core.

**Table 5-4: Pad Interface Signals** 

The pad interface connects the Altera GPIO Lite IP core to the pads.

| Signal Name | Direction     | Description                                                                                                    |
|-------------|---------------|----------------------------------------------------------------------------------------------------------------|
| pad_in      | Input         | Input pad port if you use the input path.                                                                      |
| pad_in_b    | Input         | Input negative pad port if you use the input path and enable the true or pseudo differential buffers.          |
| pad_out     | Output        | Output pad port if you use the output path.                                                                    |
| pad_out_b   | Output        | Output negative pad port if you use the output path and enable the true of pseudo differential buffers.        |
| pad_io      | Bidirectional | Bidirectional pad port if you use bidirectional paths.                                                         |
| pad_io_b    | Bidirectional | Bidirectional negative pad port if you use bidirectional paths and enable true or pseudo differential buffers. |

## **Table 5-5: Data Interface Signals**

The data interface is an input or output interface from the Altera GPIO Lite IP core to the FPGA core.

| Signal Name | Direction | Description                                                                |
|-------------|-----------|----------------------------------------------------------------------------|
| din         | Input     | Data received from the input pin.                                          |
|             |           | Signal width for each input pin:                                           |
|             |           | • DDR mode—2                                                               |
|             |           | • Other modes—1                                                            |
| dout        | Output    | Data to send out through the output pin.                                   |
|             |           | Signal width for each output pin:                                          |
|             |           | • DDR mode—2                                                               |
|             |           | • Other modes—1                                                            |
| oe          | Input     | Control signal that enables the output buffer. This signal is active HIGH. |
| nsleep      | Input     | Control signal that enables the input buffer. This signal is active LOW.   |
|             |           | This signal is available for the 10M16, 10M25, 10M40, and 10M50 devices.   |

#### **Table 5-6: Clock Interface Signals**

The clock interface is an input clock interface. It consists of different signals, depending on the configuration. The Altera GPIO Lite IP core can have zero, one, two, or four clock inputs. Clock ports appear differently in different configurations to reflect the actual function performed by the clock signal.

| Signal Name | Direction | Description                                                                        |
|-------------|-----------|------------------------------------------------------------------------------------|
| inclock     | Input     | Input clock that clocks the registers in the input path.                           |
| inclocken   | Input     | Control signal that controls when data is clocked in. This signal is active HIGH.  |
| outclock    | Input     | Input clock that clocks the registers in the output path.                          |
| ouctlocken  | Input     | Control signal that controls when data is clocked out. This signal is active HIGH. |

Send Feedback

## **Table 5-7: Reset Interface Signals**

The reset interface connects the Altera GPIO Lite IP core to the DDIOs.

| Signal Name | Direction | Description                                                                                                  |
|-------------|-----------|--------------------------------------------------------------------------------------------------------------|
| aclr        | Input     | Control signal for asynchronous clear that sets the register output state to 0. This signal is active HIGH.  |
| aset        | Input     | Control signal for asynchronous preset that sets the register output state to 1. This signal is active HIGH. |
| sclr        | Input     | Control signal for synchronous clear that sets the register output to 0. This signal is active HIGH.         |



# Additional Information for MAX 10 General Purpose I/O User Guide



2015.11.02

**UG-M10GPIO** 





## Document Revision History for MAX 10 General Purpose I/O User Guide

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2015 | 2015.11.02 | <ul> <li>Added PCI clamp diode support for the 3.3 V and 2.5 V Schmitt Trigger I/O standards.</li> <li>Added a table that summarizes the programmable I/O buffer features and settings.</li> <li>Updated the topics about V<sub>CCIO</sub> range consideration and VREF I/O standards restriction with guidelines for using different V<sub>CCIO</sub> supplies in bank 1A and bank 1B.</li> <li>Added guidelines topic about using the clock and input pins in the E144 package.</li> <li>Added the Enable nsleep port parameter option.</li> <li>Removed the topics about the IP catalog and parameter editor, generating IP cores, and the files generated by the IP core, and added a link to Introduction to Altera IP Cores.</li> <li>Changed instances of Quartus II to Quartus Prime.</li> </ul> |
| June 2015     | 2015.06.10 | <ul> <li>Added related link to the MAX 10 device pin-outs in topic about I/O banks locations. The device pin-out files provide more information about available I/O pins in each I/O bank.</li> <li>Updated the ADC I/O restriction guidelines topic.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



| Date           | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2015       | 2015.05.04 | <ul> <li>Removed the F672 package of the MAX 10 10M25 device.</li> <li>Updated footnote for LVDS (dedicated) in the table listing the supported I/O standards to clarify that you can use LVDS receivers on all I/O banks.</li> <li>Added missing footnote number for the DQS column of the 3.3 V Schmitt Trigger row in the table that lists the I/O standards voltage levels and pin support.</li> <li>Added a table listing the I/O standards and current strength settings that support programmable output slew rate control.</li> <li>Updated the topic about external memory interface I/O restrictions to add x24 memory interface width to the F484 package.</li> <li>Added topic about the programmable differential output voltage.</li> <li>Updated the guidelines for voltage-referenced I/O standards to add a list of device packages that do not support voltage-referenced I/O standards.</li> <li>Updated the topic about the I/O restriction rules to remove statements about the differential pad placement rules.</li> <li>Renamed the input_ena signal name to nsleep and updated the relevant description.</li> <li>Updated the description for the Invert DDIO inclock parameter of the Altera GPIO Lite IP core.</li> </ul> |
| December 2014  | 2014.12.15 | <ul> <li>Updated the topic about the ADC I/O restriction:</li> <li>Added information about implementation of physics-based rules in the Quartus Prime software.</li> <li>Updated the list of I/O standards groups for the ADC I/O restriction.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| September 2014 | 2014.09.22 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |