## Assignment 8

Alex Clemmer

Student number: u0458675

## Problem 1:

So the way to calculate this is to take the total percent failure of the branch predictor (in the case of (a), this is 60%), and then multiply it by the total number of branch instructions (in the case of (a), this is 15%). This gives us the percentage of failed branch predictions that comprise the whole.

For each of these failed instructions, 2 instructions must be thrown out. So multiplying this result by the number of stall cycles gives us the total stall cycle increase.

**KEY** The formula on the right of these tables can be interpreted as: (stall cycles) (% failed instructions) (% branch instructions) = result

4.23.1 instructions(a), accuracy(a) 
$$2 \cdot (1-0.4) \cdot 0.15 = 0.18$$
  
instructions(b), accuracy(b)  $2 \cdot (1-0.6) \cdot 0.1 = 0.08$   
instructions(a), accuracy(b)  $2 \cdot (1-0.6) \cdot 0.15 = 0.12$   
instructions(b), accuracy(a)  $2 \cdot (1-0.4) \cdot 0.1 = 0.12$ 

The failure cost of the always-not-taken predictor is also 2 cycles:

4.23.2 instructions(a), accuracy(a) 
$$2 \cdot (1-0.6) \cdot 0.15 = 0.12$$
  
instructions(b), accuracy(b)  $2 \cdot (1-0.4) \cdot 0.1 = 0.12$   
instructions(a), accuracy(b)  $2 \cdot (1-0.4) \cdot 0.15 = 0.18$   
instructions(a), accuracy(b)  $2 \cdot (1-0.6) \cdot 0.1 = 0.08$  (2)

And finally, our 2-bit predictor will also cost 2 cycles upon failure:

4.23.2 instructions(a), accuracy(a) 
$$2 \cdot (1-0.8) \cdot 0.15 = 0.06$$
  
instructions(b), accuracy(b)  $2 \cdot (1-0.95) \cdot 0.1 = 0.01$   
instructions(a), accuracy(b)  $2 \cdot (1-0.95) \cdot 0.15 = 0.015$   
instructions(b), accuracy(a)  $2 \cdot (1-0.8) \cdot 0.1 = 0.04$ 

## Problem 2:

(a) First we identify the stalls. There's one between the first and second lw. That's about it. So we have two cases: the first is that we skip, and the second is that we don't. In the case of the skip, we have 9 cycles (one per instruction) + 1 for the delay between the lws. That gives us 10. When we don't skip, we have 10 cycles + 1 for the delay, which is 11.

We don't skip when we loop for the second and fourth time, so that gives us 20 cycles. We do skip on the first, third, and fifth time, so that gives us 33 more cycles. Then we have to add 1 cycle each for both oris at the beginning and end. Then we have to add 4 to compensate for the pipeline winding down.

This all gives us a total of 58 cycles.

```
addi $t0, $t0, -1
add $t4, $t4, $t2

Skip:

addi $a1, $a1, 4
bne $t0, $zero, Loop
lw $t1, 0($a1)
ori $v0, $t4, 0 # End here
jr $ra
```

(c) Eliminating all hazards, we can start by counting the number of instructions that get executed. In the loop, if we skip, we have 8 and if we don't we have 7.

We skip three times and don't skip two, which gives us 37 total instructions. Then we account for the lw at the beginning and the ori at the beginning and end. That adds three for a total of 40. Then we have four more instructions for loop wind-down, which gives us a total of 44.

## Problem 3:

For **4.38.1**, the energy consumption is exactly the same for both designs. The operation consists of an I-Mem read, two register reads, and a register written.

4.38.1 (a) 
$$100pJ + 2 \cdot 60pJ + 70pJ = 290pJ$$
  
(b)  $200pJ + 2 \cdot 90pJ + 80pJ = 460pJ$  (4)

For **4.38.2**, every instruction reads I-Mem and 2 registers (although careful attention should be paid to the fact that only one of these registers may be read, as I found out the hard way).

Store will require a D-Mem write, while load will require both a register write and a memory read. All other instructions will either manipulate only the registers (e.g., add), or nothing (e.g., j).

Since lw and sw will definitely consume more energy than their counterparts which do not require access to D-Mem, the contest is between them and them alone. Since the energy consumption of a read to D-Mem and a register write are more combined than a D-Mem write, lw is the clear winner.

4.38.2 (a) 
$$100pJ + 2 \cdot 60pJ + 70pJ + 120pJ = 410pJ$$
  
(b)  $200pJ + 2 \cdot 90pJ + 80pJ + 300pJ = 760pJ$  (5)

Lastly, in the case of **4.38.3**, we have to be a bit more creative. I start by looking for things that can be eliminated, either from every instruction, or even just from the critical instruction. The one that pops out is the register reads; we are always reading both registers, even if the instruction doesn't actually use registers, and even if we only need to read one. This might not mean much for instruction time, but it will mean something for energy consumption. We would have to implement separate control lines for each, but since the energy consumption for control is "negligible" without these control lines, I will also assume that it is negligible with them.

4.38.3 (a) 
$$100pJ + 60pJ + 70pJ + 120pJ = 350pJ$$
  
(b)  $200pJ + 90pJ + 80pJ + 300pJ = 670pJ$  (6)

As we can see, we save 60pJ in the first case and 90pJ in the second case. It doesn't sound huge, until you consider that that's about 15% and 11%, respectively.