

Page 0/ 120 No. 1 279 929 420

V3.2

## 0 Document History

| Version | Chapter | Description / Changes                                                                                                                                                                    | Name                 | Date     |
|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|
| 1.12    |         | last version of datasheet before release                                                                                                                                                 | AE/ESI3<br>Jungkunst | 03/12/14 |
|         | 8       | Sensor Transfer Function is updated.                                                                                                                                                     | AE/ESI3<br>Jungkunst | 28.10.14 |
|         | 2.3     | The self test is robust against external accelerations of at least 15g in all directions.                                                                                                | AE/ESI3<br>Jungkunst | 05/11/14 |
|         | 6.3     | Limits of "Cross-axis sensitivity after soldering on PCB"                                                                                                                                | AE/ESI3<br>Jungkunst | 05/11/14 |
|         | 2.4, 7  | Limits of Oscillator monitoring                                                                                                                                                          | AE/ESI3<br>Jungkunst | 06/11/14 |
|         | 6.3     | The following parameters have the limits over lifetime, of 4-Sigma distribution.  Nonlinearity of sensitivity (F.S.)  Nonlinearity of sensitivity (+/-5g)  Cross-axis sensitivity of SMA | AE/ESI3<br>Jungkunst | 13/11/14 |
| 1.1     | 10      | Chemical compatibility of the third coating "HumiSeal Thinner 521 EU" from HumiSeal Europe is added                                                                                      | AE/ESI3<br>Jungkunst | 05/11/14 |
|         | 6.3     | Typical and maximal value of BITE buildup time is added                                                                                                                                  | AE/ESI3<br>Jungkunst | 13/11/14 |
|         | 6.3     | The condition of the maximal value of turn-on-time at VDDI is corrected                                                                                                                  | AE/ESI3<br>Jungkunst | 13/11/14 |
|         | 6.4     | Maximal Value of Input Voltage Hysteresis                                                                                                                                                | AE/ESI3<br>Jungkunst | 13/11/14 |
|         | 9       | Description of the placement of SMA660 in tape in order to avoid handling mistakes in the further fabrication is added                                                                   | AE/ESI3<br>Jungkunst | 05/11/14 |
|         | 6.3     | New wording for "All parameters except for the noise exclude noise effects."                                                                                                             | AE/ESI3<br>Jungkunst | 13/11/14 |
|         | 9.3     | SMA660 temperature profiles for storage and Life time in qualification are included                                                                                                      | AE/ESI3<br>Jungkunst | 05/11/14 |



Page 1/ 120 No. 1 279 929 420

| 1.12 | all                                            | "Typ." is replaced with "Nominal"                                                                                                                                                                                                                                                                                                                                | AE/ESI3<br>Jungkunst | 13/11/14 |
|------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|
|      | 2.2.6                                          | SOC Speed and its threshold are corrected                                                                                                                                                                                                                                                                                                                        | AE/ESI3<br>Jungkunst | 13/11/14 |
|      | 5.1.1,<br>5.1.2,<br>5.1.3                      | Application diagrams are updated-> changed to old ones                                                                                                                                                                                                                                                                                                           | AE/ESI3<br>Jungkunst | 20/11/14 |
|      | 4.7.6<br>4.8.6                                 | Conditions for timing parameters are corrected                                                                                                                                                                                                                                                                                                                   | AE/ESI3<br>Kathmann  | 24/11/14 |
|      | 2.7.1,<br>2.7.3                                | Contents related "ASSD monitors external influences" are deleted                                                                                                                                                                                                                                                                                                 | AE/ESI3<br>Jungkunst | 03/12/14 |
| 2.0  |                                                | Datasheet release                                                                                                                                                                                                                                                                                                                                                | AE/ESI3<br>Jungkunst | 03/12/14 |
|      | 9.7                                            | Phrase "for max. 3 soldering cycles", "The housing is released for a soldering stencil thickness of 120µm and 150µm" and "Sensor specific tests over temperature or at a non ambient temperature (~25°C) after soldering are not necessary to achieve any performance or quality goals." added                                                                   | AE/ESI3<br>Beckers   | 17/04/15 |
| 3.0  | 6.1<br>6<br>6.3 / 6.5<br>6.4<br>1<br>9.2<br>12 | Chapter "General information" added  "Besondere Merkmale" marked by /S/C  Parameter "Output capacities SO-pin in tristate" and "Output capacity SO at high impedance state" set to max value 6pF  Internal customer information regarding noise added Revision ID information added  Chapter "Package dimensions" added  Chapter "Documents and standards" added | AE/ESI3<br>Beckers   | 20/04/15 |
|      | 1<br>8<br>6.3                                  | Revision ID table added  Sensor Transfer Function updated ( ±0.4g )  150000 start-up cycles added                                                                                                                                                                                                                                                                | AE/ESI3<br>Beckers   | 28/04/15 |
| 3.1  | 1<br>1.1<br>11                                 | SMA660K and SMA661K added SMA661 added Delamination free variants                                                                                                                                                                                                                                                                                                | AE/ESI3<br>Beckers   | 02/07/15 |



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 2/ 120 No. 1 279 929 420

|     | 1   | TA660 KO added                 |                    |          |
|-----|-----|--------------------------------|--------------------|----------|
| 3.2 | 9.8 | Chapter deleted                | AE/ESI3<br>Beckers | 07/08/15 |
|     | 11  | Establishment 2005.06.30 added |                    |          |

Page 3/ 120 No. 1 279 929 420

V3.2

# Central Acceleration Sensor for Automotive Airbag Applications SMA660 / SMA660K SMA661 / SMA661K

**BOSCH** internal use only

Robert Bosch GmbH, Reutlingen, Germany





## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 4/ 120 No. 1 279 929 420

V3.2

#### **Content**

| 0 | Docur  | ment History                                  | 0  |
|---|--------|-----------------------------------------------|----|
| 1 | Introd | duction                                       | 8  |
|   | 1.1    | SMA661 / SMA661K                              | 9  |
| 2 | Techn  | nical Description                             | 10 |
|   | 2.1    | Working principle of sensing element          | 10 |
|   | 2.2    | Signal path                                   | 11 |
|   | 2.2.1  | Decimation Filter                             | 12 |
|   | 2.2.2  | Low pass Filter                               | 13 |
|   | 2.2.3  | Sensitivity and Resolution of the signal path | 17 |
|   | 2.2.4  | Offset cancellation                           | 18 |
|   | 2.2.5  | Fast Offset Cancellation                      | 19 |
|   | 2.2.6  | Slow Offset Cancellation                      | 21 |
|   | 2.2.7  | Linear Interpolation Function                 | 21 |
|   | 2.3    | Built-in Self Test (BITE)                     | 21 |
|   | 2.4    | Clock counter and Oscillator monitoring       | 22 |
|   | 2.5    | Under-/Overvoltage Detection                  | 26 |
|   | 2.5.1  | VDD Undervoltage Detection                    | 26 |
|   | 2.5.2  | VDDI low-voltage power-on-reset (POR)         | 26 |
|   | 2.5.3  | VDDI low-voltage detection                    | 27 |
|   | 2.5.4  | VDDI high-voltage detection                   | 27 |
|   | 2.5.5  | VDD high-voltage detection                    | 27 |
|   | 2.6    | Arming Pin                                    | 27 |
|   | 2.6.1  | Digital Control                               | 28 |
|   | 2.6.2  | An Example of activating Arming Pin           | 30 |
|   | 2.7    | Advanced Safety Sigma-Delta (ASSD)            | 31 |
|   | 2.7.1  | Basics                                        | 31 |
|   | 2.7.2  | Offset cancellation                           | 32 |
|   | 2.7.3  | Failure monitoring                            | 32 |
|   | 2.7.4  | ASSD self test (ASSD BITE)                    | 32 |
|   | 2.7.5  | Important notes for using ASSD                | 33 |



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 5/ 120 No. 1 279 929 420

|   | 2.8   | Extended Device ID                        |
|---|-------|-------------------------------------------|
|   | 2.9   | Symmetry of output signal                 |
| 3 | OTP   | 35                                        |
|   | 3.1.1 | Basic OTP Functionality35                 |
|   | 3.1.2 | OTP CRC Handling35                        |
|   | 3.1.3 | OTP Lockbit Handling36                    |
|   | 3.1.4 | OTP direct access                         |
|   | 3.1.5 | OTP Mapping37                             |
|   | 3.1.6 | Address Map38                             |
|   | 3.1.7 | Access Restrictions                       |
|   | 3.2   | Configuration Registers59                 |
|   | 3.2.1 | Safety-Relevant-Configuration-Registers59 |
| 4 | Comn  | nunication Interface61                    |
|   | 4.1   | Hardware Layer61                          |
|   | 4.2   | SPI Protocol                              |
|   | 4.3   | Power-on Phase to normal Operation61      |
|   | 4.3.1 | Selection of SPI62                        |
|   | 4.3.2 | Voltage mode selection62                  |
|   | 4.3.3 | Test Phase62                              |
|   | 4.3.4 | Configuration63                           |
|   | 4.3.5 | Switch to normal operation64              |
|   | 4.4   | Soft Reset65                              |
|   | 4.5   | Activation of Extended Mode65             |
|   | 4.5.1 | Register OTP_READ_DATA (0x82)66           |
|   | 4.5.2 | Register OTP_ADDRESS (0x84)66             |
|   | 4.6   | SPI Data Capturing67                      |
|   | 4.7   | Open SPI Protocol                         |
|   | 4.7.1 | Acceleration commands (Open SPI)68        |
|   | 4.7.2 | Non-acceleration commands (Open SPI)70    |
|   | 4.7.3 | CRC calculation71                         |
|   | 4.7.4 | Open SPI Error Management71               |
|   |       |                                           |



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 6/ 120 No. 1 279 929 420

|   | 4.7.5  | Open SPI Instruction Set               | /5  |
|---|--------|----------------------------------------|-----|
|   | 4.7.6  | Open SPI timing                        | 82  |
|   | 4.8    | Bosch SPI Protocol                     | 84  |
|   | 4.8.1  | Acceleration commands (Bosch SPI)      | 84  |
|   | 4.8.2  | Non-acceleration commands (Bosch SPI)  | 86  |
|   | 4.8.3  | CRC calculation                        | 87  |
|   | 4.8.4  | Bosch SPI Error Management             | 87  |
|   | 4.8.5  | Bosch SPI Instruction Set              | 89  |
|   | 4.8.6  | Bosch SPI timing                       | 97  |
| 5 | Appli  | cation                                 | 100 |
|   | 5.1    | Pin Out                                | 100 |
|   | 5.1.1  | 6.7V mode                              | 100 |
|   | 5.1.2  | 5V mode                                | 101 |
|   | 5.1.3  | 3.3V mode                              | 101 |
|   | 5.2    | External Components                    | 102 |
|   | 5.2.1  | C-loss detection                       | 102 |
| 6 | Paran  | neter Specification                    | 104 |
|   | 6.1    | General information                    | 104 |
|   | 6.2    | Absolute Maximum Ratings               | 104 |
|   | 6.3    | Operating Conditions                   | 104 |
|   | 6.4    | Functional Characteristics             | 105 |
|   | 6.5    | Electrical Characteristics             | 107 |
| 7 | Safety | /                                      | 109 |
| 8 | Senso  | or Transfer function                   | 110 |
| 9 | Handl  | ling and Storage                       | 112 |
|   | 9.1    | Package                                | 112 |
|   | 9.2    | Package dimensions                     | 112 |
|   | 9.3    | Moisture sensitivity level             | 112 |
|   | 9.4    | Storage time and Life time in Vehicles | 113 |
|   | 9.5    | Laser Marking                          | 114 |
|   | 9.6    | Tape and reel                          | 115 |



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 7/ 120 No. 1 279 929 420

|    | 9.7   | Soldering Process      | 115 |
|----|-------|------------------------|-----|
| 10 | Coati | ng over SMA660         | 118 |
| 11 | Delar | mination free variants | 118 |
| 12 | Docu  | ments and standards    | 119 |

## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 8/ 120 No. 1 279 929 420

V3.2

#### 1 Introduction

The SMA660/SMA660K or SMA661/SMA661K (in the following SMA660)<sup>1</sup> sensor is a central accelerometer for an airbag control unit in the passenger compartment. It is designed for crash sensing in automotive safety applications. The SMA660 is an in-plane, dual channel (x/y axis) MEMS accelerometer. The sensor provides acceleration data for microcontroller evaluation. The digital standard serial peripheral interface (SPI) of SMA660 allows bi-directional data transmission.

Table 1 Sensor type

| Sensor Type | Bosch Part N° | Nominal g-Range | Comment         |
|-------------|---------------|-----------------|-----------------|
| SMA660      | 0 273 141 131 | ±128g           |                 |
| SMA661      | 0 273 141 237 | ±128g           | See Chapter 1.1 |
| SMA660K     | 0 273 141 249 | ±128g           |                 |
| SMA661K     | 0 273 141 256 | ±128g           | See Chapter 1.1 |

The acceleration sensor SMA660 is based upon a two-chip concept – the micro-machined mechanical sensing element (CMA581M) and a separate evaluation ASIC (TA660).

Table 2 Revision ID

| ASIC     | Revision ID |
|----------|-------------|
| TA660 AA | 00          |
| TA660 AB | 01          |
| TA660 BA | 10          |
| TA660 BB | 11          |
| TA660 BC | 12          |
| TA660 BD | 13          |
| TA660 KO | 13          |

#### Main features of the sensors are:

- Digital output with 12-bit resolution.
- 2 different SPI protocols, selection via SPI after power up
  - o RB SPI Protocol (in frame)
  - o Open SPI Protocol (out of frame)
- Supply Voltage 3.3V, 5V or 6.7V.
- On-chip oscillator 18MHz with internal monitoring

<sup>&</sup>lt;sup>1</sup> The data sheet is valid for all sensor types described in Table 1. In order to improve the readability of the document in the following only the name SMA660 is used.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 9/ 120 No. 1 279 929 420

V3.2

- Overall sensitivity tolerance of 5%
- Full bipolar self-test capability of mechanical and electrical signal path, triggerable via SPI
- Fast and slow offset cancellation after power-up
- On-chip digital low-pass filter with a corner frequency of 405Hz
- non-ratiometric output (output independent of power supply voltage)
- 0g output = 0 LSB
- SOIC8n package
- Automotive Temperature Range (-40...+125°C)
- Small Number of External Components
- Transmission of individual Part Number
- Design according ISO26262

#### 1.1 SMA661/SMA661K

SMA661/SMA661K is a delamination free variant of SMA660/SMA660K (see Chapter 11).

The difference in the package is:

- A new mold compound: G700LS instead of G600
- A new LF type: μPPF LF instead of standard cupper LF

The difference in the OPT content:

- Extended device ID "0x61"

#### Note:

For any use of products outside the released applications, specified environments or installation conditions no warranty shall apply, and Bosch shall not be liable for such products or any damage caused by such products.

This product is solely intended for use in airbag ECUs where the SMA660 is soldered onto a PCB. Its use is only permitted under the specified conditions and according to the environmental and loading conditions specified in this document.

Any change in the product's operating environment from the original scope of validation, or use in applications not approved by Robert Bosch GmbH, must be communicated to and released by Robert Bosch GmbH.



Page 10/ 120 No. 1 279 929 420

V3.2

#### 2 Technical Description

#### 2.1 Working principle of sensing element

The acceleration sensor SMA660 is based upon a two-chip concept – the micro-machined mechanical sensing element (CMA581M) and a separate evaluation ASIC(TA660) are both packaged side-by-side in a standard SOIC8 narrow package featuring inverted lead frame technology.

On the sensor chip, a silicon surface micro machined comb structure is used as a capacitive accelerometer. The structure forms a differential capacitor, consisting of a free-movable seismic mass suspended by silicon spring bars, and fixed counter electrodes. Due to acceleration in the sensing axis, the seismic mass deflects. This deflection results in a capacitance change which is evaluated by the ASIC. The micro machined structures on the surface of the sensor chip are protected and hermetically sealed by a micro machined silicon cap.



Figure 2-1 Schematic of SMA660 mechanical design and the orientation of the sensing axes

(Left: top view) (Right: side view).

The arrows in Figure 2-2 indicate the sensing directions. A positive acceleration of the sensor in +a direction leads to a positive output. A positive acceleration in –a direction correspondingly to a negative output.

The sensing direction of the SMA660 is in-plane with respect to the SOIC8 package footprint and thus in plane with the printed circuit board. An acceleration of the device in the "+a" direction results in a positive output change, a deceleration in this direction (or acceleration to the opposite side) results in a negative output signal change of the corresponding channel.

An example of a front crash situation is shown below.



Page 11/ 120 No. 1 279 929 420

V3.2



Figure 2-3 Schematic of a front crash situation (top view onto sensor) for x-axis (top) and y-axis (bottom)

#### 2.2 Signal path

The schematic of SMA660 signal path and evaluation circuit is shown in Figure 2-4. An acceleration signal along the sensitive axis of the MEMS element causes a change of the capacitances of the MEMS element. This change is converted by a  $\Sigma\Delta$ -converter into a digital serial bit stream. Then, the digital values are low-pass filtered by a decimation filter and an FIR-filter. Afterwards the gain is adjusted and the offset subtracted. To guarantee low jitter and high performance linear interpolation takes place. The 12 bits after interpolation are derived from the 16 bits by truncation of the 4 MSB (most significant bits). Each block of the signal path contributes to the overall signal delay  $t_{delay}$  as shown in Figure 2.5.

### SMA660 with 426Hz Cutoff frequency



## SMA660 with 213Hz Cutoff frequency



Figure 2-5 Schematic of SMA660 signal evaluation path and the delay introduced by the functional blocks



Page 12/ 120 No. 1 279 929 420

V3.2

The differential capacitance change  $\Delta$ C/C in the micro machined sensor element, corresponding to acceleration in the sensing axis, is converted into a digital serial bit stream by a  $\Sigma/\Delta$  converter at a rate of fosc/64 (281.25 kHz in nominal case), where fosc is the frequency of the system clock (18MHz).

The acceleration signal of SMA660 is low-pass filtered by a decimation filter and a subsequent FIR filter. The overall corner frequency  $f_{-3dB}$  of both decimation and FIR filter is 426 Hz with a signal suppression better than a 3-pole Bessel filter.

Please note that the tolerance of the internal oscillator frequency directly affect the transfer function of the decimation filter and the FIR filter (e.g. the -3dB frequency). Together with the influence of CMA filter transfer function the corner freuency of SMA is shifted to 405Hz instead of 426Hz at 426Hz filter-setting and to 210.4Hz instead of 213Hz at 213Hz filter-setting. For filter-setting 106Hz and 53Hz the influence of CMA is neglectable.



Figure 2-6 Schematic of SMA660 signal evaluation path and other functional blocks.

#### 2.2.1 Decimation Filter

Decimation is a technique used to reduce the number of samples in a discrete-time signal. The process of decimation is used in a sigma-delta converter to eliminate redundant data at the output. In practice, this usually implies low pass filtering a signal and then down sampling to decrease its effective sampling rate. The function of the digital filter after a sigma-delta ADC is to attenuate the out of band quantization noise and signal components that are pushed out to the higher frequencies by modulator.

#### 2.2.1.1 Filter characteristic of Decimation Filter

The decimation filter is a third order filter that down-samples the 1 bit digital signal from the Delta Sigma ADC, by a factor of 32,64,128,256 into a 19 bit wide parallel data word. The 19 bit data range is clipped in order to prevent an overflow. The transfer function is given by



Page 13/ 120 No. 1 279 929 420

V3.2

H(z) = 1/D<sup>3</sup>\* 
$$\left(\frac{1-z^{-D}}{1-z^{-1}}\right)^3$$

Decimation factor D can be 32, 64, 128 or 256. The numerator represents the transfer function of a differentiator and the denominator indicates that of an integrator.

The update rate of the data word is equal to  $f_{OSC}/(64*D)$ 

f<sub>OSC</sub> = oscillator frequency

D = decimation factor

#### 2.2.2 Low pass Filter

The Characteristics of the digital Low Pass Filter consisting out of the Decimation and FIR-Filter is comparable to a 426Hz, 3rd order or 213Hz, 2nd order of Bessel filter characteristic.

Note: For SMA660, only 426Hz filter setting is released.

#### 2.2.2.1 FIR Filter (DSP)

The second step of low-pass filtering is employed by an FIR filter with the following transfer function:

$$H(z) = \frac{\sum_{i=0}^{13} b_i z^{-i}}{\sum_{i=0}^{13} b_i}$$

The following coefficients are used to define the FIR filter:

$$\{b_0,...,b_{13}\}=\{9,25,52,87,125,157,176,176,157,125,87,52,25,9\}$$

These coefficients are symmetrical and yield a frequency-independent delay-time.

#### 2.2.2.2 Filter Characteristic of Signal Path

Note: For SMA660, only 426Hz filter setting is released.

However, there are different filter-settings can be selected in register CFG\_FILTER\_CH1 and CFG\_FILTER\_CH2, such as 426Hz filter, 213Hz filter, 106Hz filter and 53Hz filter. By changing the filter settings, the group delay time is changed accordingly as the filter need different time to be settled.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 14/ 120 No. 1 279 929 420

V3.2

| PARAMETER 426Hz LP filter                             | MIN | NOM   | MAX | UNIT |
|-------------------------------------------------------|-----|-------|-----|------|
| Filter cut-off frequency f-3dB (3dB bandwidth)*)      |     | 426   |     | Hz   |
| Group delay time of front end until output of IPOL *) |     | 1.091 |     | ms   |
| Stop-band attenuation @ 1.5kHz – 3.5kHz               | 50  |       |     | dB   |
| Stop-band attenuation @ >=3.5kHz                      | 60  |       |     | dB   |

Frequency characteristics 426Hz LP filter

| PARAMETER 213Hz LP filter                             | MIN | NOM   | MAX | UNIT |
|-------------------------------------------------------|-----|-------|-----|------|
| Filter cut-off frequency f-3dB (3dB bandwidth)*)      |     | 213   |     | Hz   |
| Group delay time of front end until output of IPOL *) |     | 2.115 |     | ms   |
| Stop-band attenuation @ 0.75kHz – 1.75kHz             | 50  |       |     | dB   |
| Stop-band attenuation @ >=1.75kHz                     | 60  |       |     | dB   |

Frequency characteristics 213Hz LP filter

| PARAMETER 106Hz LP filter                             | MIN | NOM   | MAX | UNIT |
|-------------------------------------------------------|-----|-------|-----|------|
| Filter cut-off frequency f-3dB (3dB bandwidth)*)      |     | 106   |     | Hz   |
| Group delay time of front end until output of IPOL *) | )   | 4.162 |     | ms   |
| Stop-band attenuation @ 1.5kHz – 3.5kHz               | 50  |       |     | dB   |
| Stop-band attenuation @ >=3.5kHz                      | 60  |       |     | dB   |

Frequency characteristics 106Hz LP filter

| PARAMETER 53Hz LP filter                              | MIN | NOM   | MAX | UNIT |
|-------------------------------------------------------|-----|-------|-----|------|
| Filter cut-off frequency f-3dB (3dB bandwidth)*)      |     | 53    |     | Hz   |
| Group delay time of front end until output of IPOL *) |     | 8.258 |     | ms   |
| Stop-band attenuation @ 0.75kHz – 1.75kHz             | 50  |       |     | dB   |
| Stop-band attenuation @ >=1.75kHz                     | 60  |       |     | dB   |

Frequency characteristics 53Hz LP filter

<sup>\*)</sup> The nominal value is the design value of the filter. The minimal and maximal values depend on the frequency tolerance of the oscillator.

Page 15/ 120 No. 1 279 929 420

V3.2

Low pass filter transfer function of TA660:

#### 426 Hz Filter



#### 213 Hz Filter



108 Hz Filter

AE/ESI3

## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 16/ 120 No. 1 279 929 420



54 Hz Filter





Page 17/ 120 No. 1 279 929 420

V3.2

#### 2.2.3 Sensitivity and Resolution of the signal path

The sensitivity of the signal path can be adjusted to different sensors (CMA\_Type) which can be connected with TA660. The TA660 with different sensors can used in different Ranges see table below.

|           |        |     |                                                                                                            | CMA_Type                                                             |                                                                      |  |  |
|-----------|--------|-----|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|--|--|
|           |        |     | 120 G                                                                                                      | 480 G                                                                | 800 G                                                                |  |  |
| ОТ        | P Cont | ent | 00                                                                                                         | 01                                                                   | 10                                                                   |  |  |
|           | 120g   | 00  | Measurement Range 128g<br>Coarse Gain = x1<br>Sens 16 LSB/g [12 Bit]                                       | Measurement Range 128 G<br>Coarse Gain = x4<br>Sens 16 LSB/g [12Bit] | Measurement Range 128 G<br>Coarse Gain = x8<br>Sens 16 LSB/g [12Bit] |  |  |
|           | 240g   | 01  | for characterization purpose: Coarse Gain = x2 Sens 32 LSB/g [12 Bit] no adjustment of BITE/Offset Limits  | Measurement Range 256 G<br>Coarse Gain = x2<br>Sens 8 LSB/g [12Bit]  | Measurement Range 256 G<br>Coarse Gain = x4<br>Sens 8 LSB/g [12Bit]  |  |  |
| SMA_Range | 480g   | 10  | for characterization purpose: Coarse Gain = x4 Sens 64 LSB/g [12 Bit] no adjustment of BITE/Offset Limits  | Measurement Range 512 G<br>Coarse Gain = x1<br>Sens 4 LSB/g [12Bit]  | Measurement Range 512 G<br>Coarse Gain = x2<br>Sens 4 LSB/g [12Bit]  |  |  |
|           | XXX    | 11  | for characterization purpose: Coarse Gain = x8 Sens 128 LSB/g [12 Bit] no adjustment of BITE/Offset Limits | not defined                                                          | not defined                                                          |  |  |

Table 2-1 programming with different Range and CMAs

The set of SMA\_Range and CMA\_Type is necessary to setup the scale of the offset regulator in terms of g.

CMA-Type can be set over register MOTP\_CMA\_TYPE and SMA\_range over register MOTP\_SMA\_RANGE.

As SMA660 uses CMA581M, which is a 120g sensing element, to employ a measurement range of 120g, the OTP content of both CMA\_Type and SMA\_range is 00.

To compensate sensor element and ASIC sensitivity errors a sensitivity calibration is performed after the FIR filter. Sensitivity calibration is also called as a fine gain and can be done for each channel separately in register MOTP\_SENS\_CH1 and MOTP\_SENS\_CH2. Range of sensitivity calibration can be +/- 50% of the input signal. Accuracy of sensitivity calibration is +/- 0.3906% (derived from 100%/256LSB).



AE/ESI3

## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 18/ 120 No. 1 279 929 420

V3.2

| Signal Path Modul /<br>Signal with Resolution                                                                      | Bit exponent n (Bit value 2 <sup>n</sup> in LSB unit) | Gains of Module<br>(Multiply to dC/C*2^15)         |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------|
| Sigma Delta:<br>Convert dC/C to<br>Bitstream                                                                       |                                                       | *1                                                 |
| BITSTREAM (1 BIT)                                                                                                  | 0                                                     | <b>\</b>                                           |
| Decimation Filter:<br>Filter values and convert<br>bitstream to 16 Bit word.                                       |                                                       | * 1                                                |
| DEC_OUT (16 BIT)                                                                                                   | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                 | <b>+</b>                                           |
| FIR Filter:<br>Filter values and apply<br>gains.                                                                   |                                                       | * 1,2324<br>* Coarse Gain<br>* DEC[SENS_CHx] +0,25 |
| FIR_OUT (16 Bit)                                                                                                   | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                 | <b>\</b>                                           |
| Offset-Regulator:<br>Shift 16 Bit word from<br>FIR to the right, which<br>reduce the 16 Bit integer<br>value by 2. |                                                       | * 0,5                                              |
| OFS (16 Bit)                                                                                                       | 15 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1                | <b>\psi</b>                                        |
| Interpolator:<br>Cut 16 Bits to 12 Bit                                                                             |                                                       | *1                                                 |
| Sensor Data (12 Bit)                                                                                               | x x x x 12 11 10 9 8 7 6 5 4 3 2 1                    |                                                    |

Table 2-2 Sensitivity and resolution of the complete signal path

#### 2.2.4 Offset cancellation

The SMA660 provides on-chip offset cancellation for both channels to enable automatic offset adjustment of the 0g output level. The offset regulator will eliminate a static offset on the output of the SMA660. See chapter 2.2 for its position within the signal chain.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 19/ 120 No. 1 279 929 420

V3.2

The offset cancellation includes two modes:

- Fast offset cancellation for offset at power-on (only possible before EOP)
- Slow offset cancellation for continuously running offset cancellation

The maximum offset correction value is  $\pm 50$  g (i.e.  $\pm 800$  LSB at nominal sensitivity). In case this value exceeds in either fast or slow offset cancellation mode, the OC1/OC2 flag is set, see chapter 4.8.4.

#### 2.2.5 Fast Offset Cancellation

After properly powering up or resetting the sensor, an initial offset may be present due to process deviations, temperatures or stress influences. The fast offset cancellation is applied during the start-up of the sensor in order to remove this initial offset.

The fast offset cancellation is realized by calculation of the mean value of  $N_s$ , minimum 64 samples. The number of samples can be selected for each channel over CFG\_OC\_LENGTH\_CHX in SPI-Mode. During SPI-initialization the number of samples can be selected for each channel in SPI-mode, with a maximum of 1024 samples. In order to avoid unstable offset values in the beginning, there is a waiting time of 20 samples, before starting the fast offset cancellation. Afterwards each sample is divided by  $N_s$  (correction) and added (integrator) together as the estimated offset. After  $N_s$  samples have been added, the offset cancellation is finished. The mean

offset reduction value is calculated from N<sub>S</sub> samples, which equals  $\frac{1}{N_S} \sum_{i=1}^{N_S} x_i$ . After FOC the sensor delivers a signal without initial offset.

This value is subtracted from the initial signal including the offset. In the Open SPI protocol, the sensor data is masked while the fast offset cancellation is running; i.e., the stepwise cancellation is only visible in BOSCH SPI. In case sensor data is requested during the cancellation, the no data (ND) flag is sent for Open SPI. In BOSCH SPI the monitor flag "FOC\_Busy\_CH1" or "FOC\_Busy\_CH2" is set. The following table specifies the maximum fast offset cancellation duration for the different sample number (oscillator tolerance included):

| Parameter               |                      | Max. | Unit |
|-------------------------|----------------------|------|------|
| Maximum FOC<br>duration | $N_s = 1024$         | 126  | ms   |
|                         | N <sub>s</sub> = 512 | 64   | ms   |
|                         | N <sub>s</sub> =256  | 34   | ms   |
|                         | N <sub>s</sub> =128  | 18   | ms   |
|                         | N <sub>s</sub> =64   | 11   | ms   |

Page 20/ 120 No. 1 279 929 420

V3.2

A typical plot of the fast offset cancellation is shown below:



Figure 2-7 Example of Fast Offset Cancellation



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 21/ 120 No. 1 279 929 420

V3.2

#### 2.2.6 Slow Offset Cancellation

A slow offset cancellation (SOC) is performed to compensate mainly offset drifts over temperature. Slow offset cancellation is realized by the common counter system. For each calculation cycle (update rate  $f_{\text{sample}}$ ) the output signal is calculated by subtraction of the current offset compensation value from the current input value. The algorithm for determining the correction value consists of the following three steps:

- (i) The sign of the offset-corrected acceleration signal is calculated and either increases or decreases the value of an up-down counter which serves as a buffer.
- (ii) The counter value is compared to a fixed threshold of 4395. If this threshold is reached, two reactions follow: The first buffer counter is reset and a second up-down counter is either incremented or decremented.
- (iii) The value of the second up-down counter constitutes the offset correction value which is subtracted from the low-pass filtered acceleration signal. It is incremented or decremented with steps of 0.5LSB.

The maximum correction rate is reached if the offset-corrected signal is either constantly larger or smaller than zero.

Independent of measurement range, the output is adjusted at a fixed step 0.5LSB/0.5s for 12 Bit SPI output after SOC is triggered. The residual static offset error for SOC is lesser than 0.5LSB for 12Bit.The design of the slow offset cancellation is symmetrical to zero.

It is very important that the CFG\_OC\_LENGTH\_CHX bits have to be the same as in Fast Offset Cancellation. Otherwise there will be an offset jump.

In case of exceeding the control range (MOTP\_RANG\_CTRL) in slow offset compensation mode, the sensor sends an 'OC1 / OC2' flag.

As alternative of SOC 1, SOC 2 with a Slow Offset Cancellation Speed of 0.5LSB / 11.5s can be triggered. This functionality works identically as described above except for the speed of regulation.

#### 2.2.7 Linear Interpolation Function

The SMA660 provides a linear interpolation of the signal. This interpolation scheme is always active. Each transmitted sensor value to the ECU is an interpolated value. It is linearly interpolated between the two most recent sensor values in the digital signal path (every 113.8µs at filter update rate of 8.79kHz) that have been generated by the filter, adding an additional latency of one filter update period to the filter path. The interpolator also transforms 16bit data to 12 bit by cutting off the 4 MSB.

The interpolation is performed in 256 equidistant steps. The output register of the interpolator is updated with 2.25 MHz for 12-Bit sensor data that gives a new calculated value every  $0.44\mu s$ .

#### 2.3 Built-in Self Test (BITE)

SMA660 features a Built-in Self Test function of the complete mechanical and electrical sensor signal chain. During the self-test procedure the seismic mass of the sensing element is physically deflected to a positive and negative direction by applying an electrostatic force between the electrodes of the seismic mass and one of the two fixed counter electrodes, respectively. The BITE voltage is equivalent to an applied acceleration.

The self-test is activated by sending the appropriate SPI command (see chapter 4.7.5.19 and 4.8.5.22). The self-test can be activated for both channels and directions (positive and negative direction). As long as a self



AE/ESI3

## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 22/ 120 No. 1 279 929 420

V3.2

test is activated, each transmitted value from the sensor is marked with a dedicated flag indicating that self test data is sent. The self test response will remain as a static offset on the output until the self test is deactivated. Any acceleration applied to the sensor with the self test switched on will be seen on the output as a superposition of both acceleration and self test signal.

BITE can only be activated after the initialization phase of the sensor and before EOP command is sent in order to avoid BITE during normal operation (see chapter 4.3.3).



Figure 2-8 BITE response of SMA660 for one channel

#### Application hints:

An evaluation of the self test should include the measurement of both directions and channels. The self test response should be verified by comparison with the expected value after switching the test signal on and off. The sensor can be switched from positive to negative test signal and vice versa directly. It is mandatory to trigger self-test for both channels simultaneously (Ch1 positive & Ch2 negative, then Ch1 negative & Ch2 positive or vice versa).

If additional acceleration is present when applying BITE, it has to be smaller than 15g in all directions to ensure BITE works properly.

Before BITE activation, fast offset cancellation should be performed and finished. This will ensure exceeding measurement range and foster easy evaluation of BITE values.

For evaluation, BITE pos/neg can be compared to new part values. These values are stored internally and can be read out via SPI. New part values are stored as an 8 Bit value representing the 8 regular most significant bits (Nominal resolution of these values is 1LSB/g).

#### 2.4 Clock counter and Oscillator monitoring

Oscillator monitoring is a mechanism to check for the correct functionality of the Oscillator. It can detect deviations of the sensor oscillator with respect to the system time reference.

The monitoring is done by the comparison of the clock counter registers value against two limits. Limits for the checking are set in two registers (clock counter min register CFG\_CLK\_CNT\_LIMIT\_MIN and clock



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 23/ 120 No. 1 279 929 420

V3.2

counter max register CFG\_CLK\_CNT\_LIMIT\_MAX). A clock counter value is incremented by one at a rate of  $f_{OSCM}=f_{OSC}/8=2.25$  MHz. Its value is reset to 0 if the counter has reached its maximum value ( $2^{16}$ -1, "wraparound counter"). A limit of +/-5% is recommended for SPI Oscillator monitoring (The tolerance of SPI Master timing is not included). The limit can be extended to +/-8%, with which the safety goal is still reachable. In case the clock counter limit is exceeded, then an internal failure counter is incremented.

Clock Counter Fault Threshold is a maximum number of failures allowed to be observed and is in configuration register CFG\_CLK\_CNT\_FLTCNT. When the failure counter value is higher than the Clock Counter Fault Threshold then a clock failure signal is generated.

Note that any clock failure (visible by monitor flag OSC) will be suppressed by setting CFG\_CLK\_CNT\_FLTCNT to 0xFF.

There are three different operation modes, which can be configured with the "WR\_CONFIG\_1" command by writing the OSCM bits (see Open SPI and Bosch SPI)

1) Mode 1 (default): OSCM bits = "00": clock counter running and readable, disable clock counter register and oscillator monitoring flag

In the first way the evaluation is done on the system level. The clock counter value can be read out on the system level in periodic intervals (by sending "RD\_CLOCK\_COUNTER") and is then evaluated on system level if the value is acceptable.



Figure 2-9 Oscillator monitor Mode1 (OSCM="00").

The Clk\_Counter is incremented with f<sub>OSCM</sub> and is reset after overflow occurs (~30ms).

2) Mode 2: OSCM bits = "01": enable clock counter register, disable oscillator monitoring flag

The current clock value is captured and reset to 0 by reading sensor data from x-channel
("READ\_SENSOR\_DATA\_CH1"). The captured register value can then be read out on the system level
(by sending "RD\_CLOCK\_COUNTER"). The running clock values cannot be requested in this mode,
only the captured values. No monitor flag is set.

Page 24/ 120 No. 1 279 929 420

V3.2



Figure 2-10 Oscillator monitor Mode2 (left) OSCM="01".

The Clk\_Counter (red) is incremented with  $f_{OSCM}$ . After every "Read Sensor Data Ch1" request the current value is written into the Clk\_Counter Register (blue) and the Clk\_Counter is reset to 0.

3) Mode 3: OSCM bits = "11": enable clock counter register and oscillator monitoring flag

The same as Mode 2 but with enabled monitor flag. This is done by continuous comparison of the captured clock counter registers value against two limits. These limits can be configured by the customer (clock counter min register and clock counter max register). In case the clock counter limit is outside this min-max interval, an internal failure counter is incremented. In case it is inside the limits, the counter is reset to 0. Clock Counter Fault Threshold is the maximum number of failures allowed in a row to be observed without setting the flag (limit can be configured with "WR\_CLOCK\_COUNTER\_FLTCNT"; default is 3). When the failure counter value is higher than the Clock Counter Fault Threshold value then a clock failure flag is set ("OSC" flag see 4.7.4 Open SPI and 4.8.4 Bosch SPI).



Figure 2-11 Oscillator monitor Mode2 (left) OSCM="11".

As Mode 2 but with activated min/max limits, fault counter and monitor flag.

4) <u>10 = not defined, (writing this value to the register will be ignored. Register content remains unchanged.)</u>

#### Application hint:

For both ways the limits should be chosen to include not only the tolerance of the sensor oscillator frequency (+-5%) but also the tolerances of the system clock, because only relative timing jitter can be monitored.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 25/ 120 No. 1 279 929 420

V3.2

Mode 2: The first latched counter register value (latched after the first x-channel read command) should be ignored since no correctly defined time difference exists. Only the latched values starting with the second Read Sensor Data can be used on system side to check oscillator stability.

Mode 3: If the counter values are outside the programmed limits (and Fault counter is programmed to 0), NRO will not be set already on the first x-channel read command. A second x-channel read command is needed (as in mode 2, to have a defined time difference between the commands) and if a failure has occurred, NRO will be set to 1.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 26/ 120 No. 1 279 929 420

V3.2

#### 2.5 Under-/Overvoltage Detection

Undervoltage Detection is used to ensure that the sensor is always in a safe state: Either working fully in specification or no communication occurs or an "Error Flag" is transmitted.

Overvoltage failures of internal voltage regulators lead to SO tri-state (VDDA, VDDD and VDDI is monitored in all modes).

If applied voltage larger than the maximum operating voltage (VDD) for 5V and 6.7V mode, it must be detected and avoided by the system.



Figure 2-12 General undervoltage behaviour of VDDI/VDD voltage.

#### 2.5.1 VDD Undervoltage Detection

This monitoring is active in 5V & 6.7V mode. In 3.3V mode the VDD Low voltage monitor will be disabled. The behaviour can be divided in three regions, dependent on the VDD voltage (see Figure 2-13). An active VDD low voltage detection leads to Undervoltage flag

| Parameter @ 5V and 6.7V         | Symbol                   | Min  | Nominal | Max | Unit |
|---------------------------------|--------------------------|------|---------|-----|------|
| Low voltage detection threshold | $V_{VDD\_UV}$            | 4.33 | 4.41    | 4.5 | V    |
| VDD                             |                          |      |         |     |      |
| Hysteresis VDD                  | V <sub>VDD_UV,hyst</sub> | 1    |         | 50  | mV   |

#### 2.5.2 VDDI low-voltage power-on-reset (POR)

After ramp-up of the external supply voltage when VDDI is above the reset threshold, the reset circuit releases the SPI communication of the sensor.

Hint: Reset is more dominant than VDDI low-voltage detection. In case of an overlap of ranges from VDDI low voltage detection and reset SMA660 is always in safe state.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 27/ 120 No. 1 279 929 420

V3.2

| Parameter                     | Symbol             | Min | Nominal | Max  | Unit |
|-------------------------------|--------------------|-----|---------|------|------|
| Power-on reset threshold VDDI | V <sub>Reset</sub> | 2.5 | 2.71    | 3.05 | V    |
| Hysteresis VDDI               | $V_{VDDI,hyst}$    | 70  | 100     | 140  | mV   |

#### 2.5.3 VDDI low-voltage detection

In active VDDI low-voltage detection an undervoltage event leads to undervoltage flag (see "Error management" in Chapter 4.7.4 & 4.8.4).

| Parameter                             | Symbol                    | Min  | Nominal | Max  | Unit |
|---------------------------------------|---------------------------|------|---------|------|------|
| Low voltage detection threshold       | $V_{VDDI\_UV,down}$       | 3.00 | 3.076   | 3.13 | V    |
| VDDI                                  |                           |      |         |      |      |
| Hysteresis VDDI low voltage detection | V <sub>VDDI_UV,hyst</sub> | 1    |         | 50   | mV   |

#### 2.5.4 VDDI high-voltage detection

For active VDDI high-voltage detection a higher voltage event leads to no communication over SPI-interface (SO in tri-state). This state can only changed through a reset or by activating testmode (analog/digital).

| Parameter                        | symbol              | Min  | Nominal | Max | Unit |
|----------------------------------|---------------------|------|---------|-----|------|
| High voltage detection threshold | $V_{VDDI\_OV}$      | 3.48 |         | 3.7 | V    |
| VDDI                             |                     |      |         |     |      |
| Hysteresis VDDI high voltage     | $V_{VDDI\_OV,hyst}$ | -1   |         | 50  | mV   |
| detection                        |                     |      |         |     |      |

#### 2.5.5 VDD high-voltage detection

For VDD, no voltage detection is implemented. This failure has to be monitored by the system.

#### 2.6 Arming Pin

The Arming-Pin is used to indicate that the measured acceleration is above the configured threshold.

If arming function is active, a switch in ASIC will be short to GND. This switch is placed on the ARMING pin. By using an external pull up resistor, which limits the current through the switch, an arming function can be realized in an active low state.

It is recommended to use a pull up resistor of 3kOhm, 5kOhm, or 6.7kOhm for SPI Mode 3.3V, 5V and 6.7V respectively.



Page 28/ 120 No. 1 279 929 420

V3.2



Figure 2-14 Application circuit of the arming pin.

#### 2.6.1 Digital Control

After a request of sensor data with or without activated self test, the sensor data of the requested channel is compared to the internal arming threshold (Signal Config Arming Threshold).

For dual axis sensors, this functionality is independently performed on both channels. As soon as a consecutive number of sensor-data-samples (SAMPLE\_CNT+1, defined by value in Config Arming Sample Count) is above the threshold the Arming Pin is activated. The Sample count can be 0, 1, 2, or 3. See section 2.6.2 for an example.

The activation time is dependent on the selected SPI-protocol.

- Open SPI: After the response from the previous sensor-data request and CSB is high (max 70ns after CSB high)
  - The example below: SDR = Sensor Data Request of Ch1 (above trigger threshold); R = Response. The red arrow indicates when Arming pin gets active for each Sample\_CNT level.



Figure 2-15 Arming pin activation scheme for Open SPI.

- BOSCH SPI: Directly after the sensor-data request frame is transmitted and CS is high after Read Sensor Data (max 70ns after CS high)
  - The example below: SDR = Sensor Data Request of Ch1 (above trigger threshold); R = Response. The red arrow indicates when Arming pin gets active for each Sample CNT level.



Page 29/ 120 No. 1 279 929 420

V3.2



Figure 2-16 Arming pin activation scheme for Bosch SPI.

When the threshold is reached, the arming pin has digital output low during the next data frame when the sensor data of the requested channel are being transmitted:

- Open SPI: while CS low parallel with sensor response
- BOSCH SPI: while CS low before 1<sub>st</sub> bit of sensor data, deactivation time after next CS low.

Otherwise, (also in case of error transmission) the arming pin stays at high.

Once the Arming Pin is active and the sensor-data drops below the arming threshold the Pulse-Stretching is activated. Pulse-Stretching extends the activation time of the Arming Pin by approx. 250 ms. If the sensor-data is still below the arming threshold after Pulse-Stretching is complete the Arming Pin will be deactivated. If the sensor-data is above the arming threshold for SAMPLE\_CNT+1, the Pulse-Stretching is reset and Arming Pin kept activated.

The Arming Pin will not be activated, if one of the following conditions is true:

- fast-offset-cancellation is active
- an error condition is active:
  - o Open SPI: Status-Flags, NRO, MOSI-CRC
  - o BOSCH SPI: PF, TF, MOSI-CRC

The default status of the Arming Pin after reset = High

#### Hint:

- CFG\_ARMING\_TH = 4 => 16 LSB sensor data (factor 4); +-1g threshold
- Arming Pin cannot be activated before EOP (self test leads not to active arming pin)



Page 30/ 120 No. 1 279 929 420

V3.2

#### 2.6.2 An Example of activating Arming Pin

This is an example of activating Arming Pin.

AP Configuration:

CFG\_ARMING\_SAMPLE\_CNT = 3

Sample count is configured to 3. After 3 Sensor-Data-Request, and all 3 requests exceed the AP threshold, the following 4<sup>th</sup> Sensor-Data-Request activates the Arming Pin (Sample Count+1). Once the signal drops below the AP threshold, the pulse stretcher begins the countdown starting from 250ms (Case A). With every 3<sup>rd</sup> sample above the threshold, the Pulse Stretcher restarts. Once the signal drops below the threshold, the pulse stretcher finishes the countdown but does not reset.



| Parameter / condition                                     | Symbol                  | Min | Nom. | Max | Unit |
|-----------------------------------------------------------|-------------------------|-----|------|-----|------|
| Maximum allowed current in case of a closed arming switch | I <sub>ARMING</sub>     |     |      | 1.5 | mA   |
| Resistance of closed arming switch                        | R <sub>ON_ARMING</sub>  | 30  |      | 400 | Ohm  |
| Resistance of open arming switch                          | R <sub>OFF_ARMING</sub> | 50  |      |     | kOhm |
| Pull Up Resistor (@3.3V Mode)*                            | R <sub>ext</sub>        |     | 3    |     | kOhm |

Page 31/ 120 No. 1 279 929 420

V3.2

| Parameter / condition          | Symbol           | Min | Nom. | Max | Unit |
|--------------------------------|------------------|-----|------|-----|------|
| Pull Up Resistor (@5.0V Mode)* | R <sub>ext</sub> |     | 5    |     | kOhm |
| Pull Up Resistor (@6.7V Mode)* | R <sub>ext</sub> |     | 6.7  |     | kOhm |

Note: \* Only recommended value. The value must be chosen, in order not to exceed IARMING.

#### 2.7 Advanced Safety Sigma-Delta (ASSD)

#### 2.7.1 Basics

AE/ESI3

The Advanced Safety Sigma Delta (ASSD) is a monitor for the Sigma Deltas which are used for acceleration channels of the TA660. The structure of the ASSD and the sigma-deltas of acceleration channels are the same, but the ASSD provides a constant reference signal. A disturbance of the signal path which leads to a wrong signal in the acceleration channels leads also to a change of the ASSD signal.



Figure 2-17 Block diagram of sensor inclusive of ASSD channel.

The Analog Front End of ASSD fulfils the following requirements:

- 1. Sensitivity/Gain is higher than in functional channels
- 2. Bandwidth equal or larger than in functional channels
- 3. Signal Delay is lower than in functional channels
- 4. Input range is the same as in functional channels
- 5. Linearity is the same as in functional channels
- 6. Resolution is the same or higher than in functional channels

The Monitored parameters through ASSD are internal references for the functional ADCs (Sigma Delta):

1. +/- V<sub>ref</sub> – Voltage reference



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 32/ 120 No. 1 279 929 420

V3.2

- 2. I<sub>ref</sub> Current reference
- 3. S<sub>gnd</sub> Reference ground
- 4. Power Down Power Down signal for IDDQ measurements

The ASSD is constructed like a typical acceleration channel with the following sub-blocks:

- 1. SD-Converter with an dummy sensor (incl. IntCaps)
- 2. Decimation Filter
- 3. Offset Regulator
- 4. Comparator which check programmed limits
- 5. Selftest-Circuit which using IntCaps (ASSD-BITE)

If the ASSD signal exceeds its limits, which are programmed for each part internally in the final test, the ASSD error counter will do an increment. If ASSD flag counter exceeds ASSD\_FLAG\_CNT limit, an error code arises.

The decimation filter corner frequency of ASSD is selected over MOTP ASSD FREQ as 580Hz.

Moreover, the Analog Front End of ASSD is designed to provide a higher sensitivity or gain, an equal or larger bandwidth, a lower signal delay and a same input range, linearity and resolution as the acceleration channels.

The ASSD is active by writing 1 to MOTP\_ASSD\_EN of CFG\_CONFIG\_1.

If the ASSD signal exceeds its limits an error code will occur (ASSD error see Monitor I flags). The ASSD monitor can be switched off via WR\_CONFIG\_1 command (see Open SPI commands in 4.7.5.23 and Bosch SPI 4.8.5.26 for Bosch SPI; default value=on). The ASSD monitor is an internal monitor, so that no evaluation of ASSD signal is necessary in the system.

#### 2.7.2 Offset cancellation

A fast offset cancellation (FOC) is performed to compensate offset values of ASSD originating from the internal capacitors. Therefore, the offset cancellation averages 64 samples at a rate of 8.79 kHz.

The slow offset cancellation (SOC) compensates offset drifts over temperature. SOC of ASSD channel can be triggered with SOC speed I but not Speed II. For 16 bit resolution SOC rate of ASSD is 2LSB/s. Offset cancellation is switched on or off with DEMAND\_OFFSET\_CANCELLATION command (see commands in 4.7 Open SPI and 4.8 for Bosch SPI).

#### 2.7.3 Failure monitoring

As a part of the safety concept the ASSD is developed in order to monitor the following parameters:

ASSD monitors the internal references: voltage reference ( $V_{ref}$ ), current reference ( $I_{ref}$ ), reference ground (SGND) and the power down signal (PD) for IDDQ measurements (PD).

#### 2.7.4 ASSD self test (ASSD BITE)

A built in test (BITE) is also implemented for ASSD. If ASSD BITE is triggered via DEMAND\_FOR\_TEST in SPI mode, the internal capacitors will be switched to the ASSD front end. Positive or negative deflection can be configured similarly as for the acceleration channels. The deflection during the BITE test must be within fixed thresholds, which are +/-40% of delta C/ C at final test, to pass the test. This is done internally. A successful completion is indicated through a flag-free state (no ASSD error flag after EOP). The typical BITE activation time (Build up time) is 3.6ms. The BITE test for ASSD can be activated in parallel to the BITE Test for Ch1 and Ch2.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 33/ 120 No. 1 279 929 420

V3.2

#### 2.7.5 Important notes for using ASSD

TST flag should be monitored externally to determine the end of filter flush time after BITE. After TST flag is low, EOP can be activated. If TST flags are considered, ASSD BITE routine will work as planned. Otherwise, flags may indicate a failure of ASSD BITE.

TST stays high for the time equivalent of the maximum filter flush time among the three channels.

For SPI mode the typical BITE activation time is 3.6ms.

If BITE is triggered multiple times (e.g. in case of PSRR failures), the BITE\_pass signal will be latched as soon as positive BITE and negative BITE is passed, irrespective of whether positive BITE and negative BITE are passed within the same cycle. (Note: One cycle is defined as one positive BITE / negative BITE sequence)

ASSD error flag starts with 1 after reset unless ASSD monitoring has been disabled or the test is passed

If the ASSD data is within the limits, the flag counter will be reset.

#### 2.8 Extended Device ID

Extended Device ID is used to distinguish among different sensor types, which is programmed in OTP at Address 57dec.

For SMA660, 0x0060hex is implemented as the Extended Device ID, while 0x0065hex is used for SMA665. Extended Device ID is different from Device ID, which can be read out through SPI command RD Device ID.

The following example gives a typical sequence with Bosch SPI instructions.

| Descri | otion                                                                                               | Command                                                            |
|--------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 1.     | Go to extended mode by writing the corresponding magic code to Addr. 0x72                           | DEMAND_EXT_MODE<br>(0x39801EE0hex)                                 |
| 2.     | Set OTP address to be read by writing 0x38 to Addr. 0x84                                            | WR_OTP_ADDRESS<br>(0x4280070Chex)                                  |
| 3.     | Wait for 2 μs                                                                                       | Wait for 2 μs                                                      |
| 4.     | Read from address set as 3. By reading Addr. 0x82 twice with a wait time of at least 2µs in between | RD_OTP_DATA (0x41000008hex)  Wait 2μs  RD_OTP_DATA (0x41000008hex) |
| 5.     | Extended device ID is stored in Bits 158 of read data                                               |                                                                    |

#### 2.9 Symmetry of output signal

By applying a input value with same amplitude but different sign the signal processing of the sensor (including offset regulation, Interpolation etc.) must lead to the same but opposite output value. Integration of the positive or the negative signal must lead to a similar value. This is done by using symmetrical rounding in the complete signal path, whenever the bit width is reduced.

The maximum allowed difference for the digital evaluation path is defined in the following table:



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 34/ 120 No. 1 279 929 420

| Parameter                                                 | Readout sampling<br>per channel [μs] | time<br>[ms] | Туре | max | Unit |
|-----------------------------------------------------------|--------------------------------------|--------------|------|-----|------|
| Maximum difference of the integrated output value for     |                                      |              |      |     |      |
| two opposed but similar input values over a defined time  |                                      |              |      |     |      |
| with a defined readout sampling rate (Difference =        | 500                                  | 200          | 0    | 2   | LSB  |
| Integral of positive output values + Integral of negative |                                      |              |      |     |      |
| output values)                                            |                                      |              |      |     |      |





## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 35/ 120 No. 1 279 929 420

V3.2

#### 3 OTP

#### 3.1.1 Basic OTP Functionality

OTP (One Time Programmable ROM) is a special type of EPROM which is electrically programmable and UV erasable. A memory cell represents Bit=0 if erased. By applying programming voltage the memory cell gets charged and then permanently represents Bit=1. Memory cells can only be erased again by UV light as long as the device is not finally packaged or packaging is transparent to UV light.

SMA660 includes a 512Bit OTP (64x 8 organizations)

The OTP is divided in 4 banks:

ASIC (0x00-0x0F) => wafer level testing

SMA (0x10-0x1F) => final testing

ENG (0x20-0x2F) => final testing

PAS (0x30-0x3F) => customer calibration

Each bank is secured by its own 8-Bit CRC and lock bit. When the lock bit is set, the CRC check over the bank will be activated after bootloading and the register content will be monitored continuously by the CRC (see also chapter OTP CRC Handling).

After power up and the release of the global reset the Bootloader is the first bus master who triggers APB bus transfers for the bootloading process (moving calibration data from OTP memory to the CONFIG\_REGS slave). The other APB bus masters are disabled until the bootloading has been done. This can take up to 100us where no access over SPI is possible.

Note that the OTP memory is not directly mapped into the TA660 address space. It can be accessed via a port access scheme located in the OTP\_CTRL slave. All OTP data must be transferred into the CONFIG\_REGS registers (into MOTP or shadow registers) by the Bootloader before normal operation of the TA660 can start.

The registers realized in OTP\_CTRL are essential for OTP memory read or programming access either directly via SPI or indirectly via Bootloader. Further all Bootloader operations and lock bit manipulations are triggered via OTP\_CTRL registers.

#### 3.1.2 OTP CRC Handling

Each OTP bank consists of 128 bits, in which 112 CRC-relevant data bits, 8 CRC-bits and 1 lock bit.

The following CRC calculation will be used.

Polynomial =  $0x97 (x^8 + x^5 + x^3 + x^2 + x + 1)$ 

Initial value = 0xFF

The Bootloader can be used to program the reference CRC values for each of the four shadow register regions (ASIC, SMA, ENG and PAS). If a Bootloader controlled OPT programming has been triggered (BL\_START\_PROG field in BOOTLODER\_CONTROL register) by default the source for the CRC values to be programmed will be the calculated CRC values. The calculated CRC values are based on the MOTP shadow registers.



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 36/ 120 No. 1 279 929 420

V3.2

The CRC values stored in the MOTP shadow registers will be used as programming source if the bit of BL\_BYPASS\_CALC\_CRC field of BOOLOADER\_CTRL register has been set before OTP programming start. Note that after this procedure, the CRC values programmed and boot loaded later, the MOTP shadow register CRC checks during normal operation will always be based on a correct CRC reference. With any other procedure the proper reference CRC values must be calculated externally and stored into the MOTP registers before programming.

If incorrect CRC is calculated a flag over SPI will be sent.

The OTP CRC check procedure performs a full parallel check in each system cycle for all regions (ASIC, SMA, ENG, PAS) to a 16-bit parallel scheme handled by the Bootloader in a sequential and periodical manner. The calculation flow is as follows:

- MOTP CRC checks starts right after bootloading has been performed (boodloading\_done) and are enabled if bit OTP\_MASK\_CRC in register OTP\_CONTROL is not set.
- IF MOTP CRC checks are enabled the Bootloader starts an incremental CRC calculation every 280 kHz (trigger based on internal 280 KHz clock) for one MOTP 16-bit data register. The Bootloader will access the MOTP registers and feeds the CRC-calculation module with the value read.
- To get the final MOTP CRC for all four regions 4x8 16-bit calculations are necessary and this takes approximately 114 µsec. Note that the total calculation can be varying slightly because a SPI access can potentially postpone the Bootloader MOTP read access (to guarantee the availability of SPI read data).
- Note that the MOTP CRC checks are disabled if extended mode or extended test mode is active.
   Additionally MOTP CRC checks are also disabled right between first and second access to registers
   CFG\_SOFTRESET or CFG\_EXT\_MODE to avoid side effects by internal Bootloader APB bus accesses.

### 3.1.3 OTP Lockbit Handling

The Bootloader can be used to program the lock bits for each of the four shadow register regions (ASIC, SMA, ENG and PAS). With help of lock bits the following functionality can be used:

- An active MOTP lockbit will protect the associated OTP region from programming.
- An active MOTP lockbit will write protect the associated MOTP region.

A lockbit can be only activated if it was previously programmed into OTP memory (with one) and transferred by the Bootloader into the corresponding MOTP register. A write instruction directly over SPI to a MOTP lockbit will not activate the protection but can be used for a following Bootloader based OTP programming.

If a Bootloader controlled OPT programming has been triggered (using BOOTLODER\_CONTROL.BL\_START\_PROG bit) the MOTP lock bits will always be the source for the lock bits to be programmed.

If the bit BOOLOADER\_CTRL.BL\_IGNORE\_REGIONS has been set previously all MOTP lock bits will be reset and zeros will be programmed into OTP.

The following flow chart shows the basic lockbit handling starting with power on.



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 37/ 120 No. 1 279 929 420

V3.2



#### 3.1.4 OTP direct access

The OTP content can be directly accessed over Bosch SPI or Open SPI. See Chapter 4.7(Open SPI) and Chapter 4.8 (Bosch SPI) chapter for details.

### 3.1.5 OTP Mapping

The following table shows the OTP content of SMA660.



### **Datasheet SMA660/SMA660K** Department **SMA661/SMA661K** AE/ESI3

Page 38/120 No. 1 279 929 420

V3.2

| ADDR         | ADDR  |                            |                      |                    | Cor                  | ntent                |                   |                       |                      | Lasti Da           |
|--------------|-------|----------------------------|----------------------|--------------------|----------------------|----------------------|-------------------|-----------------------|----------------------|--------------------|
| (HEX)        | (DEC) | 7                          | 6                    | 5                  |                      |                      | 2                 | 1                     | 0                    | Lock-Bit<br>Region |
|              |       | CN                         | CN.                  | CN.                | CN.                  | CN.                  | CN.               | CN.                   | CN.                  |                    |
| 0            | 1     | SN<br>SN                   | SN                   | SN                 | SN<br>SN             | SN                   | SN                | SN                    | SN                   |                    |
| 2            | 2     | SN                         | SN                   | SN                 | SN                   | SN                   | SN                | SN                    | SN                   |                    |
| _            | 3     | SN                         | SN                   | SN                 | SN                   | SN                   | SN                | SN                    | SN                   |                    |
| 4            | 4     | SN                         | SN                   | SN                 | SN                   | SN                   | SN                | SN                    | SN                   |                    |
|              | 5     | SN                         | SN                   | SN                 | SN                   | SN                   | SN                | SN                    | SN                   | 1                  |
| 6            | 6     | VMON_VBG                   | VMON_VBG             | VMON_VBG           | VMON_VBG             | CALIB_VBG            | CALIB_VBG         | CALIB_VBG             | CALIB_VBG            |                    |
|              | 7     | VMON_AVDD                  | VMON_AVDD            | VMON_AVDD          | CALIB_BIAS           | CALIB_BIAS           | CALIB_BIAS        | CALIB_BIAS            | CALIB_BIAS           |                    |
| 8            | 8     | CALIB_OSC                  | CALIB_OSC            | CALIB_OSC          | CALIB_OSC            | CALIB_OSC            | CALIB_OSC         | CALIB_OSC             | CALIB_OSC            |                    |
|              | 9     |                            |                      | OSC_TC             | OSC_TC               | CALIB_OSC            | CALIB_OSC         | CALIB_OSC             | CALIB_OSC            |                    |
| Α            | 10    | CALIB_IPSI                 | CALIB_IPSI           | CALIB_IPSI         | CALIB_IPSI           | ANAREG_CAL           | ANAREG_CAL        | DIGREG_CAL            | DIGREG_CAL           |                    |
|              | 11    |                            | 1                    | VMON_VDD           | VMON_VDD             | VMON_VDD             | VMON_VDDI         | VMON_VDDI             | VMON_VDDI            |                    |
| C            | 12-13 |                            |                      |                    |                      |                      |                   |                       |                      |                    |
| E            | 14    | CRC                        | CRC                  | CRC                | CRC                  | CRC                  | CRC               | CRC                   | CRC                  |                    |
|              | 15    | LOCK_BIT_ASIC = 1          |                      |                    |                      |                      |                   |                       |                      | ASIC               |
| 10           | 16    |                            |                      |                    | AXIS_Z = 0           | CMA_TYPE = 0         | CMA_TYPE = 0      | OUT_PSI = 1           | OUT_SPI = 0          | Aoio               |
|              | 17    |                            |                      |                    | 7005_E = 0           | CIIIA_TTTE=0         | CIIIA_TTTE = 0    | 001_101=1             | 001_311=0            |                    |
| 12           | 18    | SENS_CH1                   | SENS_CH1             | SENS_CH1           | SENS_CH1             | SENS_CH1             | SENS_CH1          | SENS_CH1              | SENS_CH1             |                    |
|              | 19    | SENS_CH2                   | SENS_CH2             | SENS_CH2           | SENS_CH2             | SENS_CH2             | SENS_CH2          | SENS_CH2              | SENS_CH2             | 1                  |
| 14           | 20    | RANGE_CTRL = 0             | RANGE_CTRL = 0       | RANGE_CTRL = 1     | RANGE_CTRL = 1       | RANGE_CTRL = 0       | RANGE_CTRL = 0    | RANGE_CTRL = 1        | RANGE_CTRL = 0       |                    |
|              | 21    |                            |                      |                    |                      |                      |                   | _                     | _                    |                    |
| 16           | 22    | 0                          | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
|              | 23    | 0                          | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
| 18           | 24    | 0                          | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
|              | 25    | 0                          | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
| 1A           | 26    | BITE_CH1_REF_NEG           | BITE_CH1_REF_NEG     | BITE_CH1_REF_NEG   | BITE_CH1_REF_NEG     | BITE_CH1_REF_NEG     | BITE_CH1_REF_NEG  | BITE_CH1_REF_NEG      | BITE_CH1_REF_NEG     |                    |
|              | 27    | BITE_CH1_REF_POS           | BITE CH1 REE POS     | BITE CH1 REE POS   | BITE_CH1_REF_POS     | BITE CH1 REE POS     | BITE CH1 REE POS  | BITE CH1 REE POS      | BITE CH1 REE POS     |                    |
|              |       | 5112_6111_1(2.1_1 00       | D.12_0111_1(2.1_1 00 | 5112_0111_1(21_100 | D. 12_0111_1121_1 00 | D.12_0111_1(2.1_1 00 | 5112_6111_1(21_1) | D.1.2_01.1_1.2.1_1.00 | D.112_0111_1(21_) 00 | 1                  |
| 1C           | 28    | BITE_CH2_REF_NEG           | BITE_CH2_REF_NEG     | BITE_CH2_REF_NEG   | BITE_CH2_REF_NEG     | BITE_CH2_REF_NEG     | BITE_CH2_REF_NEG  | BITE_CH2_REF_NEG      | BITE_CH2_REF_NEG     |                    |
|              | 29    | BITE_CH2_REF_POS           | BITE_CH2_REF_POS     | BITE_CH2_REF_POS   | BITE_CH2_REF_POS     | BITE_CH2_REF_POS     | BITE_CH2_REF_POS  | BITE_CH2_REF_POS      | BITE_CH2_REF_POS     |                    |
| 1E           | 30    | CRC                        | CRC                  | CRC                | CRC                  | CRC                  | CRC               | CRC                   | CRC                  |                    |
|              |       | LOCK DE CHA 4              |                      |                    |                      |                      |                   |                       |                      |                    |
| -            | 31    | LOCK_BIT_SMA = 1           |                      |                    |                      |                      |                   |                       |                      | SMA                |
| 20           | 32    | UVA_DISABLE = 0            | UVSI_DISABLE = 0     | UVS_DISABLE = 0    | OVA_DISABLE = 0      | OVD_DISABLE = 0      | OVSI_DISABLE = 0  | C_CUT_DISABLE = 0     | ASSD EN = 1          |                    |
|              | 33    | ASSD_LIMIT                 | ASSD_LIMIT           | ASSD_LIMIT         | ASSD_LIMIT           | ASSD_LIMIT           | ASSD_LIMIT        | ASSD_LIMIT            | ASSD_LIMIT           |                    |
| 22           | 24    | ACCD BITE TUD - A          | OSC MOD - 1          | ASSD EDEO - 1      | ASSD FREQ = 0        | OSC MOD EDEC - 1     | OSC MOD FREQ = 0  | TM_NOERR = 0          | IIITED OEE - 0       |                    |
| 22           | 34    | ASSD_BITE_THR = 0          | OSC_MOD = 1          | ASSD_FREQ = 1      | ASSD_FREU = 0        | OSC_MOD_FREQ = 1     | USC_MOD_FREQ = 0  |                       | JITTER_OFF = 0       |                    |
|              | 35    |                            |                      |                    |                      |                      |                   |                       | ASSD_BITE_THR = 1    |                    |
|              |       |                            |                      |                    |                      |                      |                   | OFS_SOC_DISABLE       | OFS_FOC_DISABLE      | 1                  |
| 24           | 36    |                            | FOC_MEAN = 0         | SIGN_CH2 = 1       | SIGN_CH1 = 1         | BITE_SIGN_CH2 = 0    | BITE_SIGN_CH1 = 0 | = 0                   | = 0                  |                    |
|              | 37    | GND_ERR_OV_DISA<br>BLE = 0 | DC_SOFT_SO_EN =      | ASSD_FLAG_CNT =    | ASSD_FLAG_CNT =      | FOC_LIMIT = 0        | FOC_LIMIT = 0     | FOC_LIMIT = 0         | FOC_LIMIT = 0        |                    |
| 26           | 38-39 | DLL - 0                    | U                    | REDUNDANT 1        | TRIMMING AREA (NOT   | _                    |                   | TOC_LIMIT = 0         | TOC_LIMIT = 0        |                    |
| 28-2C        | 40-45 |                            |                      |                    | TRIMMING AREA (NOT   |                      |                   |                       |                      |                    |
| 2E           | 46    | CRC                        | CRC                  | CRC                | CRC                  | CRC                  | CRC               | CRC                   | CRC                  |                    |
|              | 47    | LOCK_ENG = 1               |                      |                    |                      |                      |                   |                       |                      | ENG                |
| 30           | 48    | - 0                        | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
|              | 49    |                            |                      |                    |                      | 0                    |                   |                       |                      |                    |
| 32           | 50    | 0                          | 0                    | 0                  | 0                    |                      |                   |                       |                      |                    |
| I            | 51    |                            |                      | 0                  |                      |                      |                   | 0                     | 0                    |                    |
| 34           | 52    | 0                          | 0                    | 0                  | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
| $oxed{oxed}$ | 53    | 0                          |                      |                    |                      |                      |                   |                       |                      |                    |
| 36           | 54    | 0                          | 0                    |                    |                      |                      |                   |                       |                      |                    |
| $\Box$       | 55    |                            |                      | 0                  |                      |                      |                   |                       |                      |                    |
| 38           | 56    | 0                          |                      |                    |                      |                      |                   | 0                     | _                    |                    |
| $\square$    | 57    | EXT_DEV_ID = 0             | EXT_DEV_ID = 1       | EXT_DEV_ID = 1     | EXT_DEV_ID = 0       | EXT_DEV_ID = 0       | EXT_DEV_ID = 0    | EXT_DEV_ID = 0        | EXT_DEV_ID = 0       |                    |
| 3A           | 58    | 0                          | 0                    | 0                  |                      |                      |                   |                       |                      |                    |
|              | 59    |                            |                      |                    | 0                    | 0                    | 0                 | 0                     | 0                    |                    |
| 3C           | 60-61 | cne                        | one                  | cne                | one                  | cne                  | cne               | cne                   | one                  |                    |
| 3E           | 62    | CRC                        | CRC                  | CRC                | CRC                  | CRC                  | CRC               | CRC                   | CRC                  |                    |
|              | 63    | LOCK_BIT_PAS = 1           |                      |                    |                      |                      |                   |                       |                      | PAS                |
|              | -     |                            |                      |                    |                      |                      |                   |                       |                      |                    |

#### **Address Map** 3.1.6

### **OTP Mapping Registers:**

The OTP content is reflected in the OTP mapping registers which reside in the addresses 0x00 to 0x3e.



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 39/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit      | Name                | Description                        | Access                 |
|------------------|----------|---------------------|------------------------------------|------------------------|
| 0x00             |          | MOTP_ASIC_SN_0      |                                    |                        |
|                  | 150      | MOTP_ASIC_SN_0      | ASIC Serial Number 0 to 15         | read-write conditional |
| 0x02             |          | MOTP_ASIC_SN_1      |                                    |                        |
|                  | 150      | MOTP_ASIC_SN_1      | ASIC Serial Number 16 to 31        | read-write conditional |
| 0x04             |          | MOTP_ASIC_SN_2      |                                    |                        |
|                  | 150      | MOTP_ASIC_SN_2      | ASIC Serial Number bit 32 to 47    | read-write conditional |
| 0x06             |          | MOTP_CALIB_VBG_BIAS |                                    |                        |
|                  | 30       | MOTP_CALIB_VBG      | VBG Calibration Settings           | read-write conditional |
|                  | 74       | MOTP_VMON_VBG       | VBG Monitor Trimming               | read-write conditional |
|                  | 128      | MOTP_CALIB_BIAS     | BIAS Calibration Settings          | read-write conditional |
|                  | 151<br>3 | MOTP_VMON_AVDD      | AVDD Monitor Trimming              | read-write conditional |
| 0x08             |          | MOTP_CALIB_OSC      |                                    |                        |
|                  | 110      | MOTP_CALIB_OSC      | Oscillator calibration settings    | read-write conditional |
|                  | 131      | MOTP_OSC_TC         | Oscillator Temperature Coefficient | read-write conditional |
| 0х0А             |          | MOTP_CALIB_REG_IPSI |                                    |                        |
|                  | 10       | MOTP_DIGREG_CAL     | Calibration for Digital Regulator  | read-write conditional |
|                  | 32       | MOTP_ANAREG_CAL     | Calibration for Analog Regulator   | read-write conditional |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 40/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit              | Name               | Description                                                | Access     |
|------------------|------------------|--------------------|------------------------------------------------------------|------------|
|                  | 74               | MOTP_CALIB_IPSI    | PSI Current Calibration Settings                           | read-write |
|                  | 108              | MOTP_VMON_VDDI     | VDDI Monitor Trimming                                      | read-write |
|                  | 131              | MOTP_VMON_VDD      | VDD Monitor Trimming                                       | read-write |
| 0x0E             |                  | MOTP_CRC_ASIC      |                                                            |            |
|                  | 70 MOTP_CRC_ASIC |                    | CRC for ASIC Bank                                          | read-write |
|                  | 15               | MOTP_LOCK_BIT_ASIC | Lock Bit of ASIC Bank Write once, unlock only in Test Mode | read-write |
| 0x10             |                  | MOTP_CONFIG_SMA    |                                                            |            |
| Ī                | 0                | MOTP_OUT_SPI       | SPI Disable, 0 = SPI on (default); 1 = SPI off             | read-write |
|                  | 1                | MOTP_OUT_PSI       | PSI Disable, 0= PSI on (default); 1 = PSI off              | read-write |
|                  | 32               | MOTP_CMA_TYPE      | CMA Type: 00 = 100 G; 01 =400 G;<br>10 = 800 G             | read-write |
|                  |                  |                    | Value Name Description                                     |            |
|                  |                  |                    | 0 CMA_100G 100G Sensor<br>Element                          |            |
|                  |                  |                    | 1 CMA_400G 400G Sensor<br>Element                          |            |
|                  |                  |                    | 2 CMA_800G 800G Sensor<br>Element                          |            |
|                  | 4                | MOTP_AXIS_Z        | 1 = Z AXIS available                                       | read-write |
| 0x12             |                  | MOTP_SENS          |                                                            |            |
|                  | 70               | MOTP_SENS_CH1      | Sensitivity settings for Channel 1                         | read-write |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 41/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit | Name                  | Description                        | Access                    |
|------------------|-----|-----------------------|------------------------------------|---------------------------|
|                  | 158 | MOTP_SENS_CH2         | Sensitivity settings for Channel 2 | read-write conditional    |
| 0x14             |     | MOTP_RANGE_CTRL       |                                    |                           |
|                  | 70  | MOTP_RANGE_CTRL       | Range Settings for SOC and FOC     | read-write conditional    |
| 0x16             |     | MOTP_BITE_CH1_TOL     |                                    |                           |
|                  | 70  | MOTP_BITE_CH1_TOL_LOW | BITE Low-Tolerance for Channel 1   | read-write conditional    |
|                  | 158 | MOTP_BITE_CH1_TOL_UP  | BITE Up-Tolerance for Channel 1    | read-write conditional    |
| 0x18             |     | MOTP_BITE_CH2_TOL     |                                    |                           |
|                  | 70  | MOTP_BITE_CH2_TOL_LOW | BITE Low-Tolerance for Channel 2   | read-write<br>conditional |
|                  | 158 | MOTP_BITE_CH2_TOL_UP  | BITE Up-Tolerance for Channel 2    | read-write conditional    |
| 0x1A             |     | MOTP_BITE_CH1_REF     |                                    |                           |
|                  | 70  | MOTP_BITE_CH1_REF_NEG | NEG BITE Reference for Channel 1   | read-write conditional    |
|                  | 158 | MOTP_BITE_CH1_REF_POS | POS-BITE Reference for Channel 1   | read-write conditional    |
| 0x1C             |     | MOTP_BITE_CH2_REF     |                                    |                           |
|                  | 70  | MOTP_BITE_CH2_REF_NEG | NEG BITE Reference for Channel 2   | read-write conditional    |
|                  | 158 | MOTP_BITE_CH2_REF_POS | POS-BITE Reference for Channel 2   | read-write conditional    |
| 0x1E             |     | MOTP_CRC_SMA          |                                    |                           |
|                  | 70  | MOTP_CRC_SMA          | CRC for SMA Bank                   | read-write<br>conditional |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 42/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit                 | Name               | Description                                               | Access                    |
|------------------|---------------------|--------------------|-----------------------------------------------------------|---------------------------|
|                  | 15                  | MOTP_LOCK_BIT_SMA  | Lock Bit of SMA Bank Write once, unlock only in Test Mode | read-write<br>conditional |
| 0x20             |                     | MOTP_SAFETY        |                                                           |                           |
|                  | 0                   | MOTP_ASSD_EN       | Enable Continuous Monitoring  1 = enable                  | read-write<br>conditional |
|                  | 1                   | MOTP_C_CUT_DISABLE | Disable Start-up C_CUT  1 = disable                       | read-write<br>conditional |
|                  | 2                   | MOTP_OVSI_DISABLE  | Disable Over Voltage Supply VDDI  1 = disable             | read-write<br>conditional |
|                  | 3                   | MOTP_OVD_DISABLE   | Disable Over Voltage Digital Supply DVDD  1 = disable     | read-write<br>conditional |
|                  | 4                   | MOTP_OVA_DISABLE   | Disable Over Voltage Analog Supply AVDD  1 = disable      | read-write<br>conditional |
|                  | 5                   | MOTP_UVS_DISABLE   | Disable Under Voltage Detection of VDD  1 = disable       | read-write<br>conditional |
|                  | 6                   | MOTP_UVSI_DISABLE  | Disable Under Voltage Detection of VDDI  1 = disable      | read-write<br>conditional |
|                  | 7                   | MOTP_UVA_DISABLE   | Disable Under Voltage Detection of AVDD  1 = disable      | read-write<br>conditional |
|                  | 158 MOTP_ASSD_LIMIT |                    | Continuous Monitoring Limit                               | read-write conditional    |
| 0x22             |                     | MOTP_JITTER        |                                                           |                           |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 43/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit | Name                 | Description                                                                                                                                          | Access                    |
|------------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|                  | 0   | MOTP_JITTER_OFF      | Jitter On/Off;1 = OFF = Jitter disabled                                                                                                              | read-write conditional    |
|                  | 1   | MOTP_TM_NOERR        | Suppress the PSI error transmission  1 = no error transmission                                                                                       | read-write<br>conditional |
|                  | 32  | MOTP_OSC_MOD_FREQ    | jitter modulation frequency<br>00 4kHz<br>01 3.5kHz<br>10 2 kHz<br>11 1 kHz                                                                          | read-write<br>conditional |
|                  | 54  | MOTP_ASSD_FREQ       | MOTP_ASSD_FREQ => 3dB<br>frequency of ASSD decimation filter<br>00: approx. 2.1 kHz<br>01: approx. 1 kHz<br>10: approx. 580 Hz<br>11: approx. 280 Hz | read-write<br>conditional |
|                  | 6   | MOTP_OSC_MOD         | 0 = +/- 0.424 oscillator frequency variation<br>1 = +/- 0.823 oscillator frequency variation                                                         | read-write<br>conditional |
|                  | 87  | MOTP_ASSD_BITE_THR   | 00 = BITE Threshold OFF<br>01 = +/- 20%<br>10 = +/- 40%<br>11 = BITE Threshold OFF                                                                   | read-write<br>conditional |
| 0x24             |     | MOTP_CONFIG_ENG_1    |                                                                                                                                                      |                           |
|                  | 0   | MOTP_OFS_FOC_DISABLE | Disable Fast Offset Cancellation  1 = disable                                                                                                        | read-write<br>conditional |
|                  | 1   | MOTP_OFS_SOC_DISABLE | Disable Slow Offset Cancellation  1 = disable                                                                                                        | read-write conditional    |
|                  | 2   | MOTP_BITE_SIGN_CH1   | BITE Sign Channel 1  1 = add negative sign to signal                                                                                                 | read-write conditional    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 44/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit | Name                    | Description                                                                                                                                                                                                                                                                                                | Access                    |
|------------------|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|                  | 3   | MOTP_BITE_SIGN_CH2      | BITE Sign Channel 2  1 = add negative sign to signal                                                                                                                                                                                                                                                       | read-write<br>conditional |
|                  | 4   | MOTP_SIGN_CH1           | Sign for Channel 1  1 = add negative sign to signal                                                                                                                                                                                                                                                        | read-write conditional    |
|                  | 5   | MOTP_SIGN_CH2           | SIGN for Channel 2  1 = add negative sign to signal                                                                                                                                                                                                                                                        | read-write<br>conditional |
|                  | 6   | MOTP_FOC_MEAN           | Evaluate PAS FOC: 0 = Mean Value;<br>1 = 1 Sample                                                                                                                                                                                                                                                          | read-write conditional    |
|                  | 118 | MOTP_FOC_LIMIT          | Fast Offset Cancellation Limit                                                                                                                                                                                                                                                                             | read-write conditional    |
|                  | 131 | MOTP_ASSD_FLAG_CNT      | ASSD FLG CNT  00 => 1 sample over the threshold leads to flag activation (default)  01 => 2 consecutive samples over the threshold lead to flag activation  10 => 3 consecutive samples over the threshold lead to flag activation  11 => 4 consecutive samples over the threshold lead to flag activation | read-write<br>conditional |
|                  | 14  | MOTP_DC_SOFT_SO_EN      | Daisy Chain Soft-Switch Enable  1 = enable                                                                                                                                                                                                                                                                 | read-write<br>conditional |
|                  | 15  | MOTP_GND_ERR_OV_DISABLE | Disable Ground Overvoltage Detection  1 = disable                                                                                                                                                                                                                                                          | read-write<br>conditional |
| 0x2E             |     | MOTP_CRC_ENG            |                                                                                                                                                                                                                                                                                                            |                           |
|                  | 70  | MOTP_CRC_ENG            | CRC for ENG Bank                                                                                                                                                                                                                                                                                           | read-write conditional    |
|                  | 15  | MOTP_LOCK_BIT_ENG       | Lock Bit of ENG Bank Write once, unlock only in Test Mode                                                                                                                                                                                                                                                  | read-write<br>conditional |
| 0x30             | 1   | MOTP SGB CODE CUSTOM    |                                                                                                                                                                                                                                                                                                            |                           |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 45/ 120 No. 1 279 929 420

| Address<br>(HEX) | Bit      | Name                   | Description              | Access                    |
|------------------|----------|------------------------|--------------------------|---------------------------|
|                  | 110      | MOTP_SGB_CODE_CUSTOMER | Sensor Code Customer     | read-write<br>conditional |
| 0x32             |          | MOTP_SGB_MANU_DATE     |                          |                           |
|                  | 130      | MOTP_SGB_MANU_DATE     | Sensor Manufacture Date  | read-write conditional    |
| 0x34             |          | MOTP_SGB_INFO          |                          |                           |
|                  | 10       | MOTP_SGB_AXIS_CH1      | Sensor Axis Channel 1    | read-write conditional    |
|                  | 32       | MOTP_SGB_AXIS_CH2      | Sensor Axis Channel 2    | read-write conditional    |
|                  | 74       | MOTP_PAS_GEN           | PAS Generation           | read-write conditional    |
|                  | 118      | MOTP_SGB_LINE_NO       | Sensor Line No.          | read-write<br>conditional |
|                  | 151<br>2 | MOTP_SGB_LOT_NO        | Sensor Lot No.           | read-write<br>conditional |
| 0x36             |          | MOTP_SGB_CODE          |                          |                           |
|                  | 70       | MOTP_MANUFACT_CODE     | Manufacture Code         | read-write conditional    |
|                  | 138      | MOTP_SGB_HOUSING_CODE  | Sensor Housing Code      | read-write conditional    |
| 0x38             |          | MOTP_OSZI_FLTCNT       |                          |                           |
|                  | 70       | MOTP_OSZI_FLTCNT       | Oscillator Monitor Limit | read-write conditional    |
| 0х3А             | 1        | MOTP CONFIG PAS        |                          |                           |
|                  | 10       | MOTP_SMA_RANGE         | SMA Range                | read-write conditional    |
|                  | 72       | MOTP_PSI_MODE          | PSI Mode                 | read-write conditional    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 46/ 120 No. 1 279 929 420

V3.2

| Address<br>(HEX) | Bit | Name                | Description                                                                    | Access                    |
|------------------|-----|---------------------|--------------------------------------------------------------------------------|---------------------------|
|                  | 98  | MOTP_FILTER_SETTING | Filter Settings: 00 = 426Hz<br>(Default); 01 = 213Hz;<br>10 = 106Hz; 11 = 53Hz | read-write<br>conditional |
|                  | 11  | MOTP_SAMPLE_TIMING  | Sampling Timing: 0 = after 6μs; 1 = before Data Transmission                   | read-write conditional    |
|                  | 12  | MOTP_SO_TRISTATE_EN | Enable SO Pad Tristate                                                         | read-write conditional    |
| 0x3E             |     | MOTP CRC PAS        |                                                                                |                           |
| ·                | 70  | MOTP_CRC_PAS        | CRC for PAS Bank                                                               | read-write conditional    |
| ·                | 15  | MOTP_LOCK_BIT_PAS   | Lock Bit of PAS Bank Write once, unlock only in Test Mode                      | read-write<br>conditional |

### Configuration Registers:

| Address | Bit | Name             | Description                                                                                                                                      | Access                    | Reset  |
|---------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
| 0x40    |     | CFG_SPI_INIT     |                                                                                                                                                  |                           | 0x0000 |
|         | 30  | CFG_SPI_VOLTAGE  | SPI Init Setting: Protocol/Voltage. Secured by CRC                                                                                               | read-write<br>conditional | 0x0    |
|         | 4   | CFG_SPI_PROTOCOL | Read only. Set automatically by first SPI<br>Protocol Command after Reset.<br>Indicating Bosch SPI ('0') or Open SPI<br>('1').<br>Secured by CRC | read-only                 | 0x0    |
|         | 158 | CFG_CRC          | CRC checksum for all the safety-related registers                                                                                                | read-only                 | 0x0    |
| 0x42    |     | CFG_DEV_ID       |                                                                                                                                                  |                           | 0x0066 |
|         | 150 | CFG_DEV_ID       | Device ID                                                                                                                                        | read-only                 | 0x66   |
| 0x44    |     | CFG_REV_ID       |                                                                                                                                                  |                           |        |
|         | 30  | CFG_MSR          | Metal Fix Revision                                                                                                                               | read-only                 |        |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 47/ 120 No. 1 279 929 420

| Address | Bit | Name                  | Description                                                                            | Access                    | Reset  |
|---------|-----|-----------------------|----------------------------------------------------------------------------------------|---------------------------|--------|
|         | 74  | CFG_SWR               | Full Mask Revision                                                                     | read-only                 |        |
| 0x46    |     | CFG_SID               |                                                                                        |                           | 0x0041 |
|         | 40  | CFG_SID1              | Safety ID1                                                                             | read-write<br>conditional | 0x1    |
|         | 95  | CFG_SID2              | Safety ID2                                                                             | read-write conditional    | 0x2    |
| 0x48    |     | CFG_DATA_ACC_CH1      |                                                                                        |                           |        |
|         | 110 | CFG_DATA_ACC_CH1      | ACC data channel 1                                                                     | read-only                 |        |
| 0x4A    |     | CFG_DATA_ACC_CH2      |                                                                                        |                           |        |
|         | 110 | CFG_DATA_ACC_CH2      | Acc Data Channel 2                                                                     | read-only                 |        |
| 0x4C    |     | CFG_DATA_ACC_CH2_CAPT | Channel 2 Data is captured when the channel 1 is read                                  |                           |        |
|         | 110 | CFG_DATA_ACC_CH2_CAPT | Sensor Data Channel 2 Captured                                                         | read-only                 |        |
| 0x4E    |     | CFG_DATA_ASSD         |                                                                                        |                           |        |
|         | 150 | CFG_DATA_ASSD         | ASSD Data                                                                              | read-only                 |        |
| 0x50    |     | CFG_DATA_ASSD_CAPT    |                                                                                        |                           |        |
|         | 150 | CFG_DATA_ASSD_CAPT    | ASSD Data captured                                                                     | read-only                 |        |
| 0x52    |     | CFG_OFS_CH1           |                                                                                        |                           |        |
|         | 150 | CFG_OFS_CH1           | Raw Offset channel 1                                                                   | read-only                 |        |
| 0x54    |     | CFG_OFS_CH2           |                                                                                        |                           |        |
|         | 150 | CFG_OFS_CH2           | Raw Offset Channel 2                                                                   | read-only                 |        |
| 0x56    |     | CFG_OFS_ASSD          |                                                                                        |                           |        |
|         | 150 | CFG_OFS_ASSD          | Raw Offset Channel ASSD                                                                | read-only                 |        |
| 0x58    |     | CFG_OFFSET_CONFIG     |                                                                                        |                           | 0x0000 |
|         | 10  | CFG_OC_CH1            | Settings for offset cancellation channel  1  0: offset cancellation channel 1 switched | read-write conditional    | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 48/ 120 No. 1 279 929 420

| ess | Bit  | Name              | Description                                                                                                                                                                                                                                                                             | Access                    | Reset |
|-----|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|
|     |      |                   | off (default) 1: 1LSB/s slow offset cancellation channel 1 switched on 2: 1LSB/21s slow offset cancellation channel 1 switched on 3: fast offset cancellation channel 1 switched on secured by CRC                                                                                      |                           |       |
|     | 42   | CFG_OC_LENGTH_CH1 | 2^n offset cancellation steps 0 (000): 64 samples (Default) 1 (001): 128 samples 2 (010): 256 samples 3 (011): 512 samples 4 (100): 1024 samples 5-7 (101,110,111): 64 samples (default) (in Open SPI RE flag) secured by CRC                                                           | read-write<br>conditional | 0x0   |
|     | 65   | CFG_OC_CH2        | Settings for offset cancellation channel 2 0: offset cancellation channel 2 switched off (default) 1: 1LSB/s slow offset cancellation channel 2 switched on 2: 1LSB/21s slow offset cancellation channel 2 switched on 3: fast offset cancellation channel 2 switched on secured by CRC | read-write<br>conditional | 0x0   |
|     | 97   | CFG_OC_LENGTH_CH2 | 2^n offset cancellation steps 0 (000): 64 samples (Default) 1 (001): 128 samples 2 (010): 256 samples 3 (011): 512 samples 4 (100): 1024 samples 5-7 (101,110,111): 64 samples (default) (in Open SPI RE flag) secured by CRC                                                           | read-write<br>conditional | 0x0   |
|     | 1110 | CFG_OC_ASSD       | Settings for offset cancellation channel ASSD secured by CRC                                                                                                                                                                                                                            | read-write<br>conditional | 0x0   |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 49/ 120 No. 1 279 929 420

| Address | Bit | Name                  | Description                                                       | Access                 | Reset  |
|---------|-----|-----------------------|-------------------------------------------------------------------|------------------------|--------|
|         |     |                       | Value Name Description                                            |                        |        |
|         |     |                       | offset cancellation  O OC_OFF channel ASSD switched off (default) |                        |        |
|         |     |                       | slow offset  1 OC_SLOW cancellation channel  ASSD switched on     |                        |        |
|         |     |                       | fast offset  3 OC_FAST cancellation channel     ASSD switched on  |                        |        |
| 0x5A    |     | CFG_CLK_CNT           |                                                                   |                        | 0x0000 |
|         | 150 | CFG_CLK_CNT           | Clock Counter 16 bits                                             | read-only              | 0x0    |
| 0x5C    |     | CFG_CLK_CNT_MIN       |                                                                   |                        | 0x0000 |
|         | 150 | CFG_CLK_CNT_LIMIT_MIN | Clock Counter Limit Min                                           | read-write conditional | 0x0    |
| 0x5E    |     | CFG CLK CNT MAX       |                                                                   |                        | 0xFFFF |
|         | 150 | CFG_CLK_CNT_LIMIT_MAX | Clock Counter Limit Max                                           | read-write conditional | 0xffff |
| 0x60    |     | CFG CLK CNT_FLTCNT    |                                                                   |                        | 0x00FF |
|         | 70  | CFG_CLK_CNT_FLTCNT    | Clock Counter Fault Threshold                                     | read-write conditional | 0xff   |
| 0x62    |     | CFG_SBITE_MODE        |                                                                   |                        | 0x0000 |
|         | 10  | CFG_TMD1              | BITE Test Mode Ch1                                                | read-write conditional | 0x0    |
|         |     |                       | Value Name Description                                            |                        |        |
|         |     |                       | 0 CH1_OFF BITE off (default)                                      |                        |        |
|         |     |                       | 1 CH1_NEG neg. BITE for channel 1                                 |                        |        |
|         |     |                       | 2 CH1_POS pos. BITE for channel                                   |                        |        |
|         | 32  | CFG_TMD2              | BITE Test Mode Ch2                                                | read-write conditional | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 50/ 120 No. 1 279 929 420

| Address | Bit | Name                | Description                                                                        | Access                 | Reset  |
|---------|-----|---------------------|------------------------------------------------------------------------------------|------------------------|--------|
|         |     |                     | Value Name Description                                                             |                        |        |
|         |     |                     | 0 CH2_OFF BITE off (default)                                                       |                        |        |
|         |     |                     | 1 CH2_NEG neg. BITE for channel 2                                                  |                        |        |
|         |     |                     | 2 CH2_POS pos. BITE for channel 2                                                  |                        |        |
|         | 54  | CFG_TMDASSD         | BITE Test Mode Channel ASSD                                                        | read-write conditional | 0x0    |
|         |     |                     | Value Name Description                                                             |                        |        |
|         |     |                     | 0 ASSD_OFF BITE off (default)                                                      |                        |        |
|         |     |                     | neg. BITE for channel  1 ASSD_NEG ASSD                                             |                        |        |
|         |     |                     | pos. BITE for channel 2 ASSD_POS ASSD                                              |                        |        |
| 0x64    |     | CFG_MONITOR_FLAG_1  |                                                                                    |                        | 0x0000 |
|         | 0   | CFG_F_OC1           | Offset Cancellation Channel 1 out of limit                                         | read-only              | 0x0    |
|         | 1   | CFG_F_OC2           | Offset Cancellation Channel 2 out of limit                                         | read-only              | 0x0    |
|         | 4   | CFG_F_NOCLK         | clock of on-chip oscillator is absent                                              | read-only              | 0x0    |
|         | 5   | CFG_F_OSC           | oscillator frequency out of range                                                  | read-only              | 0x0    |
|         | 6   | CFG_F_OTP           | OTP check error, CRC Error.                                                        | read-only              | 0x0    |
|         | 7   | CFG_F_LOCK          | OTP lock bit not set (including all lock bits)                                     | read-only              | 0x0    |
|         | 9   | CFG_F_EXTM          | Ext Mode: extended mode for production relevant tests (fault grade Coverage mode). | read-only              | 0x0    |
|         | 10  | CFG_F_SOC1_INACTIVE | SOC for channel 1 not active                                                       | read-only              | 0x0    |
|         | 11  | CFG_F_SOC2_INACTIVE | SOC for channel 2 not active                                                       | read-only              | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 51/ 120 No. 1 279 929 420

| Address | Bit | Name               | Description                                                                                                | Access                    | Reset  |
|---------|-----|--------------------|------------------------------------------------------------------------------------------------------------|---------------------------|--------|
|         | 12  | CFG_F_CCUT         | C_Cut Function Triggered                                                                                   | read-only                 | 0x0    |
|         | 13  | CFG_ASSD_ERR       | ASSD error                                                                                                 | read-only                 | 0x0    |
|         | 14  | CFG_F_ME           | Mirror Error (Memory Error in Open SPI)                                                                    | read-only                 | 0x0    |
| 0x66    |     | CFG_MONITOR_FLAG_2 |                                                                                                            |                           | 0x0000 |
|         | 0   | CFG_F_EOP          | end of programming                                                                                         | read-only                 | 0x0    |
|         | 1   | CFG_F_UVS          | Low Voltage Detected at VDD                                                                                | read-only                 | 0x0    |
|         | 2   | CFG_F_UVSI         | Low Voltage Detected at VDDI                                                                               | read-only                 | 0x0    |
|         | 3   | CFG_F_UVA          | Low Voltage Detected at AVDD                                                                               | read-only                 | 0x0    |
|         | 4   | CFG_F_GND_ERR      | GND loss detected                                                                                          | read-only                 | 0x0    |
|         | 5   | CFG_F_OCASSD       | Offset Cancellation Channel ASSD out of limit                                                              | read-only                 | 0x0    |
|         | 8   | CFG_FOC_BUSY_CH1   | Channel 1 Fast Offset Busy                                                                                 | read-only                 | 0x0    |
|         | 9   | CFG_FOC_BUSY_CH2   | Channel 2 Fast Offset Busy                                                                                 | read-only                 | 0x0    |
|         | 10  | CFG_FOC_BUSY_ASSD  | Offset Cancellation Channel ASSD busy                                                                      | read-only                 | 0x0    |
| 0x68    |     | CFG_CONFIG_1       |                                                                                                            |                           | 0x0010 |
|         | 10  | CFG_FILTER_CH1     | Filter Settings for Ch1:<br>00 = 426Hz (Default)<br>01 = 213Hz<br>10 = 106Hz<br>11 = 53H<br>Secured by CRC | read-write<br>conditional | 0x0    |
|         | 32  | CFG_FILTER_CH2     | Filter settings for CH2.  00 = 426Hz (Default)  01 = 213Hz  10 = 106Hz  11 = 53H  Secured by CRC           | read-write<br>conditional | 0x0    |
|         | 4   | CFG_ASSD_EN        | ASSD Enable<br>Secured by CRC                                                                              | read-write conditional    | 0x1    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 52/ 120 No. 1 279 929 420

| Address | Bit | Name                  | Description                                                                                                              | Access                    | Reset  |
|---------|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
|         | 5   | CFG_C_CUT_TRIGGER     | Triggers C_Cut_START Detection (automatically cleared)                                                                   | read-write<br>conditional | 0x0    |
|         | 76  | CFG_OSCM              | OSC Monitoring Mode                                                                                                      | read-write<br>conditional | 0x0    |
|         |     |                       | Value Name Description                                                                                                   |                           |        |
|         |     |                       | 00 = clock counter running and readable, 0 MODE1 disable clock counter register and oscillator monitoring flag (default) |                           |        |
|         |     |                       | 01 = enable clock  1 MODE2 counter register, disable oscillator monitoring flag                                          |                           |        |
|         |     |                       | 3 MODE3 counter register and oscillator monitoring flag                                                                  |                           |        |
| 0x6A    |     | CFG_CONFIG_2          |                                                                                                                          |                           | 0x0300 |
|         | 70  | CFG_ARMING_TH         | Arming threshold<br>Secured by CRC                                                                                       | read-write conditional    | 0x0    |
|         | 98  | CFG_ARMING_SAMPLE_CNT | counter for number of arming samples +                                                                                   | read-write<br>conditional | 0x3    |
| 0x6E    |     | CFG_SOFTRESET         |                                                                                                                          |                           | 0x0000 |
|         | 70  | CFG_SOFTRESET         | Soft Reset is triggered by 2xwriting this address                                                                        | read-write                | 0x0    |
| 0x70    |     | CFG_EOP_EN            |                                                                                                                          |                           | 0x0000 |
|         | 0   | CFG_EOP_EN            | locking bit, after EOP_EN=1 only read commands allowed, also DEMAND_SOFT_RESET                                           | read-write<br>conditional | 0x0    |
| 0x72    |     | CFG_EXT_MODE          |                                                                                                                          |                           | 0x0000 |
|         | 0   | CFG_EXT_M             | Activate Extended Mode                                                                                                   | read-write<br>conditional | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 53/ 120 No. 1 279 929 420

| Address | Bit | Name                 | Description                                  | Access                    | Reset  |
|---------|-----|----------------------|----------------------------------------------|---------------------------|--------|
|         | 71  | CFG_MAGIC_CODE_7B    | Magic Code 7B to enter Extended Mode         | read-write<br>conditional | 0x0    |
|         | 8   | CFG_EXT_TM           | Activate Extended Test Mode                  | read-write conditional    | 0x0    |
|         | 159 | CFG_MAGIC_CODE_5C    | Magic Code 5C to enter Extended TEST<br>Mode | read-write<br>conditional | 0x0    |
| 0x74    |     | CFG_TEST_CONFIG1     |                                              |                           | 0x0000 |
|         | 0   | CFG_PD_SD            | combined power down for all 3 Frontend       | read-write<br>conditional | 0x0    |
|         | 1   | CFG_PD_SGND          | power down signal ground                     | read-write conditional    | 0x0    |
|         | 2   | CFG_PD_OSC           | power down oscillator                        | read-write conditional    | 0x0    |
|         | 3   | CFG_PD_PSI           | power down PSI-Interface                     | read-write<br>conditional | 0x0    |
|         | 4   | CFG_PD_REG_BITE      | power down BITE regulator                    | read-write<br>conditional | 0x0    |
|         | 5   | CFG_PD_BG            | power down Bandgap                           | read-write<br>conditional | 0x0    |
|         | 6   | CFG_PD_BG_MON        | power down Monitor Bandgap                   | read-write<br>conditional | 0x0    |
|         | 7   | CFG_PD_IREF          | power down current reference                 | read-write<br>conditional | 0x0    |
|         | 8   | CFG_PD_PREREG        | power down pre-regulator                     | read-write conditional    | 0x0    |
|         | 9   | CFG_PD_AVDD          | power down analog-regulator (AVDD)           | read-write conditional    | 0x0    |
|         | 10  | CFG_PD_DVDD          | power down digital-regulator (DVDD)          | read-write conditional    | 0x0    |
|         | 11  | CFG_PD_GNDBREAK      | power down ground breakdown detection        | read-write<br>conditional | 0x0    |
|         | 12  | CFG_PD_POR18         | power down POR-1.8V                          | read-write<br>conditional | 0x0    |
|         | 13  | CFG_PD_POR33         | power down POR 3.3V                          | read-write<br>conditional | 0x0    |
|         | 14  | CFG_PD_VMON_3V3_VDDI | power down voltage monitor at VDDI           | read-write conditional    | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 54/ 120 No. 1 279 929 420

| Address | Bit  | Name                 | Description                                                                                                                                         | Access                    | Reset  |
|---------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
|         | 15   | CFG_PD_VMON_PREREG   | power down voltage monitor at VDD                                                                                                                   | read-write conditional    | 0x0    |
| 0x76    |      | CFG_TEST_CONFIG2     |                                                                                                                                                     |                           | 0x0000 |
|         | 0    | CFG_PD_VMON_1V8_AVDD | Power down voltage monitor at AVDD                                                                                                                  | read-write conditional    | 0x0    |
|         | 1    | CFG_PD_VMON_1V8_DVDD | power down voltage monitor at DVDD                                                                                                                  | read-write<br>conditional | 0x0    |
|         | 32   | CFG_TMSD_CH1         | TMSD Channel 1                                                                                                                                      | read-write conditional    | 0x0    |
|         | 54   | CFG_TMSD_CH2         | TMSD Channel 2                                                                                                                                      | read-write conditional    | 0x0    |
|         | 118  | CFG_TMUX_ATEST       | Configure analog test Mux, 0000 = No<br>Internal Signal multiplexed on<br>ANATEST_EWS or SO pin                                                     | read-write<br>conditional | 0x0    |
|         | 12   | CFG_TMUX_ATEST_EN    | Enable analog test MUXon SO pin                                                                                                                     | read-write conditional    | 0x0    |
| 0x78    |      | CFG_TEST_CONFIG3     |                                                                                                                                                     |                           | 0x0000 |
|         | 1    | CFG_PAS2ONE          | Enable PAS2ONE test                                                                                                                                 | read-write conditional    | 0x0    |
|         | 2    | CFG_PAS2ZERO         | Enable PAS2ZERO test                                                                                                                                | read-write conditional    | 0x0    |
|         | 3    | CFG_PSI_EN_IPOL      | Enable IPOL                                                                                                                                         | read-write conditional    | 0x0    |
|         | 4    | CFG_TM_CM_SW         | CM Switch                                                                                                                                           | read-write conditional    | 0x0    |
|         | 5    | CFG_SO_TSTOUT_EN     | enable digital test-output at SO (1= MUX signal selected by CFG_TMUX_DTEST_SO to SO, 0 = normal SO function)                                        | read-write<br>conditional | 0x0    |
|         | 106  | CFG_TMUX_DTEST_SO    | configure digital test MUX                                                                                                                          | read-write conditional    | 0x0    |
|         | 1411 | CFG_MASK_FLAGS       | Mask voltage Monitor flags, POR-flags,<br>GND-break flag.<br>Combination b#1111 masks all flags,<br>other combinations mask only 1 specific<br>flag | read-write<br>conditional | 0x0    |
|         | 15   | CFG_EWS_START_PSI    | enable start_psi                                                                                                                                    | read-write conditional    | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 55/ 120 No. 1 279 929 420

| Address | Bit  | Name                 | Description                                                                                                                                                                                                             | Access                    | Reset  |
|---------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
| 0x7A    |      | CFG_MONITOR_DATA     |                                                                                                                                                                                                                         |                           | 0x0000 |
|         | 150  | CFG_MON_DATA         | Signal Path Output Monitor Port controlled by register CFG_MONITOR_DATA_MUX                                                                                                                                             | read-only                 | 0x0    |
| 0x7C    |      | CFG_TEST_CONFIG4     |                                                                                                                                                                                                                         |                           | 0x0000 |
|         | 20   | CFG_MON_DATA_MUX     | Multiplexor Control for Monitor Data<br>Register:<br>000 : Decimation output channel 1<br>001 : Decimation output channel 2<br>010 : Decimation output ASSD<br>011 : FIR output channel 1<br>100 : FIR output channel 2 | read-write<br>conditional | 0x0    |
|         | 3    | OSC_CLKOFF           | Switch off OSC clock generation in analog                                                                                                                                                                               | read-write<br>conditional | 0x0    |
|         | 4    | OSC_TESTVREFD        | Enable DAC-Output of oscillator                                                                                                                                                                                         | read-write<br>conditional | 0x0    |
|         | 5    | OSC_CHOPDISABLE      | Disable OSC chopper                                                                                                                                                                                                     | read-write conditional    | 0x0    |
|         | 6    | SCREEN_PSI           | enable PSI screening                                                                                                                                                                                                    | read-write conditional    | 0x0    |
|         | 7    | ICOMP_EN             | MUX I <sub>comp</sub> from PSI to ANATEST                                                                                                                                                                               | read-write conditional    | 0x0    |
|         | 8    | SCREEN_PREREG        | screen pre-regulator                                                                                                                                                                                                    | read-write conditional    | 0x0    |
|         | 9    | TST_VBOXLO           | VBOX Low Test for POR18                                                                                                                                                                                                 | read-write<br>conditional | 0x0    |
|         | 10   | PU_DISABLE           | Pull-Up disable for CSB, SCK, SI                                                                                                                                                                                        | read-write conditional    | 0x0    |
|         | 1511 | CFG_TMUX_DTEST_EWS   | TMUX for Digital Test EWS                                                                                                                                                                                               | read-write conditional    | 0x0    |
| 0x7E    |      | CFG_TEST_CONFIG5     |                                                                                                                                                                                                                         |                           | 0x0000 |
|         | 0    | CFG_PSI_SM_EN        | Activate service mode                                                                                                                                                                                                   | read-write conditional    | 0x0    |
|         | 1    | CFG_PSI_SM_88KHZ_CH1 | Activate service mode 8.8kHz for channel 1                                                                                                                                                                              | read-write<br>conditional | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 56/ 120 No. 1 279 929 420

V3.2

| Address | Bit | Name                       | Description                                                                                                 | Access                    | Reset |
|---------|-----|----------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------|-------|
|         | 2   | CFG_PSI_SM_88KHZ_CH2       | Activate service mode 8.8kHz for channel 2                                                                  | read-write<br>conditional | 0x0   |
|         | 3   | CFG_PSI_SM_44KHZ_CH1       | Activate service mode 4.4kHz for channel 1                                                                  | read-write conditional    | 0x0   |
|         | 4   | CFG_PSI_SM_44KHZ_CH2       | Activate service mode 4.4kHz for channel 2                                                                  | read-write conditional    | 0x0   |
|         | 5   | CFG_PSI_TRIGGER_MULTI_READ | Trigger PSI Multi-read transfer if '1' (will<br>be automatically reset internally after<br>multi read done) | read-write conditional    | 0x0   |
|         | 6   | CFG_PSI_SLOW_EN            | activates slow service mode (only possible if service mode is still inactive)                               | read-write conditional    | 0x0   |

### OTP-Control-Registers:

| Address | Bit | Name            | Description                                                                                                                                                            | Access                    | Reset  |
|---------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
| 0x80    |     | OTP_WRITE_DATA  |                                                                                                                                                                        |                           | 0x0000 |
|         | 150 | OTP_WDATA       | write data for OTP programming access (programming based on OTP_SADDR will be triggered with write to this register)                                                   | read-write<br>conditional | 0x0    |
| 0x82    |     | OTP_READ_DATA   |                                                                                                                                                                        |                           | 0x0000 |
|         | 150 | OTP_RDATA       | OTP read data (OTP read based on OTP_SADDR will be triggered with read access to this register, OTP data will be available in a second read after OTP_BUSY_RD is zero) | read-only<br>conditional  | 0x0    |
| 0x84    |     | OTP_ADDRESS     |                                                                                                                                                                        |                           | 0x0000 |
|         | 50  | OTP_SADDR       | Start address for OTP read/program access                                                                                                                              | read-write conditional    | 0x0    |
| 0x86    |     | OTP_CONTROL     |                                                                                                                                                                        |                           | 0x0007 |
|         | 0   | OTP_LOW_BYTE_EN | low byte will be programmed during OTP program access if '1'                                                                                                           | read-write conditional    | 0x1    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 57/ 120 No. 1 279 929 420

| Address | Bit | Name                 | Description                                                                                                                                                                                                 | Access                 | Reset  |
|---------|-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|
|         | 1   | OTP_HIGH_BYTE_EN     | high byte will be programmed during OTP program access if '1'                                                                                                                                               | read-write conditional | 0x1    |
|         | 2   | OTP_PROG_EN          | OTP programming access allowed if '1'                                                                                                                                                                       | read-write conditional | 0x1    |
|         | 3   | OTP_MASK_CRC         | mask OTP CRC failure status if '1'                                                                                                                                                                          | read-write conditional | 0x0    |
|         | 4   | OTP_VPROG_ENA        | Explicit setting of VPROG_ENA if '1'                                                                                                                                                                        | read-write conditional | 0x0    |
| 0x88    |     | OTP_MARGIN_CONTROL   |                                                                                                                                                                                                             |                        | 0x0000 |
|         | 0   | OTP_IREF_TEST        | IREF test on if '1'                                                                                                                                                                                         | read-write conditional | 0x0    |
|         | 1   | OTP_MARGIN_PWD_B     | IREF external mode enabled if '1'                                                                                                                                                                           | read-write conditional | 0x0    |
|         | 42  | OTP_MARGIN_READ_MODE | Margin read mode configuration bits (2:0)                                                                                                                                                                   | read-write conditional | 0x0    |
|         | 5   | OTP_ALL_WL_ON        | All 'wordline on' enabled if '1'                                                                                                                                                                            | read-write conditional | 0x0    |
|         | 6   | OTP_ALL_WL_OFF       | All 'wordline off' enabled if '1'                                                                                                                                                                           | read-write conditional | 0x0    |
|         | 158 | OTP_MARGIN_SEL       | Margin module I-DAC control bits (7:0)                                                                                                                                                                      | read-write conditional | 0x0    |
| 0x8A    |     | OTP_STATUS           |                                                                                                                                                                                                             |                        | 0x0000 |
|         | 0   | OTP_BUSY_RD          | Status: ongoing OTP read access if '1'                                                                                                                                                                      | read-only              | 0x0    |
|         | 1   | OTP_BUSY_WR          | Status: ongoing OTP programming access if '1'                                                                                                                                                               | read-only              | 0x0    |
|         | 2   | OTP_PROG_ERR         | Status: OTP programming access failed if '1' (locked region or programming not allowed due to OTP_PROG_EN=0 or VPROG is not ok) This flag will be reset with a new programming trigger (write to OTP_WDATA) | read-only              | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 58/ 120 No. 1 279 929 420

| Address | Bit  | Name               | Description                                                           | Access                 | Reset  |
|---------|------|--------------------|-----------------------------------------------------------------------|------------------------|--------|
|         | 3    | OTP_WRITE_ERR      | Status: OTP program access triggered while OTP busy if '1'            | read-only              | 0x0    |
|         | 4    | OTP_READ_ERR       | Status: OTP read access triggered while OTP busy if '1'               | read-only              | 0x0    |
|         | 5    | BL_BUSY            | Status: ongoing Bootloader transaction if '1'                         | read-only              | 0x0    |
|         | 6    | BL_READ_DONE       | Status: Bootloader transfer from OTP to shadow registers done, if '1' | read-only              | 0x0    |
|         | 7    | MOTP_CRC_ASIC_ERR  | CRC status of ASIC region, failure if bit is set                      | read-only              | 0x0    |
|         | 8    | MOTP_CRC_SMA_ERR   | CRC status of SMA region, failure if bit is set                       | read-only              | 0x0    |
|         | 9    | MOTP_CRC_ENG_ERR   | CRC status of ENG region, failure if bit is set                       | read-only              | 0x0    |
|         | 10   | MOTP_CRC_PAS_ERR   | CRC status of PAS region, failure if bit is set                       | read-only              | 0x0    |
| 0x8C    |      | OTP_TIMING1        |                                                                       |                        | 0x0601 |
|         | 30   | TWHC_READ          | OTP_EN pulse read high time (in system cycles+1)                      | read-write conditional | 0x1    |
|         | 74   | TWLC_READ          | OTP_EN pulse read low time (in system cycles+1)                       | read-write conditional | 0x0    |
|         | 118  | TWLC_PROG          | OTP_EN pulse low time for prog (in system cycles+1)                   | read-write conditional | 0x6    |
|         | 1512 | TSU_PROG           | PROG setup before OTP_EN (in system cycles+1)                         | read-write conditional | 0x0    |
| 0x8E    |      | OTP_TIMING2        |                                                                       |                        | 0x0708 |
|         | 150  | TWHC_PROG          | OTP_EN pulse high time for prog (in system cycles+1)                  | read-write conditional | 0x708  |
| 0x90    |      | BOOTLOADER_ADDRESS |                                                                       |                        | 0x3E00 |
|         | 50   | BL_SADDR           | Start address for bootloading read/program access                     | read-write conditional | 0x0    |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 59/ 120 No. 1 279 929 420

V3.2

| Address | Bit | Name               | Description                                                             | Access                    | Reset  |
|---------|-----|--------------------|-------------------------------------------------------------------------|---------------------------|--------|
|         | 138 | BL_EADDR           | End address for bootloading read/program access                         | read-write conditional    | 0x3e   |
| 0x92    |     | BOOTLOADER_CONTROL |                                                                         |                           | 0x0000 |
|         | 0   | BL_START_PROG      | Start Bootloader controlled OTP programming if '1'                      | read-write conditional    | 0x0    |
|         | 1   | BL_START_READ      | Start Bootloader controlled OTP transfer into shadow registers if '1'   | read-write<br>conditional | 0x0    |
|         | 2   | BL_MOTP_CALC_CRC   | Recalculate MOTP CRC entries if '1' (based on shadow register contents) | read-write<br>conditional | 0x0    |
|         | 118 | BL_IGNORE_REGIONS  | ignore corresponding lockbit regions during OTP program access if '1'   | read-write conditional    | 0x0    |
|         | 12  | BL_BYPASS_CALC_CRC | Bypass programming of calculated CRC if '1' (use shadow register CRC)   | read-write<br>conditional | 0x0    |

### 3.1.7 Access Restrictions

#### **Normal Mode**

MOTP (0x00 - 0x3e) r (no access if EOP\_EN01)

CFG (0x40 - 0x72) r/w (r if EOP\_EN=1, except 0x6e Soft Reset)

CFG (0x74 - 0x7e) no access

OTP-CTRL (0x80 - 0x92) no access

### **Extended Mode**

MOTP (0x00 - 0x3e) r/w

CFG (0x40 - 0x72) r/w

CFG (0x74 - 0x7e) r

OTP-CTRL (0x80 - 0x92) r/w

### 3.2 Configuration Registers

### 3.2.1 Safety-Relevant-Configuration-Registers

The configuration registers can be configured by SPI.

To make sure the safety related data in the configuration registers are not corrupt during operation, they are secured by CRC.

The CRC-checksum is stored in 'CFG\_CRC'.



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 60/ 120 No. 1 279 929 420

V3.2

The CRC will be updated if any of the safety related data is re-configured via SPI.

An error flag 'CFG\_F\_ME' / ME-Flag is set if the CRC check of the safety related configuration registers fails.

### List of configuration data secured by CRC

CFG\_SPI\_VOLTAGE

CFG\_SPI\_PROTOCOL

CFG\_OC\_CH1

CFG\_OC\_LENGTH\_CH1

CFG\_OC\_CH2

CFG\_OC\_LENGTH\_CH2

CFG\_OC\_ASSD

CFG\_FILTER\_CH1

CFG\_FILTER\_CH2

CFG\_ARMING\_TH

CFG\_ARMING\_SAMPLE\_CNT

 $\mathsf{CFG}\_\mathsf{ASSD}\_\mathsf{EN}$ 

#### **CRC-Parameters**

31 CRC-relevant data bits

8 CRC-bits

Polynomial =  $0x97 (x^8 + x^5 + x^3 + x^2 + x + 1)$ 

Initial value = 0xFF



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 61/ 120 No. 1 279 929 420

V3.2

#### 4 Communication Interface

### 4.1 Hardware Layer

The SMA660 provides a bi-directional 3.3V/5V serial peripheral interface (SPI) for communication with the ECU via a 32 bit data word size. The sensor always operates in slave mode whereas the microcontroller unit (MCU) provides the master function. The interface consists of 4 ports as shown below:



**Serial clock (SCK):** Input for master clock signal. This clock determines the speed of data transfer and all receiving and sending is done synchronous to this clock.

**Chip Select (CSB):** CSB activates the SPI interface. As long as CSB is high, the IC does not accept the clock signal or data and the output SO is in high impedance. Whenever CSB is in a low logic state, data can be transferred form the microcontroller and vice versa.

**Serial Input (MOSI):** Data input is latched synchronized by SCK clock.

**Serial Output (MISO):** Data output is set synchronized by SCK clock.

#### 4.2 SPI Protocol

It is possible to choose between two SPI protocols, the Open SPI protocol, see chapter 4.7, and the Bosch SPI protocol, see chapter 4.8.

The Bosch SPI protocol is an in-frame protocol whereas the Open SPI protocol is an off-frame protocol. The selection is carried out via a SPI command, see chapter 4.3.1.

Any "-"in MOSI corresponds to a "don't-care-bit", i.e. it can be arbitrary chosen without any effect on the sensor. In MISO it corresponds to high impendency SO status.

#### 4.3 Power-on Phase to normal Operation



## Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 62/ 120 No. 1 279 929 420

V3.2

#### 4.3.1 Selection of SPI

After release of the automatic power-on reset circuit, the SPI protocol (either Bosch or Open SPI) is selected by an initial SPI command sent by the master. Two SPI SI registers are listening to MO (master out): One SI register 'MOSI1' operating in Open SPI mode, the other SI register 'MOSI2' in RB SPI mode. For each protocol, the selection command is defined as described in the following.

Sensor resumes in Open SPI mode and deactivates the MOSI2 register only after receiving:

| PRO | T_SEI |   | tocol : | selecti | ion to | switcl | h betv | veen E | Bosch | SPI) | "FF0 | OFF00 | " and | Open | SPI) | ("00FI | F00FF | " |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|-----|-------|---|---------|---------|--------|--------|--------|--------|-------|------|------|-------|-------|------|------|--------|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| SI  | 0     | 0 | 0       | 0       | 0      | 0      | 0      | 0      | 1     | 1    | 1    | 1     | 1     | 1    | 1    | 1      | 0     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| SO  | -     | - | -       | -       | -      | -      | -      | -      | -     | -    | -    | -     | -     | -    | -    | -      | -     | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |

Sensor resumes in RB SPI mode and deactivates the MOSI1 register only after receiving:

| PROT | SE |   | tocol | select | ion to | switc | h betv | ween | Bosch | SPI) | ("FF0 | OFF00 | " and | Open | SPI | X"00F | F00FF | " |     |     |   |   |   |   |   |   |   |   |   |   |   |   |
|------|----|---|-------|--------|--------|-------|--------|------|-------|------|-------|-------|-------|------|-----|-------|-------|---|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|
| SI   |    | 1 | 1     | 1      | 1      | 1     | 1      | 1    | 0     | 0    | 0     | 0     | 0     | 0    | 0   | 0     | 1     | 1 | 1   | 1   | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SO   | *  | - | -     | -      | *      | -     | -      |      | -     | -    | -     | -     | -     | -    | +   |       | *     | - | (5) | (6) |   | - | - | * | + | - | - |   | - | - |   | - |

The sensor resumes its operation in Open SPI mode only upon receiving the Open SPI selection key in the Open SPI SI register. This ensures that by the Open SPI key cannot be interpreted as RB SPI key by the RB SPI SI register.

Immediately after SPI selection the sensor is waiting for the voltage mode selection. Every other command will be ignored (SO stays on high impedance state)

The selected protocol can only be changed after a hard reset.

### 4.3.2 Voltage mode selection

The SMA660 supports different voltage modes (voltages of sensor supply and SPI). Voltage mode selection command has to be sent as second command after protocol selection. SO pin stays high impedance until the voltage mode is selected.

The selected mode can only be changed after a hard reset.

Available modes are:

- 0010: Supply = 6.7V; SPI = 3.3V
- 0100: Supply = 5V; SPI = 5V
- 1000: Supply = 3.3V; SPI = 3.3V

Remark: The 6.7 V mode should not to be used in Open SPI for safety relevant application without explicit handling of GND pin loss behaviour in algorithm (monitor detection efficiency of ~5% per CSB low phase).

#### 4.3.3 Test Phase

Offset cancellation:

- The command Demand\_Offset\_Cancelation is only accepted before EOP.
- The FOC has to be actively triggered by SPI Command.
- Retriggering of FOC is possible. After FOC is finished the fields OFF1 and OFF2
   (DEMAND\_OFFSET\_CANCELLATION) must be reset to 0 explicitly before restarting FOC. There is no automatically reset implemented for OFF1 and OFF2.
- If SOC is needed it must be triggered manually before EOP.

### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 63/ 120 No. 1 279 929 420

V3.2

- If SOC is triggered, the number of samples (OC length 1 & 2) must be kept the same as in previous FOC command. OC length 1 & 2 shall only be changed in combination with retriggering of FOC (otherwise consequence would be an offset jump)
- FOC and SOC are not possible at the same time.
- Deactivation of SOC and triggering of FOC is possible within the same command.
- FOC cannot be deactivated manually.
- FOC cannot be triggered during active selftest

(Default = FOC/SOC deactivated; OC-length 64 steps)

#### Self test:

- The initial self test value is saved in the OTP at Robert Bosch end-of-line and can be read with the "RD\_BITE" commands.
- It is possible to set the self test setup for both channels simultaneously
- FOC and SOC shall be deactivated before triggering self test.
- Self test cannot be activated during active SOC or FOC

(Default = self test deactivated)

### 4.3.4 Configuration

### Automatic system clock monitoring:

- This feature can be configured by setting the OSCM-field in the config1 register with the "WR\_CONFIG\_1" command
  - "00" = clock counter is reset with an overflow; OSC-flag is deactivated
  - "01" = clock counter is active → Clock counter value is latched and clock counter is reset after each RD\_SENSOR\_DATA\_CH1 request; OSC-flag is deactivated
  - "11" = clock counter is active → Clock counter value is latched and clock counter is reset after each RD\_SENSOR\_DATA\_CH1 request; OSC-flag is activated

(Default = "00")

• The number of clock failures detected in row that are necessary to get a clock counter error can be set with the "WR\_CLOCK\_COUNTER\_FLTCNT" command

(Default = 255)

Set the maximum and minimum value of the clock counter with the
 "WR\_CLOCK\_COUNTER\_MAX" and the "WR\_CLOCK\_COUNTER\_MIN" command
 → considering the maximum and minimum time between two "RD\_SENSOR\_DATA\_CH1"
 requests and the tolerance of the clock counter

(Default "WR\_CLOCK\_COUNTER\_MAX" = max value; default "WR\_CLOCK\_COUNTER\_MIN" = min value)

#### **Initial C-loss detection:**



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 64/ 120 No. 1 279 929 420

V3.2

 The initial C-loss detection can be activated with the "WR\_CONFIG\_1" command (default = switched off).

In order to detect the loss of the VDDI capacitor, the discharging behaviour of the capacitor is monitored: If the capacitor is present, discharging will be slowly, whereas an absent capacitor causes a quick voltage drop. For this the VDDI regulator output is switched off and the VDDI capacitor will discharge. If a C-loss is detected the sensor goes to a reset.

Please note, that the C-loss detection only works for the 5V & 6.7V mode (not 3.3V mode).

#### **Arming pin configuration:**

- The arming pin can be activated with the "WR\_CONFIG\_2" command by setting a non-zero Arming threshold (default = 0 → switched off).
- The sample threshold can be set by "Sample Threshold" bits (default = 0 → one sample above threshold triggers Arming pin with next read sensor data command).

#### FIR Filter configuration:

The FIR filter 3-db frequency is programmed per default at 426 Hz. It can be also selected as 213Hz, 107 Hz or 53 Hz. For selection of FIR filter frequency see command "WR\_CONFIG\_1" in section 4.7.5.23(Open SPI) and 4.8.5.26 (Bosch SPI).

All other parameters are only guaranteed for the FIR Filter setting of 426 Hz.

### 4.3.5 Switch to normal operation

After the "END\_OF\_PROG" command has been sent to the SMA, only read access to the configuration and test registers is possible. The only allowed write access is the "DEMAND\_SOFT\_RESET" command.

|                      |      | protocol<br>ection |      | PI voltage | befoi | re EOP | afte | r EOP |
|----------------------|------|--------------------|------|------------|-------|--------|------|-------|
| Command              | Read | Write              | Read | Write      | Read  | Write  | Read | Write |
| PROT_SEL             | ×    | ✓                  | ×    | ×          | ×     | ×      | ×    | ×     |
| PROG_MODE            | ×    | ×                  | ×    | ✓          | ×     | ×      | ×    | ×     |
| RD_MODE              | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| RD_DEVICE_ID         | *    | ×                  | *    | ×          | ✓     | ×      | ✓    | ×     |
| RD_REVISION_ID       | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| SENSOR_DATA          | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| SID (only Bosch SPI) | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| OFFSET_REG           | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| OFFSET_CANCELLATION  | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| CLOCK_COUNTER        | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| CLOCK_COUNTER_MIN    | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| CLOCK_COUNTER_MAX    | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| CLOCK_COUNTER_FLTCNT | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| SELFTEST             | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| MONITOR_DATA         | ×    | ×                  | ×    | ×          | ✓     | ×      | ✓    | ×     |
| CONFIG_1             | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| CONFIG_2             | ×    | ×                  | ×    | ×          | ✓     | ✓      | ✓    | ×     |
| DEMAND_SOFT_RESET    | ×    | ×                  | ×    | ×          | *     | ✓      | ×    | ✓     |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 65/ 120 No. 1 279 929 420

V3.2

| END_OF_PROG | × | × | × | × | × | ✓ | ×             | × |
|-------------|---|---|---|---|---|---|---------------|---|
| RD_BITE     | × | × | × | × | ✓ | × | √/ <b>×</b> * | × |
| RD_SERIAL   | × | × | × | × | ✓ | × | √/ <b>×</b> * | × |

<sup>\*:</sup> Read not possible for Open SPI. Possible at Bosch SPI

#### Application hint for initialization phase:

- 1. SPI protocol selection
- 2. Voltage mode selection
- 3. Reading monitor register
- 4. Reading Device ID
- 5. Reading 48 bit serial number
- 6. Trigger fast offset cancellation (Ch1 / Ch2 / ASSD)
- 7. Trigger C-loss detection
- 8. Check oscillator frequency
- 9. Activate and evaluate selftest (Ch1 / Ch2 / ASSD)
- 10. Setup the sensor (slow offset cancellation (Ch1 / Ch2 / ASSD), Arming pin)
- 11. EOP
- 12. Normal operation (demand acceleration values)

Proper function of the sensor in the overall system must be validated by the customer.

#### 4.4 Soft Reset

To release a Soft Reset, the "DEMAND\_SOFT\_RESET" command must be executed twice consecutively with no other command in between (except reading CFG\_SOFTRESET itself or commands with wrong CRC or wrong bit length as there are no Bus access with such commands). If the command was sent only once or any other valid command is sent in between, no reset will be triggered and the internal counter is set to 0. After a soft reset it is recommended to perform a new initialization phase starting at number 3 (Reading monitor register).

After Soft Reset, approximately 100us should be waited before SPI communication starts working correctly (for generation of correct Status Flag).

For OPEN SPI a stabilization period of 4ms after Soft-Reset should be waited. If during the stabilization period a non-acceleration command is sent then the system responds with 'zero' as response with RE-flag set. For acceleration commands the ND-flag will be set.

Note: After soft reset all the registers are set to default except for the protocol selection and voltage mode selection.

### 4.5 Activation of Extended Mode

The Extended Mode is active after writing the specific magic code (0x7Bhex) to the field CFG\_MAGIC\_CODE\_7B and setting CFG\_EXT\_M=1 in register CFG\_EXT\_MODE. After Extended Mode is activated, the following addresses could be accessed.



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 66/ 120 No. 1 279 929 420

V3.2

MOTP (0x00 - 0x3e)

CFG (0x40 - 0x72)

CFG (0x74 - 0x7e)

OTP-CTRL (0x80 - 0x92)

The Extended Mode can be left by resetting CFG\_EXT\_M to 0.

For customers only the Register OTP\_READ\_DATA (0X82) and the Register OTP\_ADDRESS (0X84) are relevant.

### 4.5.1 Register OTP\_READ\_DATA (0x82)

| 7    | 6    | 5    | 4      | 3         | 2    | 1    | 0    |
|------|------|------|--------|-----------|------|------|------|
|      |      |      | OTP_RD | OATA[7:0] |      |      |      |
| RW-0 | RW-0 | RW-0 | RW-0   | RW-0      | RW-0 | RW-0 | RW-0 |
| 15   | 14   | 13   | 12     | 11        | 10   | 9    | 8    |
|      |      |      | OTP_RD | ATA[15:8] |      |      |      |
| RW-0 | RW-0 | RW-0 | RW-0   | RW-0      | RW-0 | RW-0 | RW-0 |

Bit 15..0 OTP\_RDATA[15:0]: Data port for OTP read

An OTP read access from an OTP address specified in OTP\_SADDR field of OTP\_ADDRESS register will be triggered after a first read from this register. With a second read access to this register the actual OTP read data value can be accessed. An ongoing read transaction will be indicated by bit OTP\_BUSY\_RD in register OTP\_STATUS.

Note that this register is only accessible in EXTENDED MODE.

### 4.5.2 Register OTP\_ADDRESS (0x84)



Bit 5 to bit 0 OTP\_SADDR[5:0] OTP address for OTP programming or read access

This field must be set with an OTP address before an OTP-read or programming access will be triggered via registers OTP\_WRITE\_DATA or OTP\_READ\_DATA.

Note that SADDR(0) is not significant. For an OTP read always two bytes will be returned in OTP\_READ\_DATA. For an OTP programming access low and high byte programming is controlled by bits 0 and 1 in register OTP CONTROL.

Bit 9 to bit 0 RESERVED [9:0] bits not used.



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 67/ 120 No. 1 279 929 420

V3.2

Note that this register is only accessible in EXTENDED MODE.

### 4.6 SPI Data Capturing

The protocol features data capturing for the second acceleration channel.

This means the sensor measurement data of channel 2 and ASSD is captured (stored in sensor internally) during every channel 1 request and read out at a later point in time.

With this concept, the sensor data of all 3 channels can be measured at the same point in time.





### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 68/ 120 No. 1 279 929 420

V3.2

### 4.7 Open SPI Protocol

Communication between slave and master is realized by 32bit data word (MSB transmitted first). The maximum transmission rate is 4Mbaud for 5V mode (and 10Mbaud for other modes). A so-called off-frame protocol is used, i.e., each transfer is completed through a sequence of two phases. The answer of a given request is sent within the next frame having the same CSB active. The CSB active level is low. The SCK idle level is low.

The information at "Slave In" (SI) is taken over by the sensor with the rising edge of SCK, whereas the sensor sets the output level at "Slave out" (SO) with the falling edge of SCK.

Upon the last falling edge at SCK within each data word, the sensor sets the output SO to low. Therefore, upon CSB going active for the next transmission the level at SO is always low, i.e., the first bit of each datagram transmitted to the master is always '0'.



The SPI instruction set can be subdivided into two classes, acceleration and non-acceleration commands.

### 4.7.1 Acceleration commands (Open SPI)

These commands are used to request sensor data. The format of these commands is shown below. The 4 LSB of the 16 bit sensor data are "0".

All MOSI Bits noted with "-" are DON'T CARE bits and have no influence (e.g. Bit0 of MOSI is a DON'T CARE bit).

Regular 32Bit acceleration data frame:



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 69/ 120 No. 1 279 929 420

V3.2

| Read s | ensor ( | data d | comm  | ands  |       |       |       |       |       |       |       |       |       |       |       |       |        |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|--------|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|        | Bit31   | Bit30  | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit 15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| MOSI   | SEN     | -      | CH1   | CH0   | -     | -3-   | -     | -     | -     | -     | -     | -     | -     | -     |       | -     | -      | -     | -     | -     | -     | -     | -    | -    | -    | -    | -    | -    | CRC2 | CRC1 | CRC0 | 1-   |
|        | 1       | -      | 1/0   | 1/0   | -     | 3     | -     | 4     | -     | 8     | -     | 15    | -     | - 2   | -     | 15    | 9      | -     | -     | (4)   | -     | -     |      | -    | -    | 8    |      | L.Y. | 1/0  | 1/0  | 1/0  | 19   |
| MISO   | -       | CH1    | CH0   | P0    | ST1   | ST0   | D11   | D10   | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1     | D0    | -     | -     | -     | -     | SF3  | SF2  | SF1  | SF0  | TST  | SEN  | MRO  | CRC2 | CRC1 | CRC0 |
| 1000   | 0       | 1/0    | 1/0   | 1/0   | 0     | 1     | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0    | 1/0   | 0     | 0     | 0     | 0     | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1    | 1/0  | 1/0  | 1/0  | 1/0  |

| Bit   | Name           | Description                                        |
|-------|----------------|----------------------------------------------------|
| SEN   | Sensor bit     | 0=non sensor data request<br>1=Sensor data request |
|       |                | 00=Channel1<br>01=Channel2<br>10=na                |
| CH n  | Channel select | 11=na                                              |
| CRC n | CRC-Code       | 3 bit CRC-Code (covering Bit31Bit4)                |

| Bit   | Name                  | Description                                                                                                                                                                                                                                                                                                                            |
|-------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CH n  | Channel select        | 00=Channel1<br>01=Channel2<br>10=na<br>11=na                                                                                                                                                                                                                                                                                           |
| P0    | Parity bit            | P0 secures Bit31Bit16 (odd parity)                                                                                                                                                                                                                                                                                                     |
| ST_n  | Signal mode           | 00= Non sensor data<br>01=Sensor data<br>10=Selftest data<br>11=Error                                                                                                                                                                                                                                                                  |
| D_n   | Data                  | Sensor data:<br>12Bit acceleration data                                                                                                                                                                                                                                                                                                |
| SF_n  | Status flag           | 0000 = Sensor in normal operation 0001 = SPI transmission error 0010 = request error 0011 = condition not correct 0100 = no data available 0101 = end of programming not set 0110 = undervoltage error of regulator VDDA 0111 = ground loss detection 1000 = undervoltage error of supply VDDI 1001 = undervoltage error of supply VDD |
| TST   | Selftest flag         | 0=Selftest not active<br>1=Selftest active                                                                                                                                                                                                                                                                                             |
| SEN   | Sensor bit            | 0=non sensor data response<br>1=Sensor data response                                                                                                                                                                                                                                                                                   |
| ien.  | Non regular operation | 0= normal operation<br>1= No regular operation                                                                                                                                                                                                                                                                                         |
| CRC_n | CRC-Code              | 3 bit CRC-Code (covering Bit30Bit4)                                                                                                                                                                                                                                                                                                    |

For description of Status flags see Section 4.7.4.

Parity bit is even: Sum of the bits is even (including parity bit).



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 70/ 120 No. 1 279 929 420

V3.2

### 4.7.2 Non-acceleration commands (Open SPI)

These commands are used to write/read the sensor control and status registers.

Not used bits in the 16 bit data block of the sensor answer will be "0".

All MOSI Bits noted with "-" are DON'T CARE bits and have no influence (e.g. Bit0 of MOSI is a DON'T CARE bit).

#### Remark:

In case of an invalid setting (inside the 16-bit data) the sensor ignores the whole command and responds a request error with the current register setting.

### Non acceleration data frame (read access):

| Non se | nsor d | ata re | ad co | mma   | nds   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|        | Bit31  | Bit30  | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| MOSI   | SEN    | -      | OP1   | OP0   | Adr7  | Adr6  | Adr5  | Adr4  | Adr3  | Adr2  | Adr1  | Adr0  | ~     | -     | >     |       | 1-    |       | -     | -     | -     | 3     | - H  | 4    | 7-   |      | -    |      | CRC2 | CRC1 | CRC0 | -    |
|        | 0      | -      | 1     | 1     | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | /= /  |       | -     | 75    | -     | - 2   | - 2   | 14    | -     | - 8   | -    | 4.1  | -    | -    | -    | -    | 1/0  | 1/0  | 1/0  | 17   |
| MISO   | -      | OP1    | OP0   | P0    | ST1   | ST0   | D15   | D14   | D13   |       | D11   | D10   | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    |       | SF3  | SF2  | SF1  | SF0  | TST  | SEN  | HRO  | CRC2 | CRC1 | CRC0 |
|        | 0      | 1      | 1     | 1/0   | 0     | 0     | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 0    | 1/0  | 1/0  | 1/0  | 1/0  |

### Non acceleration data frame (write access):

| Non se | nsor d | ata w | rite c | omma  | ands  |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|--------|--------|-------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|        | Bit31  | Bit30 | Bit29  | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| MOSI   | SEN    | -     | OP1    | OP0   | Adr7  | Adr6  | Adr5  | Adr4  | Adr3  | Adr2  | Adr1  | Adr0  | D15   | D14   | D13   | D12   | D11   | D10   | D9    | D8    | D7    | D6    | D5   | D4   | D3   | D2   | D1   | D0   | CRC2 | CRC1 | CRC0 | -    |
|        | 0      | -     | 0      | 1     | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | -    |
| MISO   | -      | OP1   | OP0    | P0    | ST1   | ST0   | D15   | D14   |       |       |       | D10   | D9    | D8    | D7    |       |       |       |       |       |       |       | SF3  | SF2  | SF1  | SF0  | TST  | SEN  | HRO  | CRC2 | CRC1 | CRC0 |
|        | 0      | 0     | 1      | 1/0   | 0     | 0     | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0   | 1/0  | 1/0  | 1/0  | 1/0  | 1/0  | 0    | 1/0  | 1/0  | 1/0  | 1/0  |

| MOSI n | on sensor data |                                                                   |
|--------|----------------|-------------------------------------------------------------------|
| Bit    | Name           | Description                                                       |
| SEN    | Sensor bit     | 0=non sensor data request<br>1=Sensor data request                |
| OP n   | Operation Code | 00=na<br>01=Write ASIC register<br>10=na<br>11=Read ASIC register |
| Adr n  | Data           | Register/command adress                                           |
| D n    | Data           | Non sensor data write:<br>16Bit non acceleration data             |
| CRC_n  | CRC-Code       | 3 bit CRC-Code (covering Bit31Bit4)                               |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 71/ 120 No. 1 279 929 420

V3.2

| Bit          | Name                              | Description                                                                                                                                                                                                                                                                                                                             |
|--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OP_n         | Operation Code                    | 00=na 01=Write ASIC register 10=na 11=Read ASIC register P0 secures Bit31Bit16 (odd parity)                                                                                                                                                                                                                                             |
| ST_n         | Signal mode                       | 00= Non sensor data 01=Sensor data 10=Selftest data 11=Error                                                                                                                                                                                                                                                                            |
| D_n          | Data                              | Non sensor data:<br>16Bit non acceleration data                                                                                                                                                                                                                                                                                         |
| SFn          | Status flag                       | 0000 = Sensor in normal operation 0001 = SPI transmission error 0010 = request error 0011 = condition not correct 0100 = no data available 0101 = end of programming not set 0110 = undervoltage error of regulator VDDA 0111 = ground loss detection 1000 = undervoltage error of supply VDDI 1001 = undervoltage error of supply VDDI |
| TST          | Selftest flag                     | 0=Selftest not active<br>1=Selftest active                                                                                                                                                                                                                                                                                              |
| SEN          | Sensor bit                        | 0=non sensor data response<br>1=Sensor data response                                                                                                                                                                                                                                                                                    |
| HRU<br>CRC n | Non regular operation<br>CRC-Code | 0= normal operation 1= No regular operation 3 bit CRC-Code (covering Bit30Bit4)                                                                                                                                                                                                                                                         |

For description of Status flags see Section 4.7.4.

#### 4.7.3 CRC calculation

To check integrity of the sensor signals (SO) and commands (SI) to the sensor 3 bit CRC (cyclic redundancy check) is used. There are 27 CRC-relevant data bits (bit 30 to 4 for MISO) and 28 CRC-relevant data bits (bit 31 to 4 for MOSI). The CRC calculation is specified by:

Polynomial =  $x^3 + x + 1$ 

Initial value = 111b

Target value = 000b

### 4.7.4 Open SPI Error Management

The open SPI32 Frame contains a cumulative failure flag for the monitor register (NRO) and a four-bit status flag (SF\_3 – SF\_0).

Status flag (SF 3 - SF 0):

Status flags stay active as long as the activation condition is present.



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 72/ 120 No. 1 279 929 420

V3.2

| Statu | s flags                                 |                          |                                                                                                                                                                                                                     |                     |                                                                         |
|-------|-----------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------|
| Name  | Name long                               | SF-code<br>(SF_3 - SF_0) | Activation conditions                                                                                                                                                                                               | Failure<br>priority | SF/NRO masks data (all bits "0") [yes=all bits "0"; no=data not masked] |
|       |                                         |                          | set to '1' for request (SI) frame violation (incorrect number of SCK pulses more or less than 32 pulses).                                                                                                           |                     | yes (for wrong SCK number)                                              |
| SE    | SPI transmission error                  | 0001                     | set to '1' for request (SI) CRC violation The message including SE has always the format of non-acceleration commands.                                                                                              | 1                   | acceleration command: yes;<br>other commands: no                        |
| RE    | request error                           | 0010                     | Set if SPI-command allowance matrix is violated<br>set during the stabilization period after soft reset state (response<br>to any non-acceleration command during the stabilization period of<br>4ms will be a RE)  | 2                   | yes                                                                     |
|       | 1 1 2 11                                | 1                        | invalid value written for registers with enumeration fields invalid commands                                                                                                                                        |                     |                                                                         |
| CNC   | condition not correct                   | 0011                     | set to '1' if sensor data for channel 3 or 4 has been requested (CH1 = 1, CH0 = 0 or CH1 = 1, CH0 = 1). set to '1' in case of single axis application and data for channel 2 has been requested (CH1 = 0, CH0 = 1). | 3                   | yes                                                                     |
| Ţ     |                                         |                          | set during the stabilization period after soft reset / power on<br>(response to any acceleration command during the stabilization<br>period of 4ms will be a ND)                                                    | V                   |                                                                         |
| ND    | no data available                       | 0100                     | set to '1' if sensor data for channel 1 or 2 has been requested while the fast offset cancelation is running => Monitor for master, showing if init and fast offset cancelation is completed or not.                | 4                   | yes                                                                     |
| EOP   | end of programming<br>not set           | 0101                     | set as long as EOP is not set Compare to previous projects there will be no flag if BITE and FOC was not triggered before EOP.                                                                                      | 5                   | no                                                                      |
| UVA   | undervoltage error of<br>regulator VDDA | 0110                     | set if undervoltage on analog supply (internal) is detected                                                                                                                                                         | 6                   | nó                                                                      |
| GND   | ground loss<br>detection                | 0111                     | set if a ground loss is detected                                                                                                                                                                                    | 7                   | no                                                                      |
| UVSI  | undervoltage error of<br>supply VDDI    | 1000                     | set during undervoltage situation at Vddi                                                                                                                                                                           | 8                   | no                                                                      |
| uvs   | undervoltage error of<br>supply VDD     | 1001                     | set during undervoltage situation at Vdd                                                                                                                                                                            | 9                   | no                                                                      |

### Remarks to undervoltage flags / SE flag:

No undervoltage flag is set: → Transmitted (sensor to ECU) acceleration data: valid

→ Transmitted (sensor to ECU) non acceleration data: valid

Any undervoltage flag is set: → Transmitted (sensor to ECU) acceleration data: invalid

→ Transmitted (sensor to ECU) non acceleration data: valid

SE flag is set → Transmitted (sensor to ECU) non acceleration data: invalid

### TST (Sensor-Self-Test Flag)

This flag indicates that the Sensor-Self-Test is/was active. The flag stays active up to approx. 3.2ms after the Self-Test was deactivated.

States: 0: no Self-Test active

1: Self-Test active

### No regular operation flag (NRO):



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 73/ 120 No. 1 279 929 420

V3.2

| NRO  | flag                      |                                                                                                                                                                                                                         |
|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name | Name long                 | Activation conditions                                                                                                                                                                                                   |
| NRO  | no regular operation flag | cumulative error flag of monitor register 1<br>(set to '1' if at least one of the monitor flags is set and the failure<br>condition is still present). NRO is not influenced by Inactive SOC<br>flag before EOP is set. |

<u>Note:</u> The NRO-flag is not set if a latched monitor flag is activated and the failure mode is not present anymore.

### ST flag:

The signal mode ST flag is a summary flag: It shows 0b11 (="error data") if NRO bit is set or if status flag is not equal to 0b000 (normal operation) and SF is not equal to 0b0101 (EOP not set). This and all other combinations can be found in this table.

|                      |                 | Conditio   | n (link: "and | ")         |
|----------------------|-----------------|------------|---------------|------------|
| ST                   | SF              | TST        | SEN           | NRO        |
| 00 (non-sensor data) | =0000 or =0101  | don't care | =0            | =0         |
| 01 (sensor data)     | =0000 or =0101  | =0         | =1            | =0         |
| 10 (self test data)  | =0000 or =0101  | =1         | =1            | =0         |
| 11 (error data)      | ≠0000 and ≠0101 | don't care | don't care    | don't care |
|                      | don't care      | don't care | don't care    | =1         |

This table explains the different conditions on the SF, TST, SEN and NRO bits for the four different states of the ST bit. The four right columns are all linked with a logical "and" condition.

### Example of 3<sup>rd</sup> line "10 (self test data)":

- ST is 0b10 if: (SF=0000 OR SF=0101) AND TST=1 AND SEN=1 AND NRO=0



Page 74/ 120 No. 1 279 929 420

V3.2

### Monitor bits:

All monitor bits stay active as long as the failure mode is present. After the failure mode disappears, flags will be reset to "0".

### **Monitor I Flags**

| MOTITO   | ı ı ı ıay   | 3                                                                                                                    |                                                                                                                                                                                                                                                          |                                                 |                                                  |                                      |                                                                                                                  |
|----------|-------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Position | Name        | Name long                                                                                                            | Activation conditions                                                                                                                                                                                                                                    | Relevant for acceleration data<br>from channel1 | Relevant for acceleration data<br>from channel 2 | Relevant for nonacceleration<br>data | NRO masks data (all bits "0")<br>[yes=all bits "0"; no=data not<br>masked]<br>For non- and acceleration<br>data. |
| 0        | O C1        | offset can cellation<br>error in channel 1                                                                           | set if offset cancellation of channel 1 out of limit                                                                                                                                                                                                     | yes                                             | no                                               | yes                                  | no                                                                                                               |
| 1        | O C2        | offset can cellation<br>error in channel 2                                                                           | set if offset cancellation of channel 2 out of limit                                                                                                                                                                                                     | no                                              | yes                                              | yes                                  | no                                                                                                               |
| 2        | not<br>used | notused                                                                                                              | fixed to 0                                                                                                                                                                                                                                               | no                                              | no                                               | no                                   | no                                                                                                               |
| 3        | not<br>used | notused                                                                                                              | fixed to 0                                                                                                                                                                                                                                               | no                                              | no                                               | no                                   | no                                                                                                               |
| 4        | No CLK      | no clock                                                                                                             | set if clock of on-chip oscillator is absent                                                                                                                                                                                                             | yes                                             | yes                                              | yes                                  | yes                                                                                                              |
| 5        | osc         | oscillator out of limits                                                                                             | set if oscillator frequency out of range (has to be activated via SPI command)                                                                                                                                                                           | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 6        | οπ          | memory error of<br>OTP data                                                                                          | set if the content of the MEMORY has an error. This error is detected by the cyclic redundancy check.                                                                                                                                                    | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 7        | Lock        | lockbit error                                                                                                        | set if at least one of the OTP lock bits is not set                                                                                                                                                                                                      | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 8        | not<br>used | notused                                                                                                              | fixed to 0                                                                                                                                                                                                                                               | no                                              | no                                               | no                                   | no                                                                                                               |
| 9        | EXT_M       | extended mode                                                                                                        | set if extended mode is active                                                                                                                                                                                                                           | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 10       | SOC1        | slow offset cancellation incative                                                                                    | set if slow offset cancellation is inactive in channel 1 after EOP                                                                                                                                                                                       | yes                                             | no                                               | yes                                  | no                                                                                                               |
| 11       | SOC2        | slow offset<br>cancellation incative                                                                                 | set if slow offset cancellation is inactive in channel 2 after EOP                                                                                                                                                                                       | no                                              | yes                                              | yes                                  | no                                                                                                               |
| 12       | CD          | capacity loss<br>detection execution                                                                                 | set if C-loss detection (at startup or continious) is/was executed                                                                                                                                                                                       | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 13       | ASSD        | ASSD error                                                                                                           | error detected by ASSD                                                                                                                                                                                                                                   | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 14       | ME          | mirror error of device<br>configuration data.<br>See also chapter<br>Safety-Relevant-<br>Configuration-<br>Registers | set if arming pin configuration mirror mismatch is detected set if filter configuration (channel 1 or 2) mirror mismatch is detected set if protocol selection mirror mismatch is detected set if voltage mode configuration mirror mismatch is detected | yes                                             | yes                                              | yes                                  | no                                                                                                               |
| 15       | OC_AS<br>SD | offset cancellation<br>error in ASSD                                                                                 | set if offset cancellation of ASSD out of limit                                                                                                                                                                                                          | yes                                             | yes                                              | yes                                  | no                                                                                                               |
|          |             |                                                                                                                      |                                                                                                                                                                                                                                                          |                                                 |                                                  |                                      |                                                                                                                  |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 75/ 120 No. 1 279 929 420

V3.2

| Monito   | or II Flag   | s                                               |                                                         |                                                 |                                                 |                                      |                                                                         |
|----------|--------------|-------------------------------------------------|---------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|
| Position | Name         | Name long                                       | Activation conditions                                   | Relevant for acceleration<br>data from channel1 | Relevant for acceleration<br>data from channel2 | Relevant for<br>nonacceleration data | SF/NRO masks data (all bits "O") [yes=all bits "O"; no=data not masked] |
| 0        | FOC1         | fast offset cancellation<br>active in channel 1 | set if fast offset cancellation is running in channel 1 | no                                              | no                                              | no                                   | no                                                                      |
| 1        | FOC2         | fast offset cancellation active in channel 2    | set if fast offset cancellation is running in channel 2 | no                                              | no                                              | no                                   | no                                                                      |
| 2        | FOC_ASS<br>D | fast offset cancellation active in ASSD         | set if fast offset cancellation is running in ASSD      | na                                              | no                                              | no                                   | no                                                                      |

### 4.7.5 Open SPI Instruction Set

|                              | T                                                                   |                |       |        |       |          |                                                  |              |                                         |               |           |        |         |                                                                   |                 |         |
|------------------------------|---------------------------------------------------------------------|----------------|-------|--------|-------|----------|--------------------------------------------------|--------------|-----------------------------------------|---------------|-----------|--------|---------|-------------------------------------------------------------------|-----------------|---------|
|                              |                                                                     | l              |       |        |       |          |                                                  |              |                                         |               |           |        |         |                                                                   |                 |         |
| Name                         | description protocol selection to switch between Bosch SPI and Open | Header         | 16 bi | t Data | ı (ın | case     | of "re                                           | ad" (        | comm                                    | lands         | only      | tor se | ensor   | respo                                                             | nse; )          |         |
| PROT SEL                     | SPI                                                                 | 0x00F          |       |        |       |          |                                                  |              | u.                                      | n             | 0FF00     | cc     |         |                                                                   |                 |         |
| PROG MODE                    | voltage mode selection                                              | 0x00F          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       |               | T 0       | 0      | 0       | 0                                                                 | voltag          | e mode  |
| RD MODE                      | read voltage and protocol mode                                      | 0x340          | U     | U      |       | Regist   |                                                  |              | 0                                       | 0             | 0         | 0      |         | PRO                                                               |                 | e mode  |
| RD DEVICE ID                 | read device ID                                                      | 0x340          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | 0         | 1      | 1       | 0                                                                 | 0 1             | 1 0     |
| RD REVISION ID               | read revision ID                                                    | 0x342          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | 0         |        |         | revisio                                                           |                 | 1 0     |
| RD SENSOR DATA CH1           | read sensor data of channel 1                                       | 0x344          | U     | U      | U     | , v      |                                                  |              | - S1                                    |               |           |        |         | revision                                                          | 0 0             | 0 0     |
| RD SENSOR DATA CH2           | read sensor data of channel 2                                       | 0x900          |       |        |       |          |                                                  |              | - S2                                    |               |           |        |         |                                                                   | 0 0             | 0 0     |
| RD OFFSET REG CH1            | read the register with the current offset cancellation value        | 0x352          |       | _      |       |          |                                                  | 11           |                                         |               | fset d    | ata    |         |                                                                   | 0 0             | 0 0     |
| RD OFFSET REG CH2            | read the register with the current offset cancellation value        | 0x354          |       |        |       |          |                                                  |              |                                         |               | fset d    |        |         |                                                                   |                 |         |
| DEMAND OFFSET CANCELLATION   | trigger FOC/SOC                                                     | 0x354<br>0x158 | 0     | 0      | 0     | 0        | Δς                                               | SD           |                                         | C leng        |           |        | FF2     | 00                                                                | length1         | OFF1    |
| RD OFFSET CANCELLATION       | read the status of the offset cancellation                          | 0x358          | 0     | 0      | 0     | 0        |                                                  | SD           |                                         | C leng        |           |        | FF2     |                                                                   |                 | OFF1    |
| IND_OIT OF CANCELLATION      | read the current value of the clock counter (captured value in      |                | U     |        | - 0   | U        | / 10                                             |              |                                         | o lelly       | uiz       |        | 12      | _ 00                                                              | lengui          | OITI    |
| RD CLOCK COUNTER             | case of automatic system clock monitoring)                          | 0x35A          |       |        |       |          |                                                  |              | 16 (                                    | hit clo       | ck cou    | ıntar  |         |                                                                   |                 |         |
| RB_CECCK_COONIEK             | write the current value of the clock counter register limit min     | UNJUN          |       | _      |       |          |                                                  |              | 101                                     | DIL CIO       | CK CUL    | inter  |         |                                                                   |                 |         |
| WR CLOCK COUNTER MIN         | (automatic system clock monitoring)                                 | 0x15C          |       |        |       |          | Δut                                              | omati        | c clos                                  | k cou         | nter c    | hack   | lower   | limit                                                             |                 |         |
| WIN CEOCK COOMIEK WIIN       | read the current value of the clock counter register limit min      | UX ISC         |       | _      |       |          | Aut                                              | Ulliati      | C CIUC                                  | N COU         | iller c   | HECK   | lower   | mme                                                               | OC length1  t t |         |
| RD CLOCK COUNTER MIN         | (automatic system clock monitoring)                                 | 0x35C          |       |        |       |          | Δut                                              | omati        | c clos                                  | k cou         | nter c    | hack   | lower   | limit                                                             |                 |         |
| RB CECCR COGNIER WIIIV       | write the current value of the clock counter register limit max     |                |       |        |       |          | Aut                                              | Ulliati      | C CIOC                                  | N COU         | iller c   | HECK   | lower   | minc                                                              |                 |         |
| WR CLOCK COUNTER MAX         | (automatic system clock monitoring)                                 | 0x15E          |       |        |       |          | Δut                                              | omati        | c cloc                                  | k cou         | nter c    | hock   | unner   | limit                                                             |                 |         |
| WIT GEGGIT GGGITTEIT IN UT   | read the current value of the clock counter register limit max      | UNIOL          |       |        |       |          | / tut                                            | omati        | C CIOC                                  | ik cou        | inter er  | IICCK  | иррсі   | mine                                                              |                 |         |
| RD CLOCK COUNTER MAX         | (automatic system clock monitoring)                                 | 0x35E          |       |        |       |          | Δut                                              | omati        | c cloc                                  | k cou         | nter c    | hock   | unner   | limit                                                             |                 |         |
| TE DESCRIEDOSTIER WAS        | write the threshold for the fault counter of the clock counter      | UNUUL          |       |        |       |          | 1                                                | I            | T                                       | T Cou         | I         | IICCK  | иррсі   | mine                                                              |                 |         |
| WR CLOCK COUNTER FLTCNT      | monitor (automatic system clock monitoring)                         | 0x160          | 0     | 0      | 0     | 0 0      | 0                                                | 0            | 0                                       | 0             |           |        | 8 h     | ower limit ower limit pper limit pper limit 8 bit fault threshold |                 |         |
| WIC GEGGIC GGGINTERCT ETGINT | read the threshold for the fault counter of the clock counter       | 0X100          | -     |        |       | 1        | <del>                                     </del> | <del>-</del> | <del>  </del>                           | <del>  </del> |           |        | 0.0     | it iddit                                                          | tilicolloid     |         |
| RD CLOCK COUNTER FLTCNT      | monitor (automatic system clock monitoring)                         | 0x360          | 0     | 0      | 0     | ه اد     | 0                                                | 0            | 0                                       | ا ا           |           |        | 8 h     | it fault                                                          | threshold       |         |
| DEMAND FOR TEST              | trigger build in self test                                          | 0x162          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | 0         | n      |         | ASSD                                                              | TMD2            | TMD1    |
| RD TEST MODE                 | read the status of the build in self test                           | 0x362          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | 0         |        |         | ASSD                                                              | TMD2            | TMD1    |
| RD MONITOR I DATA            | read monitor 1 data                                                 | 0x364          |       |        |       |          |                                                  |              |                                         |               | r I flag  |        |         |                                                                   | IIIIDE          | 111101  |
| RD MONITOR II DATA           | read monitor 2 data                                                 | 0x366          |       |        |       |          |                                                  |              |                                         |               | r II flac |        |         |                                                                   |                 |         |
|                              | write configuration for C-loss detection and oscillator             |                |       |        |       |          |                                                  |              |                                         |               |           | ,-     |         |                                                                   |                 |         |
| WR CONFIG 1                  | monitoring                                                          | 0×168          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | l os      | CM     | C Los   | ASSD                                                              | Filter2         | Filter1 |
|                              | read configuration for C-loss detection and oscillator              |                |       |        |       | <u> </u> | Ť                                                | Ť            | Ť                                       | Ť             |           |        |         |                                                                   |                 |         |
| RD CONFIG 1                  | monitoring                                                          | 0x358          | 0     | 0      | 0     | 0        | 0                                                | 0            | 0                                       | 0             | 0.5       | CM     | C Los   | ASSD                                                              | Filter2         | Filter1 |
| WR CONFIG 2                  | write configuration for arming pin                                  | 0x16A          | 0     | 0      | 0     | 0        | 0                                                | 0            | _                                       | nol TH        |           |        |         |                                                                   | threshold       |         |
| RD CONFIG 2                  | read configuration for arming pin                                   | 0x36A          | 0     | 0      | 0     | 0        | 0                                                | 0            |                                         | nol TH        |           |        |         |                                                                   | threshold       |         |
| DEMAND SOFT RESET            | reset of the component (SO only for the first transmission)         | 0x16E          |       |        |       |          |                                                  |              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |               | reset     |        |         |                                                                   | ,               |         |
|                              | locking command, after EOP only read commands allowed,              |                |       |        |       |          |                                                  |              |                                         |               |           |        |         |                                                                   |                 |         |
| END OF PROG                  | also DEMAND SOFT RESET                                              | 0x170          |       |        |       |          |                                                  |              | End                                     | of pro        | ogrami    | mina   |         |                                                                   |                 |         |
| RD BITE CH1                  | read BITE OTP value of channel 1                                    | 0x31A          |       | posit  | ive B | ITE O    | TP ch                                            | annel        |                                         | 2. 614        | J         |        | ative E | ITE O                                                             | TP channel      | I CH1   |
| RD BITE CH2                  | read BITE OTP value of channel 2                                    | 0x31C          |       |        |       | ITE O    |                                                  |              |                                         |               |           |        |         |                                                                   | TP channel      |         |
| RD SERIAL1                   | read serial number bit15 - bit0                                     | 0x300          |       |        |       |          |                                                  |              |                                         | umber         | (SN1      |        |         |                                                                   | 2               |         |
| RD SERIAL2                   | read serial number bit31 - bit16                                    | 0x302          |       |        |       |          |                                                  |              |                                         | ımber         |           |        |         |                                                                   |                 |         |
|                              |                                                                     |                |       |        |       |          |                                                  |              |                                         |               |           |        |         |                                                                   |                 |         |

Note: Headers are bits 31-20 of MOSI commands.

### 4.7.5.1 PROT\_SEL

| PRO | T_SE  | L: pro | tocol | select | ion to | switch | h betv | veen E | Bosch | SPI)  | ("FF0 | OFF00 | " and  | Open  | SPI    | X"00F | FOOF  | -"     |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|-----|-------|--------|-------|--------|--------|--------|--------|--------|-------|-------|-------|-------|--------|-------|--------|-------|-------|--------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|     | Bit31 | Bit30  | Bit29 | Bit28  | Bit27  | Bit26  | Bit25  | Bit24  | Bit23 | Bit22 | Bit21 | Bit20 | Bit 19 | Bit18 | Bit 17 | Bit16 | Bit15 | Bit 14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| SI  | 0     | 0      | 0     | 0      | 0      | 0      | 0      | 0      | 1     | 1     | 1     | 1     | 1      | 1     | 4      | 1     | 0     | 0      | 0     | 0     | 0     | 0     | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| SO  | 100   |        | 2     | -      | -5     | -2     | 12     | 100    | 10    | 101   |       | 100   | 2      | 1     | -      | 150   | 100   |        | 1 9   | -     | -2    | -     | 3    |      | 4    | ~    | 1    | 1    | 4    | -    | ~    | -    |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 76/ 120 No. 1 279 929 420

V3.2

### 4.7.5.2 PROG\_MODE



### 4.7.5.3 RD\_MODE



#### 4.7.5.4 RD\_DEVICE\_ID

| RD_ | DEVIC | E_ID:   | read  | devic | e ID  |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      |       |      |      |      |      |       |        |      |
|-----|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|------|------|------|------|-------|--------|------|
|     | Bit31 | Bit30   | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2  | Bit1   | Bit0 |
| SI  | 0.    | NGT     | 1     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 1     | 0     | -     | -     |       | (8)   | +     | ÷     | -     | -     | -     |       | -    | 112  | 4     | -    | *    | 10   | CRC  | 2 - C | RC0    | 8    |
| SO  | 0     | 1       | 1     | P0    | ST1   | ST0   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1     | - 0   | 0     | 1     | 1     | 0     |      | SF3  | - SF0 |      | TST  | SEN  |      | CRO   | 22 - C | RC0  |
|     | value | fix "0: | x66"  |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      |       |      |      |      |      |       |        |      |

Note: The Device ID identifies the ASIC type. Any Sensor using TA660 has fixed value in Data field of 0x66hex.

### 4.7.5.5 RD\_REVISION\_ID



Note: The revision ID must not be checked against a fixed value. It can be subject to change without prior customer notification.

### 4.7.5.6 RD\_SENSOR\_DATA\_CH1



### 4.7.5.7 RD\_SENSOR\_DATA\_CH2





# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 77/ 120 No. 1 279 929 420

V3.2

### 4.7.5.8 RD\_OFFSET\_REG\_CH1

|    | DFF SE<br>Bit31 | Bit30  | Bit29  | Bit28   | _      |        | _      |       | _      |       |     |       | _     | Bit18   |         | _     |         |      | _ | _ | Bit11 | _ | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 Bit | Bit0 |
|----|-----------------|--------|--------|---------|--------|--------|--------|-------|--------|-------|-----|-------|-------|---------|---------|-------|---------|------|---|---|-------|---|------|------|------|------|------|------|------|----------|------|
| SI | 0               | PQ.N   | 1      | 1       | 0      | 1      | 0      | 1     | 0      | 0     | 1   | 0     | 14    | ÷       | 8       | 100   | -       | +    | - | - | -     | - | 1000 | 1121 | -    | -    | -    | 100  | CRC  | 2 - CRC0 | (2)  |
| SO | 0               | 1      | 1      | P0      | ST1    | ST0    | 16 bit | offse | t data |       |     |       |       |         |         |       |         |      |   |   |       |   |      | SF3  | SF0  |      | TST  | SEN  | NEO  | CRC2 -   | CRC0 |
|    | 16 bit          | offse  | t data | chan    | nel 1: |        |        |       |        |       |     |       |       |         |         |       |         |      |   |   |       |   |      |      |      |      |      |      |      |          |      |
|    | Conve           | ersion | facto  | r 0.5 f | or ser | nsor o | utput  |       |        |       |     |       |       |         |         |       |         |      |   |   |       |   |      |      |      |      |      |      |      |          |      |
|    | evam            | nle '  | 16 hit | offset  | data   | chann  | ol 1"= | 2001  | SR =   | = 100 | ISR | eanen | r cha | nnel ou | itout o | corre | rtion v | alue |   |   |       |   |      |      |      |      |      |      |      |          |      |

### 4.7.5.9 RD\_OFFSET\_REG\_CH2

| ] |        |         |        |          |        |        |        |       |        | nt offse<br>Bit22 E |     |      |        |       |       |        |         |     |    |    |   |   | Bit9 | Bit8  | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 E | it1 Bit |
|---|--------|---------|--------|----------|--------|--------|--------|-------|--------|---------------------|-----|------|--------|-------|-------|--------|---------|-----|----|----|---|---|------|-------|------|------|------|------|------|--------|---------|
| 1 | 0      | PC. N   | 1      | 1        | 0      | 1      | 0      | 1     | 0      | 1                   | 0   | 0    | 16     | +     | 8     | 18     | -       | +   | -3 | 10 | - | + | (30) | ((2)) | -    | -    | -    | 10   | CRO  | 2 - CR | - 0     |
| 0 | 0      | 1       | 1      | P0       | ST1    | ST0    | 16 bit | offse | t data |                     |     |      |        |       |       |        |         |     |    |    |   |   |      | SF3   | SF0  |      | TST  | SEN  | MRIO | CRC2   | - CRCC  |
|   | 16 bit | offse   | t data | chan     | nel 2: |        |        |       |        |                     |     |      |        |       |       |        |         |     |    |    |   |   |      |       |      |      |      |      |      |        |         |
|   | Conv   | ersion  | facto  | or 0.5 t | or ser | sor or | utput  |       |        |                     |     |      |        |       |       |        |         |     |    |    |   |   |      |       |      |      |      |      |      |        |         |
|   | exam   | nole: " | 16 bit | offset   | data   | chann  | el 2"= | 2001  | SB =   | = 100 L             | SBs | enso | r chan | nel o | utout | correc | tion va | lue |    |    |   |   |      |       |      |      |      |      |      |        |         |

### 4.7.5.10 DEMAND\_OFFSET\_CANCELLATION

| Ш |         | Bit30   |        | Bit28  |          | Bit26   | Bit2   | Bit24   | 1 Bit 23 | Bit22  | Bit2 |     | Bit1 | 9 Bit | 18 Bit 1 | / Bit 16 |      |        |          |     |      |     | Bit7 Bit6 |         |     | Bit2 Bit1 | Bit |
|---|---------|---------|--------|--------|----------|---------|--------|---------|----------|--------|------|-----|------|-------|----------|----------|------|--------|----------|-----|------|-----|-----------|---------|-----|-----------|-----|
|   | 0       | PS N    | 0      | 1      | 0        | 1       | 0      | 1       | 1        | 0      | 0    | 0   | -    | -     | - 3      | -        | ASSD |        | C lengtl |     | OFF2 |     | Clength 1 | OFF1    |     | C2 - CRC0 | -   |
| ) | 0       | 0       | 1      | P0     | ST1      | ST0     | 0      | 0       | 0        | 0      | Α    | SSD | OC.  | leng  | h 2      | OFF2     | 2 00 | length | 1        | OFF | 1    | SF3 | - SF0     | TST SEN | TEO | CRC2 - CI | RC  |
|   | OFF1    |         |        |        |          |         | de la  |         | 3 - 3 -  | 3. 10. |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          | nel 1 s |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          |         |        |         |          | (1LSB  |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          |         |        |         |          | (1LSB  | 219  | 5)  |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 11: ta  | ist off | set ca | ncella | ition c  | hanne   | 115    | witche  | ed on    |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 0000    |         |        |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | OFF2    | _       |        |        | 1        | nel 2 s |        | 1 . 0   |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          |         |        |         |          |        | (-)  |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          |         |        |         |          | (1LSB  |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          | hanne   |        |         |          | (1LSB  | ZIS  | 6)  |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 11.18   | ist on: | set ca | ncena  | tuon c   | nanne   | 125    | witche  | ed on    |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | ASSI    | 7-      |        |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         | 70-0    | ancel  | lation | ΔSSI     | ) swite | had    | off s   | dofai    | lt.    |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          | ASSD    |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        |          |         |        |         |          | sample | 10   |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 1 1. 10 | or on   | 001 00 | noono  | tion /   | ,000    | OWILL  | ilica o | 11/04    | Jumpic | 01   |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | OC le   | enath1  | 82     |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        | -> d   | efaul    | t       |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 001:    |         |        |        | - cerest | 7       |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 010:    |         |        |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 011:    |         |        |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   | 100:    |         |        |        |          |         |        |         |          |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |
|   |         |         |        |        | exec     | uted a  | and le | ad to   | a RE     |        |      |     |      |       |          |          |      |        |          |     |      |     |           |         |     |           |     |

### 4.7.5.11 RD\_OFFSET\_CANCELLATION

| 0                 | it31 Bit30                                    | Bit29                                       | 3it28                    | Bit27                    | Bit2                 | 5 Bi               | t25                | Bit24                   | Bit  | 23        | Bit2 | 2 Bit | 21 8 | it20 | Bit 19 | 9 Bit | 18 E | Bit 1 | Bit 16 | Bit1 | 5 Bit1 | 4 Bit | 13 E | 3it 12 | Bit1 | 1 Bit 1 | 0 | Bit9 | Bit8 | Bit7  | Bit6 | Bit5 | Bit4 | Bit. | Bit2   | Bit1   |
|-------------------|-----------------------------------------------|---------------------------------------------|--------------------------|--------------------------|----------------------|--------------------|--------------------|-------------------------|------|-----------|------|-------|------|------|--------|-------|------|-------|--------|------|--------|-------|------|--------|------|---------|---|------|------|-------|------|------|------|------|--------|--------|
|                   | 0 -                                           | 1                                           | 1                        | 0                        | 1                    |                    | 0                  | 1                       | -    | 1         | 0    | 0     | )    | 0    | 8      | +     |      | 8     | le l   | -    | +      |       |      | +      | -    | +       |   |      | (12) | -     | -    | -    | 1-   | CF   | C2 - C | RC0    |
|                   | 0 1                                           | 1                                           | P0                       | ST1                      | STO                  |                    | 0                  | 0                       | (    | )         | 0    | 1     | ASS  | D    | OC I   | lengt | th 2 |       | OFF:   | 2    | OC     | leng  | th 1 |        | OF   | F1      |   |      | SF3  | - SF0 |      | TST  | SEN  | 1    | CR     | C2 - C |
| 0                 | FF1:                                          |                                             |                          |                          |                      |                    |                    |                         |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 00                | offset of                                     | cancella                                    | ation                    | chani                    | nel 1                | swi                | tche               | ed off                  |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 0                 | 1: slow o                                     | ffset ca                                    | ncell                    | ation                    | chan                 | nel                | 1 sv               | vitch                   | ed o | on        |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 10                | o: slow o                                     | ffset ca                                    | ncell                    | ation                    | chan                 | nel                | 1 sv               | vitch                   | ed o | on (      | 1LS  | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 1                 | 1: fast off                                   | set car                                     | cella                    | tion c                   | hann                 | el 1               | sw                 | itche                   | d o  | n         |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
|                   |                                               |                                             |                          |                          |                      |                    |                    |                         |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 0                 | FF2:                                          |                                             |                          |                          |                      |                    |                    |                         |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
|                   |                                               |                                             |                          |                          |                      |                    |                    |                         |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 00                | 0: offset o                                   | cancella                                    | ation                    | chani                    | nel 2                | swi                | tche               | ed of                   |      |           |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 150               | 0: offset of<br>1: slow o                     |                                             |                          | 7-0-                     |                      |                    |                    |                         |      | on        |      |       |      |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 0                 |                                               | ffset ca                                    | ncell                    | ation                    | chan                 | nel                | 2 sv               | vitch                   | ed o |           | 1LS  | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 10                | 1: slow o                                     | ffset ca<br>ffset ca                        | ncell<br>ncell           | ation<br>ation           | chan<br>chan         | nel<br>nel         | 2 sv<br>2 sv       | vitch<br>vitch          | ed o | on (      | 1LS  | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 01                | 1: slow o<br>0: slow o                        | ffset ca<br>ffset ca                        | ncell<br>ncell           | ation<br>ation           | chan<br>chan         | nel<br>nel         | 2 sv<br>2 sv       | vitch<br>vitch          | ed o | on (      | 1LS  | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 010               | 1: slow o<br>0: slow o                        | ffset ca<br>ffset ca                        | ncell<br>ncell           | ation<br>ation           | chan<br>chan         | nel<br>nel         | 2 sv<br>2 sv       | vitch<br>vitch          | ed o | on (      | 1LS  | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 0°10              | 1: slow o<br>0: slow o<br>1: fast off         | ffset ca<br>ffset ca<br>set car             | ncell<br>ncell<br>icella | ation<br>ation<br>tion o | chan<br>chan<br>hann | nel<br>nel<br>el 2 | 2 sv<br>2 sv<br>sw | vitch<br>vitch<br>itche | ed o | on (<br>n |      | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |
| 0°10<br>1°10<br>A | 1: slow o<br>0: slow o<br>1: fast off<br>SSD: | ffset ca<br>ffset ca<br>set car<br>cancella | ncell<br>ncell<br>icella | ation<br>ation<br>tion o | chan<br>chan<br>hann | nel<br>nel<br>el 2 | 2 sv<br>2 sv<br>sw | vitch<br>vitch<br>itche | ed o | on (<br>n |      | 3/21  | s)   |      |        |       |      |       |        |      |        |       |      |        |      |         |   |      |      |       |      |      |      |      |        |        |

### 4.7.5.12 RD\_CLOCK\_COUNTER

| D_CLOCI | K_CO | UNTI | R: re | ad the | curre | nt valu | ue of t | he cl | ock c | ounter | regis | ter (ca | pture | d value | e in ca | se of | autor | natic s | ysten | n cloc | k mor | nitorin | g)  |       |   |     |     |              |     |
|---------|------|------|-------|--------|-------|---------|---------|-------|-------|--------|-------|---------|-------|---------|---------|-------|-------|---------|-------|--------|-------|---------|-----|-------|---|-----|-----|--------------|-----|
| SI 0    | 1 -7 | 1    | 1     | 0      | 1     | 0       | 1       | 1     | 0     | 1 1    | 0     | -       | +     | *       | n=n     | -     | +     | -81     | -     | 4      | +     | 60      | (-) | 14    | - | -   | 9   | CRC2 - CRC0  | 100 |
| SO 0    | -1   | 1    | P0    | ST1    | ST0   | Auto    | matic   | clock | cour  | nter   | -     |         |       |         |         |       |       |         |       |        |       |         | SF3 | - SF0 |   | TST | SEN | NEG CRC2 - C | RC  |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 78/ 120 No. 1 279 929 420

V3.2

### 4.7.5.13 WR\_CLOCK\_COUNTER\_MIN

| -  | DIG  | DILJ  | שוטונ | JUILZ   | DILZI  | DILZO | DILZO | DILZ4 | DILZJ | DILZZ | DILL  | DILZU  | Bit19 Bit18 Bit17 Bit16 Bit15 Bit14 Bit13 Bit12 Bit11 E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              | The second second | DILO | ווט ן טונ | + DIG | טונב ט   | it1 E |
|----|------|-------|-------|---------|--------|-------|-------|-------|-------|-------|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|------|-----------|-------|----------|-------|
| SI | 0    | -     | 0     | 1       | 0      | 1     | 0     | 1     | 1     | 1     | 0     | 0      | Automatic clock counter che                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ck lower lir | nıt               |      |           | CRO   | 32 - CRC | :0    |
| SO | 0    | 0     | 1     | P0      | ST1    | ST0   | Autor | natic | clock | count | er ch | eck lo | wer limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | SF3 - SF0         | )    | TST SE    | N .   | CRC2     | - CRO |
|    | Cloc | k cou | nter  | registe | r min: |       |       |       |       |       |       |        | AND THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF THE PERSON NAMED ADDRESS OF THE PERSON NAMED IN COLUMN TO SERVICE AND ADDRESS OF |              |                   |      |           |       |          |       |

### 4.7.5.14 RD\_CLOCK\_COUNTER\_MIN

| RD_ | CLOC  | K_CO  | UNTE  | R_MI  | N: rea | d the | curre | nt valu | ue of t | he clo | ck co  | unter  | regist | er limi | t min | (auto  | matic | syste | m clo  | ck mo | nitorir | ng)   |      |      |      |      |      |      |      |        |        |      |
|-----|-------|-------|-------|-------|--------|-------|-------|---------|---------|--------|--------|--------|--------|---------|-------|--------|-------|-------|--------|-------|---------|-------|------|------|------|------|------|------|------|--------|--------|------|
|     | Bit31 | Bit30 | Bit29 | Bit28 | Bit27  | Bit26 | Bit25 | Bit24   | Bit23   | Bit22  | Bit21  | Bit20  | Bit 19 | Bit18   | Bit17 | Bit 16 | Bit15 | Bit14 | Bit 13 | Bit12 | Bit11   | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1   | Bit0 |
| SI  | 0     | PS-N  | 1     | 1     | 0      | 1     | 0     | 1       | 1       | 1      | 0      | 0      | 194    | +       | 3     | i e    | -     | +     | -3     | 16    | - 8     | +     | (4)  | 100  | -    | 3    | 4    | E    | CRO  | 2 - CR | CO     | -    |
| SO  | 0     | 1     | 1     | P0    | ST1    | ST0   | Auto  | matic   | clock   | count  | er che | eck lo | wer li | mit     |       |        |       |       |        |       |         |       |      | SF3  | SF0  |      | TST  | SEN  |      | CRC    | 2 - CF | RC0  |

### 4.7.5.15 WR\_CLOCK\_COUNTER\_MAX

| WR_0 | CLOC  | K_CC  | UNT    | ER_M   | AX: w | rite th | e curr | ent va | alue of | the cloc | k co | unter register li | nit max (automatic system clock monitoring) |             |         |     |          |      |
|------|-------|-------|--------|--------|-------|---------|--------|--------|---------|----------|------|-------------------|---------------------------------------------|-------------|---------|-----|----------|------|
| SI   | 0     | -     | 0      | 1      | 0     | 1       | 0      | 1      | 1       | 1        | 1    | 0                 | Automatic clock counter check i             | upper limit |         | CRC | 2 - CRC0 | ~    |
| SO   | 0     | 0     | 1      | P0     | ST1   | ST0     | Auton  | natic  | clock   | counter  | chec | k upper limit     |                                             | SF3 - SF0   | TST SEN | MAC | CRC2 - C | CRC0 |
|      | Clock | coun  | ter re | gister | max   |         |        |        |         |          |      |                   |                                             |             |         |     |          |      |
|      | 065   | 5535: | upper  | failur | thre: | shold   | numbe  | r of c | ounte   | d clocks | (2.2 | 5MHz)             |                                             |             |         |     |          |      |
|      | 6553  | 5>d   | efaul  | t      |       |         |        |        |         |          |      |                   |                                             |             |         |     |          |      |

### 4.7.5.16 RD\_CLOCK\_COUNTER\_MAX

| RD_ | CLOC | K_CO  | UNT   | R_MA  | X: re | ad the | curre | nt val | ue of | the clo | ock c | ounter | register limit ma | x (automatic | system c    | lock m   | onitorin | g)      |          |       |      |      |      |      |        |        |      |
|-----|------|-------|-------|-------|-------|--------|-------|--------|-------|---------|-------|--------|-------------------|--------------|-------------|----------|----------|---------|----------|-------|------|------|------|------|--------|--------|------|
|     | Bit3 | Bit30 | Bit29 | Bit28 | Bit27 | Bit26  | Bit25 | Bit24  | Bit23 | Bit22   | Bit21 | Bit20  | Bit19 Bit18 Bit17 | Bit16 Bit15  | Bit14 Bit1: | 3 Bit 12 | Bit11B   | lit10 E | t9 Bit8  | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1   | Bit0 |
| S   | 0    | 193 N | 1     | 1     | 0     | 1      | 0     | 1      | 1     | 1       | 1     | 0      |                   | Auto         | matic clo   | ck cou   | nter che | eck up  | er limit |       |      | 9.3  |      | CRC  | 2 - CF | RC0    | -    |
| SC  | 0    | 1     | 1     | P0    | ST1   | ST0    | Autor | matic  | clock | count   | er ch | eck u  | oper limit        | 1.45%        |             |          |          |         | SF3      | - SF0 |      | TST  | SEN  | HEID | CRC    | 2 - CI | RC0  |

### 4.7.5.17 WR\_CLOCK\_COUNTER\_FLTCNT

| SI | 0 | - | 0 | 1  | 0   | 1   | 1 | 0 | 0. | 0 | 0 | 0 | - | - | -        | -      | -      | -   | - | - | DICTIDIC |   |     | Bit7 Bit6 | , I DIES   DI | CF  |     | CO -     |
|----|---|---|---|----|-----|-----|---|---|----|---|---|---|---|---|----------|--------|--------|-----|---|---|----------|---|-----|-----------|---------------|-----|-----|----------|
| iO | 0 | 0 | 1 | P0 | ST1 | ST0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 8 bit fa | ult th | hresho | old |   | 4 |          | 1 | SF3 | SF0       | TST SE        | N T | CRC | 2 - CRC0 |

### 4.7.5.18 RD\_CLOCK\_COUNTER\_FLTCNT

| Į. | 3it31 | Bit30 | Bit29 | Bit28 | Bit2/ | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit 19 | Bit 18 | Bit1/ | Bit 16  | Bit 15 | Bit14 | Bit13 | Bit 12 | Bit11 | Bit 10 | Bit9  | Bit8 | Bit/ | Bit6 | Bit5 | Bit4 | Bit3 | Bit2    | Bit1   | Bitt |
|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|---------|--------|-------|-------|--------|-------|--------|-------|------|------|------|------|------|------|---------|--------|------|
| SI | 0     | 19.0  | 1     | 1     | 0     | 1     | 1     | 0     | 0     | 0     | 0     | 0     | 10     |        | *     | (3)     | 19     | -     | -3    | +      | -8    | +      | 10-11 | 100  | -    | -    | +    | 12   | CRO  | C2 - CF | RC0    | 12   |
| SO | 0     | 1     | 1     | P0    | ST1   | ST0   | 0     | 0     | 0     | 0     | 0     | 0     | 0      | - 0    | 8 bit | fault t | hresh  | old   |       |        |       |        |       | SF3  | SF0  |      | TST  | SEN  |      | CRC     | 2 - CF | RC0  |

### 4.7.5.19 DEMAND\_FOR\_TEST

| Bit3   | Bit30   | Bit29   | Bit28   | Bit27   | Bit26   | Bit2  | 5 Bit24 | Bit23   | Bit22   | 3it21  | Bit20 E | Bit 19 E | Bit 18 Bit | 17 B | it16 Bit | 15 Bit 14 | Bit13 Bit12 | Bit11 Bit1 | 0 Bit9 Bit8 | Bit7 Bit6 | Bit5 Bit4 | Bit3 | Bit2 Bit1 | 1 Bit |
|--------|---------|---------|---------|---------|---------|-------|---------|---------|---------|--------|---------|----------|------------|------|----------|-----------|-------------|------------|-------------|-----------|-----------|------|-----------|-------|
| 0      | PS N    | 0       | 1       | 0       | 1       | 1     | 0       | 0       | 0       | 1      | 0       | -        | -          | -    | - 3      |           | -           | 14.1       | TMDASSE     | TMD2      | TMD1      | CRC  | 2 - CRC0  | 1     |
| 0      | 0       | 1       | P0      | ST1     | ST0     | 0     | 0       | 0       | 0       | 0      | 0       | 0        | 0          | 0    | 0 TIV    | IDASSD    | TMD2        | TMD1       | SF3         | - SF0     | TST SE    | 1    | CRC2 - 0  | CRC   |
| TMD    | 1:      |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 00: 9  | witch   | off se  | If test | chanr   | nel 1 - | ->de  | fault   |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 01:1   | os. ar  | nplitu  | de of   | elf te  | st cha  | nnel  | 1       |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 10: r  | neg. ar | nplitu  | de of s | self te | st cha  | innel | 1       |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 11 =   | not de  | fined   | > RI    | Ē       |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 50     |         |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| TMD    |         | 0.00    |         |         | 46.5    | 200   |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 15.6.0 | witch   |         |         |         |         | -     |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        | os. ar  |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        | neg. ar |         |         |         | st cha  | innel | 2       |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 11 =   | not de  | fined   | > R     | E       |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        |         |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        | ASSD    |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 1000   | witch   |         |         |         |         | etau  | ilt     |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        | oos. ar |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        | neg. ar |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| 11 =   | not de  | fined   | > R     | Ε       |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
|        |         |         |         |         |         |       |         |         |         |        |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| Rem    |         |         |         |         |         |       | -       |         |         | e need |         |          |            |      |          |           |             |            |             |           |           |      |           |       |
| Selfs  | elf tes | t of cl | hanne   | 1 2     | and A   | SSD   | can b   | e de/ad | ctivate | d with | in one  | comr     | mand       |      |          |           |             |            |             |           |           |      |           |       |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 79/ 120 No. 1 279 929 420

V3.2

### 4.7.5.20 RD\_TEST\_MODE



### 4.7.5.21 RD\_MONITOR\_I\_DATA

| RD_ | MONI  | TOR_  | DA    | TA:   |       |       |       |       |       |       |       |       |        |        |        |        |        |       |       |        |       |       |      |      |      |      |      |      |      |        |       |      |
|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|------|------|------|------|------|------|------|--------|-------|------|
|     | Bit31 | Bit30 | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit 19 | Bit18  | Bit17  | Bit 16 | Bit 15 | Bit14 | Bit13 | Bit 12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1  | Bit0 |
| SI  | 0     | PSA   | 1     | 1     | 0     | 1     | 1     | 0     | 0     | 1     | 0     | 0     | 4      | +      | ь      | æ      | +      | +     | -     | -      | -     | -     | -    | 100  | -    | +    | =    | 10-  | CRO  | 2 - CF | RC0   | E    |
| SO  | 0     | 1     | 1     | P0    | ST1   | ST0   |       |       |       |       |       |       | - N    | Ionito | I flag | gs     |        |       |       |        |       |       |      | SF3  | SF0  |      | TST  | SEN  |      | CRC    | 2 - C | RC0  |

### 4.7.5.22 RD\_MONITOR\_II\_DATA

| RD_ | MON  | ITC | R_I  | I_DA | TA:  |        |         |       |       |       |       |       |       |       |       |        |       |       |        |       |        |           |       |      |      |       |      |      | -    |      |          | 77     |
|-----|------|-----|------|------|------|--------|---------|-------|-------|-------|-------|-------|-------|-------|-------|--------|-------|-------|--------|-------|--------|-----------|-------|------|------|-------|------|------|------|------|----------|--------|
|     | Bit3 | 1 B | it30 | Bit2 | Bit2 | 8 Bit2 | 7 Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit 17 | Bit16 | Bit15 | Bit 14 | Bit13 | Bit 12 | Bit11     | Bit10 | Bit9 | Bit8 | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 Bit | 1 Bit0 |
| SI  | 0    |     | -    | 1    | 1    | 0      | 1       | 1     | 0     | 0     | 1     | 1     | 0     | -6    |       | н      | (8)   | -     | -      | -     | +      | 14        | +     | -    | 100  | -     | 8    | -    | Æ    | CRO  | 2 - CRC0 | E      |
| SO  | 0    |     | 1    | 1    | PO   | ST1    | ST0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0      | 0     | 0     | (      | 0     | Mon    | itor II f | lags  |      | SF3  | - SF0 |      | TST  | SEN  |      | CRC2 -   | CRC0   |

### 4.7.5.23 WR\_CONFIG\_1



Note: to fulfil Safety requirements the ASSD monitor has to be set as "1".



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 80/ 120 No. 1 279 929 420

V3.2

### 4.7.5.24 RD\_CONFIG\_1

| 0 - 1 1 0 1 1 0 0 1 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit16 Bit | Bit 16 | Bit15  | Bit 14 | Bit 1. | 3 Bit | 12 Br | t11 E  | it10 | Bit9 | Bit8 | Bit/  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|--------|--------|--------|-------|-------|--------|------|------|------|-------|------|------|------|------|--------|-------|
| C-loss: 0 = no initial C-loss detection running 1 = initial C-loss detection is currently running (will be reset automatically after finishing)  OSCM (oscillator monitoring mode): 00 = clock counter running and readable, disable clock counter register and oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                               | E 6       | 100    | -6     | +      | -3     | -     | 1 3   | -      |      | 7-0  | 1120 | 4     | 100  | -    | 100  | CRO  | 2 - CF | RC0   |
| 0 = no initial C-loss detection running 1 = initial C-loss detection is currently running (will be reset automatically after finishing)  OSCM (oscillator monitoring mode): 00 = clock counter running and readable, disable clock counter register and oscillator monitoring 11 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz | C lo      | -      | C loss | ASSD   | Fi     | ter 2 |       | Filter | 1    | 1    | SF3  | - SF0 | i e  | TST  | SEN  | NEID | CRC    | 2 - C |
| 1 = initial C-loss detection is currently running (will be reset automatically after finishing)  OSCM (oscillator monitoring mode): 00 = clock counter running and readable, disable clock counter register and oscillator monitoring flag 11 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                    |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 1 = initial C-loss detection is currently running (will be reset automatically after finishing)  OSCM (oscillator monitoring mode): 00 = clock counter running and readable, disable clock counter register and oscillator monitoring flag 11 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                    |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| OSCM (oscillator monitoring mode):  00 = clock counter running and readable, disable clock counter register and oscillator monitoring 11 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                             | na)       | ia)    |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = clock counter running and readable, disable clock counter register and oscillator monitoring to 1 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag ASSD:  0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                   | 37        | 31     |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = clock counter running and readable, disable clock counter register and oscillator monitoring to 1 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag ASSD:  0 = ASSD monitor off 1 = ASSD monitor on Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                    |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 01 = enable clock counter register, disable oscillator monitoring flag 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                                                                                                                       | monitorir | monito | orina  | flag   |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 11 = enable clock counter register and oscillator monitoring flag  ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                                                                                                                                                                                              |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| ASSD: 0 = ASSD monitor off 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                 |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 0 = ASSD monitor off<br>1 = ASSD monitor on<br>Filter 1 (filter frequency of channel 1):<br>00 = 426 Hz<br>01 = 213 Hz<br>10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                 |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 0 = ASSD monitor off<br>1 = ASSD monitor on<br>Filter 1 (filter frequency of channel 1):<br>00 = 426 Hz<br>01 = 213 Hz<br>10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                 |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 1 = ASSD monitor on  Filter 1 (filter frequency of channel 1): 00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                            |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| Filter 1 (filter frequency of channel 1):  00 = 426 Hz 01 = 213 Hz 10 = 106 Hz 11 = 53 Hz  Filter 2 (filter frequency of channel 2):  00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = 426 Hz<br>01 = 213 Hz<br>10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = 426 Hz<br>01 = 213 Hz<br>10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 01 = 213 Hz<br>10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 10 = 106 Hz<br>11 = 53 Hz<br>Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 11 = 53 Hz  Filter 2 (filter frequency of channel 2): 00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| Filter 2 (filter frequency of channel 2):<br>00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 00 = 426 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 10 = 106 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |
| 11 = 53 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |        |        |        |        |       |       |        |      |      |      |       |      |      |      |      |        |       |

### 4.7.5.25 WR\_CONFIG\_2

| WR_ | CONF  | IG_2   | Armi     | ngpin   |        |          |        | T       |       |          |         |         |         |        |        |        |       |      |                      |         |          | 3         |       |           |      |         | 77      |
|-----|-------|--------|----------|---------|--------|----------|--------|---------|-------|----------|---------|---------|---------|--------|--------|--------|-------|------|----------------------|---------|----------|-----------|-------|-----------|------|---------|---------|
|     | Bit31 | Bit30  | Bit29    | Bit28   | Bit2   | Bit26    | Bit2   | Bit24   | Bit2  | Bit22    | Bit21   | Bit20   | Bit 19  | Bit18  | Bit17  | Bit16  | Bit15 | Bit1 | 14 Bit13 Bit12 Bit11 | Bit10 B | it9 Bit8 | Bit7 B    | it6 B | Bit5 Bit4 | Bit3 | Bit2 B  | it1 Bit |
| SI  | 0     | 193    | 0        | 1       | 0      | 1        | 1      | 0       | 1     | 0        | 1       | 0       | 7.0     | -      | 3      | -      | 150   | 100  | Sample TH            |         | arming   | threshold | 1     | 7         | CRC  | 2 - CRC | 0 -     |
| 0   | 0     | 0      | 1        | P0      | ST1    | ST0      | 0      | 0       | 0     | 0        | 0       | 0       | Samp    | ole TH |        |        | ar    | ming | g threshold          |         | SF3      | - SF0     | T     | ST SEN    | NEO  | CRC2    | - CRCC  |
|     | Armi  | ng thr | esholo   | 1:      |        |          |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 0: an | ming   | oin in t | ristat  | e / ar | ming p   | in de  | activa  | ted   | defa     | ult     |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 12    | 55: Ar | ming t   | thresh  | old (  | LSB      | of arr | ning t  | hresh | old = 4  | LSB     | of se   | nsor d  | ata)   |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | Armi  | ng thr | esholo   | ILSE    | 37     | Sens     | sor da | ata [LS | SBI   |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 1     |        |          |         | -      | 4        |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 2     |        |          |         |        | 8        |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 3     |        |          |         |        | 12       |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 255   |        |          |         |        | 1020     |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 200   |        |          |         |        | 1020     |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | data  | CH1    | <= ar    | ming    | thres  | hold, t  | hen a  | ming    | pin = | tristat  | e       |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | data  | CH2    | <= ar    | ming    | thres  | hold, t  | hen a  | rming   | pin = | tristat  | e       |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | data  | CH1    | > arm    | ning th | resh   | old (for | mon    | e than  | "San  | ple Th   | " tim   | es), ti | hen an  | ning p | oin =  | low    |       |      |                      |         |          |           |       |           |      |         |         |
|     | data  | CH2    | > arm    | ning th | resh   | old (for | mon    | e than  | "San  | iple Th  | " tim   | es), ti | hen an  | ning p | oin =  | low    |       |      |                      |         |          |           |       |           |      |         |         |
|     | Sam   | ple th | eshol    | d:      |        |          |        |         |       |          |         |         |         |        |        |        |       |      |                      |         |          |           |       |           |      |         |         |
|     | 00: A | rming  | pin is   | activ   | ated   | if the a | armin  | g thre  | shold | is viola | ted o   | ne tin  | ne (ser | sor d  | ata re | ad ac  | cess) | )    |                      |         |          |           |       |           |      |         |         |
|     | 01: A | rming  | pin is   | activ   | ated   | if the a | armin  | g three | shold | is viola | ted to  | vo tin  | ies (se | ensor  | data   | read a | ccess | 3)   |                      |         |          |           |       |           |      |         |         |
|     | 10: A | rming  | pin is   | activ   | ated   | if the a | armin  | g three | shold | is viola | ted th  | ree ti  | mes (   | senso  | r data | read   | acces | ss)  |                      |         |          |           |       |           |      |         |         |
|     | 11: A | rming  | pin is   | activ   | ated   | if the a | armin  | g three | shold | is viola | ated fo | ur tin  | nes (se | ensor  | data   | read a | ccess | 5)>  | default              |         |          |           |       |           |      |         |         |

### 4.7.5.26 RD\_CONFIG\_2





# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 81/ 120 No. 1 279 929 420

V3.2

### 4.7.5.27 DEMAND\_SOFT\_RESET

|      |         |       | _     |        |       | f the c |        |       |       |       | the fi | rst tra | nsmis | sion); | has   | to be | sent 2 | 2 times | s -> L | eads  | to the | same  | state | like a | after th | ne volt | age s | electi | on co | mman   | d     |      |
|------|---------|-------|-------|--------|-------|---------|--------|-------|-------|-------|--------|---------|-------|--------|-------|-------|--------|---------|--------|-------|--------|-------|-------|--------|----------|---------|-------|--------|-------|--------|-------|------|
| (eve | rytning | reset | exce  | ot SPI | proto | col an  | d voit | age n | noae) |       |        |         |       |        |       |       |        |         |        |       |        |       |       |        |          |         |       |        |       |        |       |      |
|      | Bit31   | Bit30 | Bit29 | Bit28  | Bit27 | Bit26   | Bit25  | Bit24 | Bit23 | Bit22 | Bit21  | Bit20   | Bit19 | Bit18  | Bit17 | Bit16 | Bit15  | Bit14   | Bit13  | Bit12 | Bit11  | Bit10 | Bit9  | Bit8   | Bit7     | Bit6    | Bit5  | Bit4   | Bit3  | Bit2   | Bit1  | Bit0 |
| SI   | 0       | - 1   | 0     | 1      | 0     | 1       | 1      | 0     | 1     | 1     | 1      | 0       | 0     | 0      | 0     | 0     | 0      | 0       | 0      | 0     | 1      | 0     | 1     | 0      | 1        | 1       | 0     | 1      | CRO   | 2 - CF | RC0   | *    |
| SO   | 0       | 0     | 1     | P0     | ST1   | ST0     | 0      | 0     | 0     | 0     | 0      | 0       | 0     | 0      | 0     | 0     | 0      | 0       | 0      | 0     | 0      | 0     |       | SF3    | SF0      |         | TST   | SEN    | 180   | CRC    | 2 - C | RC0  |

### **4.7.5.28 END\_OF\_PROG**

| END | OF I  | PROG  | : lock | ing co | mmai  | nd, aft | er EO | P onl | y read | com   | mands | allow | ved, al | so DE | MAN   | D_SC  | FT_R  | ESET  |       |       |       |       |      |       |      |      |      |      |          |         |      |
|-----|-------|-------|--------|--------|-------|---------|-------|-------|--------|-------|-------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|------|------|------|------|----------|---------|------|
|     | Bit31 | Bit30 | Bit29  | Bit28  | Bit27 | Bit26   | Bit25 | Bit24 | Bit23  | Bit22 | Bit21 | Bit20 | Bit19   | Bit18 | Bit17 | Bit16 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8  | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 Bit | 2 Bit1  | Bit0 |
| SI  | 0     | 19.1  | 0      | 1      | 0     | 1       | 1     | 1     | 0      | 0     | 0     | 0     | -       | 1     | 15    | -     | -     |       | -     | (-0)  | 15    | -1    | 100  | (12.1 | -    | - 31 | +    | 1    | CRC2 -   | CRC0    | -    |
| SO  | 0     | 0     | 1      | P0     | ST1   | ST0     | 0     | 0     | 0      | 0     | 0     | 0     | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |      | SF3   | SF0  |      | TST  | SEN  | CF       | RC2 - C | RC0  |

### 4.7.5.29 RD\_BITE\_CH1

| ITE_   | CH1: r           | ead E                                     | BITE C                                                       | OTP va                                                                                 | lue of                                                                                                          | chan                                                                                                                                | nel 1                                                                                                                                                 |                                                                                          |                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                             |                                                                                               |                                                                                                                                                                                                                                                                                                    |                                                                                                               |                                                                                                                             |                                                                                                                               |                                                                                                                                       |                                                                                                                                               |                                                                                                                                                       |                                                                                                                                                               |                                                                                                                                                                       |                                                                                                                                                                               |                                                                                                                                                                              |                                                                                                                                                                                      |                                                                                                                                                                                    |                                                                                                                                                                                                   |                                                                                                                                                                                                                  |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                |                                                                                                                                                                                                                      |
|--------|------------------|-------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit31  | Bit30            | Bit29                                     | Bit28                                                        | Bit27                                                                                  | Bit26                                                                                                           | Bit25                                                                                                                               | Bit24                                                                                                                                                 | 4 Bit23                                                                                  | Bit22                                                                                         | Bit2                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 Bit 21                                                                                                                                                                                                                                                    | 0 Bit 19                                                                                      | Bit18                                                                                                                                                                                                                                                                                              | Bit 1                                                                                                         | Bit16                                                                                                                       | Bit15                                                                                                                         | Bit14                                                                                                                                 | Bit13                                                                                                                                         | Bit12                                                                                                                                                 | Bit11                                                                                                                                                         | 3it10                                                                                                                                                                 | Bit9                                                                                                                                                                          | Bit8                                                                                                                                                                         | Bit7                                                                                                                                                                                 | Bit6                                                                                                                                                                               | Bit5                                                                                                                                                                                              | Bit4                                                                                                                                                                                                             | Bit3                                                                                                                                                                                                            | Bit2 Bi                                                                                                                                                                                                                        | t1 Bit0                                                                                                                                                                                                              |
| 0      | Ne.              | 1                                         | 1                                                            | 0                                                                                      | 0                                                                                                               | 0                                                                                                                                   | 1                                                                                                                                                     | 1                                                                                        | 0                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                           | +                                                                                             | -0                                                                                                                                                                                                                                                                                                 | -                                                                                                             | -                                                                                                                           | -                                                                                                                             | -                                                                                                                                     | -                                                                                                                                             | -                                                                                                                                                     | ÷                                                                                                                                                             | -                                                                                                                                                                     |                                                                                                                                                                               | -                                                                                                                                                                            | -                                                                                                                                                                                    | -                                                                                                                                                                                  | -                                                                                                                                                                                                 | 1                                                                                                                                                                                                                | CRO                                                                                                                                                                                                             | 2 - CRC                                                                                                                                                                                                                        | - 0                                                                                                                                                                                                                  |
| 0      | 1                | 1                                         | P0                                                           | ST1                                                                                    | ST0                                                                                                             | posit                                                                                                                               | ive B                                                                                                                                                 | ITE O                                                                                    | P cha                                                                                         | nnel                                                                                                                                                                                                                                                                                                                                                                                                                                       | CH1                                                                                                                                                                                                                                                         |                                                                                               |                                                                                                                                                                                                                                                                                                    | nega                                                                                                          | tive B                                                                                                                      | ITE OT                                                                                                                        | P ch                                                                                                                                  | annel                                                                                                                                         | CH1                                                                                                                                                   |                                                                                                                                                               |                                                                                                                                                                       |                                                                                                                                                                               | SF3                                                                                                                                                                          | - SF0                                                                                                                                                                                |                                                                                                                                                                                    | TST                                                                                                                                                                                               | SEN                                                                                                                                                                                                              | MAG                                                                                                                                                                                                             | CRC2 -                                                                                                                                                                                                                         | CRC0                                                                                                                                                                                                                 |
| positi | ve BIT           | E OT                                      | P cha                                                        | nnel (                                                                                 | CH1/                                                                                                            | negat                                                                                                                               | tive B                                                                                                                                                | ITE O                                                                                    | P cha                                                                                         | annel                                                                                                                                                                                                                                                                                                                                                                                                                                      | CH1:                                                                                                                                                                                                                                                        |                                                                                               |                                                                                                                                                                                                                                                                                                    |                                                                                                               |                                                                                                                             |                                                                                                                               |                                                                                                                                       |                                                                                                                                               |                                                                                                                                                       |                                                                                                                                                               |                                                                                                                                                                       |                                                                                                                                                                               |                                                                                                                                                                              |                                                                                                                                                                                      |                                                                                                                                                                                    |                                                                                                                                                                                                   |                                                                                                                                                                                                                  |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                |                                                                                                                                                                                                                      |
|        |                  |                                           |                                                              |                                                                                        |                                                                                                                 |                                                                                                                                     |                                                                                                                                                       |                                                                                          |                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                             |                                                                                               |                                                                                                                                                                                                                                                                                                    |                                                                                                               | m 000                                                                                                                       | noitivit                                                                                                                      | 10.                                                                                                                                   |                                                                                                                                               |                                                                                                                                                       |                                                                                                                                                               |                                                                                                                                                                       |                                                                                                                                                                               |                                                                                                                                                                              |                                                                                                                                                                                      |                                                                                                                                                                                    |                                                                                                                                                                                                   |                                                                                                                                                                                                                  |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                |                                                                                                                                                                                                                      |
|        | 0<br>0<br>positi | Bit31 Bit30 0 - 0 1 positive BIT -128+127 | Bit31 Bit30 Bit29 0 - 1 0 1 1 positive BITE OT -128+127; end | Bit31 Bit30 Bit29 Bit28  0 - 1 1  0 1 1 P0  positive BITE OTP cha -128+127; end-of-lin | Bit31 Bit30 Bit29 Bit28 Bit27  0 - 1 1 0  0 1 1 P0 ST1  positive BITE OTP channel 0  -128+127; end-of-line save | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26  0 - 1 1 0 0  0 1 1 P0 ST1 ST0  positive BITE OTP channel CH1 / -128+127: end-of-line saved BIT | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26 Bit25 0 - 1 1 0 0 0 0 0 0 1 1 PO ST1 ST0 positive BITE OTP channel CH1 / negal-128+127 end-of-line saved BITE val | positive BITE OTP channel CH1 / negative B<br>-128+127; end-of-line saved BITE values in | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26 Bit25 Bit24 Bit23 0 - 1 1 0 0 0 1 1 1 0 0 0 1 1 1 0 0 0 0 | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26 Bit25 Bit24 Bit23 Bit22  0 - 1 1 1 0 0 0 0 1 1 1 0  0 1 1 PO ST1 ST0 positive BITE OTP charpositive BITE Values in g (signed with the charposities). | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26 Bit25 Bit24 Bit23 Bit22 Bit2  0 - 1 1 0 0 0 0 1 1 0 1  0 1 1 PO ST1 ST0 positive BITE OTP channel positive BITE OTP channel CH1 / negative BITE OTP channel -128+127. end-of-line saved BITE values in g (signed value; | Bit31   Bit30   Bit29   Bit26   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20 | Bit31 Bit30 Bit29 Bit28 Bit27 Bit26 Bit25 Bit24 Bit23 Bit22 Bit21 Bit20 Bit19 0 - 1 1 0 0 0 0 1 1 0 1 0 - 0 1 1 PO STI STO positive BITE OTP channel CH1 positive BITE OTP channel CH1/ negative BITE OTP channel CH1: -128+127; end-of-line saved BITE values in g (signed value; two's complete. | Bit31   Bit30   Bit29   Bit26   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17     0 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9 | Bit31   Bit30   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit11   Bit10   Bit9   Bit8   Bit7 | Bit31   Bit30   Bit28   Bit28   Bit27   Bit26   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9   Bit8   Bit7   Bit6 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9   Bit8   Bit7   Bit6   Bit5 | Bit31   Bit30   Bit28   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9   Bit8   Bit7   Bit6   Bit5   Bit4 | Bit31   Bit30   Bit29   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit18   Bit17   Bit16   Bit15   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9   Bit8   Bit7   Bit6   Bit5   Bit4   Bit3 | Bit31   Bit30   Bit28   Bit27   Bit26   Bit25   Bit24   Bit23   Bit22   Bit21   Bit20   Bit19   Bit19   Bit19   Bit14   Bit13   Bit12   Bit11   Bit10   Bit9   Bit8   Bit7   Bit6   Bit5   Bit4   Bit3   Bit2   Bit0 |

### 4.7.5.30 RD\_BITE\_CH2

| SI 0 - 1 1 0 0 0 1 1 1 0 0 0                                        |             |           |         |                 |
|---------------------------------------------------------------------|-------------|-----------|---------|-----------------|
| SO 0 1 1 PO ST1 ST0 positive BITE OTP channel CH2 negative BITE OTP |             | 6 6 6     |         | CRC2 - CRC0 -   |
|                                                                     | channel CH2 | SF3 - SF0 | TST SEN | MRO CRC2 - CRC0 |
| positive BITE OTP channel CH2 / negative BITE OTP channel CH2:      |             |           |         |                 |

### 4.7.5.31 RD\_SERIAL1

| RD_ | SERIA | L1: s | erial r | numbe | r     |       |       |       |        |       |       |       |       |       |       |        |        |        |       |        |       |       |      |      |      |      |      |      |      |        |        |      |
|-----|-------|-------|---------|-------|-------|-------|-------|-------|--------|-------|-------|-------|-------|-------|-------|--------|--------|--------|-------|--------|-------|-------|------|------|------|------|------|------|------|--------|--------|------|
|     | Bit31 | Bit30 | Bit29   | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23  | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit 16 | Bit 15 | Bit 14 | Bit13 | Bit 12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1   | Bit0 |
| SI  | 0     | PS-N  | 1       | 1     | 0     | 0     | 0     | 0     | 0      | 0     | 0     | 0     | +     | +     | B     | 18     | -      | +      | 10-11 | 10     | -     | -     | -    | 100  | +    | 8    | +    | Æ    | CRO  | 2 - CF | CO     | =    |
| SO  | 0     | 1     | 1       | P0    | ST1   | ST0   | seria | num   | ber (S | N15 - | SNO)  |       |       |       |       |        |        |        |       |        |       |       |      | SF3  | SF0  |      | TST  | SEN  |      | CRC.   | 2 - CF | RC0  |

### 4.7.5.32 RD\_SERIAL2

| RD | SERIA | L2: s | erial i | numbe | r     |       |        |       |         |       |             |       |        |       |       |       |        |       |       |       |       |       |      |      |      |      |      |      |             |        |    |
|----|-------|-------|---------|-------|-------|-------|--------|-------|---------|-------|-------------|-------|--------|-------|-------|-------|--------|-------|-------|-------|-------|-------|------|------|------|------|------|------|-------------|--------|----|
|    | Bit31 | Bit30 | Bit29   | Bit28 | Bit27 | Bit26 | Bit25  | Bit24 | Bit23   | Bit22 | Bit21       | Bit20 | Bit 19 | Bit18 | Bit17 | Bit16 | Bit 15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 Bit2 B | t1 Bit | t0 |
| SI | 0     | 191   | 1       | 1     | 0     | 0     | 0      | 0     | 0       | 0     | 1           | 0     | 4      | +     | B     | -     | -6     | +     | -3    | -     | - 6   | +     | 7-0  |      | 4    | 1    | +    | +    | CRC2 - CRC  | ) -    |    |
| SO | 0     | -1    | 1       | P0    | ST1   | ST0   | serial | numb  | oer (SI | N31 - | <b>SN16</b> | )     |        |       |       |       |        |       |       |       |       |       |      | SF3  | SF0  |      | TST  | SEN  | CRC2        | CRC    | 0  |

### 4.7.5.33 RD\_SERIAL3

| RD_ | SERIA | L3: s | erial r | numbe | r     |       |       |       |        |       |       |       |        |       |       |        |       |        |       |       |       |       |      |      |       |      |      |      |      |           | 77   |
|-----|-------|-------|---------|-------|-------|-------|-------|-------|--------|-------|-------|-------|--------|-------|-------|--------|-------|--------|-------|-------|-------|-------|------|------|-------|------|------|------|------|-----------|------|
|     | Bit31 | Bit30 | Bit29   | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23  | Bit22 | Bit21 | Bit20 | Bit 19 | Bit18 | Bit17 | Bit 16 | Bit15 | Bit 14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 Bit1 | Bit0 |
| SI  | 0     | PC.N  | 1       | 1     | 0     | 0     | 0     | 0     | 0      | 1     | 0     | 0     | 16     | +     | 8     | 1      | 4     | +      | -     | 16    | -     | +     | 3    | 100  | 6     | 8    | -    | i-   | CRO  | C2 - CRC0 | 131  |
| SO  | 0     | 1     | 1       | P0    | ST1   | ST0   | seria | num   | ber (S | N47 - | SN32  | 2)    |        |       |       |        |       |        |       |       |       |       |      | SF3  | - SF0 |      | TST  | SEN  |      | CRC2 - C  | CRC0 |

Page 82/ 120 No. 1 279 929 420

V3.2

### 4.7.6 Open SPI timing



The maximum SPI clock frequency that the sensor is guaranteed to be functional is provided below. This frequency must not be exceeded.

### 3.3V & 6.7V Application

| Num | Parameter                        | Symbol              | Min.                   | Max. | Unit |
|-----|----------------------------------|---------------------|------------------------|------|------|
| -   | SPI clock frequency 3.3V & 6.7V  | f <sub>OP</sub>     | -                      | 10*  | MHz  |
|     | mode                             |                     |                        |      |      |
| Α   | Clock (SCK) high time            | t <sub>WSCKIh</sub> | ½*t <sub>SCK</sub> −13 | -    | ns   |
| В   | Clock (SCK) low time             | t <sub>wscki</sub>  | ½*t <sub>SCK</sub> -13 | -    | ns   |
| С   | SCK period                       | t <sub>SCK</sub>    | 100                    | -    | ns   |
| D   | Clock (SCK) fall time            | t <sub>f</sub>      | 5.5                    | 13   | ns   |
| E   | Clock (SCK) rise time            | t <sub>r</sub>      | 5.5                    | 13   | ns   |
| F   | Data input (MOSI) setup time     | t <sub>su</sub>     | 30                     |      | ns   |
| G   | Data input (MOSI) hold time      | t <sub>hi</sub>     | 40                     |      | ns   |
| Н   | Data output (SO) access time     | t <sub>a</sub>      | -                      | 40   | ns   |
| I   | Data output (SO) valid after SCK | t <sub>v</sub>      | -                      | 35   | ns   |
| J   | Data output (SO) lag time        | t <sub>lag</sub>    | 0                      | -    | ns   |
| К   | Data output (MISO) disable time  | t <sub>dis</sub>    | -                      | 100  | ns   |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 83/ 120 No. 1 279 929 420

V3.2

| L | Enable (SCK) lead time    | t <sub>lead</sub> | ½*t <sub>SCK</sub> | - | ns |
|---|---------------------------|-------------------|--------------------|---|----|
| М | Enable (SCK) lag time     | t <sub>lag</sub>  | ½*t <sub>SCK</sub> | - | ns |
| N | Sequential transfer delay | t <sub>td</sub>   | 1.9                | - | μs |

Note: \* To establish communication up to this frequency all other parameters in the table must be satisfied.

The table assumes a VDD\_IO voltage of 3V, a capacitive load of 100 pF and the minimum drive frequency (PLL). Parameters may be better for other voltages, drive frequency and capacitive loads (as far as covered by operating condition specification)

### **5V Application**

| Num | Parameter                        | Symbol            | Min.                   | Max. | Unit |
|-----|----------------------------------|-------------------|------------------------|------|------|
| -   | SPI clock frequency 5V mode      | f <sub>OP</sub>   | -                      | 4*   | MHz  |
| Α   | Clock (SCK) high time            | twscklh           | ½*t <sub>SCK</sub> -13 | -    | ns   |
| В   | Clock (SCK) low time             | twscki            | ½*t <sub>SCK</sub> -13 | -    | ns   |
| С   | SCK period                       | t <sub>SCK</sub>  | 250                    | -    | ns   |
| D   | Clock (SCK) fall time            | t <sub>f</sub>    | 5.5                    | 13   | ns   |
| E   | Clock (SCK) rise time            | t <sub>r</sub>    | 5.5                    | 13   | ns   |
| F   | Data input (MOSI) setup time     | t <sub>su</sub>   | 30                     |      | ns   |
| G   | Data input (MOSI) hold time      | t <sub>hi</sub>   | 40                     |      | ns   |
| Н   | Data output (SO) access time     | t <sub>a</sub>    | -                      | 40   | ns   |
| I   | Data output (SO) valid after SCK | t <sub>V</sub>    | -                      | 100  | ns   |
| J   | Data output (SO) lag time        | t <sub>lag</sub>  | 0                      | -    | ns   |
| К   | Data output (MISO) disable time  | t <sub>dis</sub>  | -                      | 100  | ns   |
| L   | Enable (SCK) lead time           | t <sub>lead</sub> | ½*t <sub>SCK</sub>     | -    | ns   |
| М   | Enable (SCK) lag time            | t <sub>lag</sub>  | ½*t <sub>SCK</sub>     | -    | ns   |
| N   | Sequential transfer delay        | t <sub>td</sub>   | 1.9                    | -    | μs   |

Note: \* To establish communication up to this frequency all other parameters in the table must be satisfied.

The table assumes a VDD\_IO voltage of 3V, a capacitive load of 100 pF and the minimum drive frequency (PLL). Parameters may be better for other voltages, drive frequency and capacitive loads (as far as covered by operating condition specification)



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 84/ 120 No. 1 279 929 420

V3.2

#### 4.8 Bosch SPI Protocol

Communication between slave and master is realised by 32bit data word (MSB transmitted first). The maximum transmission rate is 4Mbaud for 5V mode (and 10 Mbaud for other modes). A so-called in-frame protocol is used. The answer of a given request is sent immediately. The CSB active level is low. The SCK idle level is low.

The information at "Slave In" (SI) is taken over by the sensor with the falling edge of SCK, whereas the sensor sets the output level at "Slave out" (SO) with the rising edge of SCK.



The SPI instruction set can be subdivided into two classes, acceleration and non-acceleration commands.

### 4.8.1 Acceleration commands (Bosch SPI)

These commands are used to request sensor data. The format of these commands is shown below.

The 4 LSB of the 16 bit sensor data are "0".

#### 32Bit acceleration data frame:

| Sensor | data  | commands                    |         |      |       |       |       |       |       |       |       |       |       |       |        |        |       |       |       |      |      |      |      |      |      |      |      |      |      |
|--------|-------|-----------------------------|---------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|        | Bit31 | Bit30 Bit29 Bit28 Bit27 Bit | t26 Bit | 25 I | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit15 | Bit14  | Bit13  | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| SI     | 3     | channel                     |         | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0      | 0      | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    |      | CRC  |      | 0    | 0    |
| SO     |       | status                      |         | 5    |       |       | SID   |       |       |       |       |       |       | 12    | bit ou | tput d | ata   |       |       |      |      | 0    | 0    | 0    | 0    | gs   |      | CRC  |      |

| MOSI ser | nsor data      |                                           |  |
|----------|----------------|-------------------------------------------|--|
| Bit      | Name           | Description                               |  |
|          | 1 1            | 0 = non sensor data request               |  |
| 8        | Sensor bit     | 1 = Sensor data request                   |  |
|          |                | 00000 = Ch1                               |  |
| CH       | Channel select | 10000 = Ch2                               |  |
| CRC      | CRC-Code       | 3 bit CRC-Code (covering bit 5 to bit 31) |  |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 85/ 120 No. 1 279 929 420

V3.2

| Bit    | Name              | Description                                                 |
|--------|-------------------|-------------------------------------------------------------|
|        |                   | Bit 31 = TFF                                                |
|        |                   | Bit 30 = TST                                                |
|        |                   | Bit 29 = EOP                                                |
|        |                   | Bit 28 = 0 (not used)                                       |
|        |                   | Bit 27 = TF (Temporary fault)                               |
| status | Status flags      | Bit 26 = PF (Permanent fault)                               |
|        |                   | 0 = Non sensor data request                                 |
| 9      | Sensor bit        | 1 = Sensor data request                                     |
| SID    | sensor ID         | Programmable identifier for sensordata CH1/2                |
| data   | Acceleration data | 12 bit Acceleration data (two's complement) in 16 bit block |
|        |                   | 0 = normal operation                                        |
| gs     | general status    | 1 = No regular operation (Monitor flag active)              |
| CRC    | CRC-Code          | 3 bit CRC-Code (covering bit 3 to bit 26)                   |

#### **Explanation of Status flags:**

#### **TFF (Transfer Failure Flag)**

This flag indicates that an error occurred in the last SPI transmission.

Possible errors that lead to this are:

- SPI frame doesn't have 32 SCK pulses
- transmitted bus address is not part of the address space
- transmitted bus address is protected in the current mode

States: 0: no error detected

1: error detected

#### TST (Sensor-Self-Test Flag)

This flag indicates that the Sensor-Self-Test is/was active. The flag stays active up to approx. 3.2ms after the Self-Test was deactivated.

States: 0: no Self-Test active 1: Self-Test active

#### **EOP (End-Of-Programming)**

This flag indicates that the EOP-command was not sent during the power-on-cycle. After the EOP-command was sent, the ECU has only a limited access to the internal registers (see 4.3.5).

States: 0 End-Of-Programming transmitted

1 End-Of-Programming not transmitted

### **TF (Temporary Fault)**

This flag indicates that a temporary fault is active. (See below for detailed description)

States: 0 no error detected 1 error detected

#### **PF (Permanent Fault)**



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 86/ 120 No. 1 279 929 420

V3.2

This flag indicates that a permanent fault is active. (See below "Monitor I & II table" for detailed description)

States: 0 no error detected 1 error detected

### 4.8.2 Non-acceleration commands (Bosch SPI)

These commands are used to write/read the sensor control and status registers.

#### Remark:

In case of an invalid setting (inside the 16bit data) the sensor writes the default value into the register.

• Non-acceleration data frame (read access):

|    | Bit31 | Bit30 | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21    | Bit20 | Bit19 | Bit 18 | Bit17 | Bit 16 | Bit15 | Bit 14 | Bit13 | Bit 12 | Bit1    | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----------|-------|-------|--------|-------|--------|-------|--------|-------|--------|---------|-------|------|------|------|------|------|------|------|------|------|------|
| SI |       | Adr7  | Adr6  | Adr5  | Adr4  | Adr3  | Adr2  | Adr1  | 0     | 0     | 0        | 0     | 0     | 0      | 0     | 0      | 0     | 0      | 0     | 0      | 0       | 0     | 0    | 0    | 0    | 0    | 0    |      | CRC  |      | 0    | 0    |
| SO |       |       | sta   | itus  |       |       | S     | 0     | 0     | 0     | 0        | 0     |       |        |       |        |       |        | 16    | bit o  | utput o | lata  |      |      |      |      |      |      | gs   |      | CRC  |      |
|    |       |       | NI.   | n 0   |       | loro  | tion  | , da  | to fr | om.   | <u> </u> | vrito | 200   | 2000   | ٠١٠   |        |       |        |       |        |         |       |      |      |      |      |      |      |      |      |      |      |

Non-acceleration data frame (write access):

|    | Bit31 | Bit30 | Bit29 | Bit28 | Bit27 | Bit26 | Bit25 | Bit24 | Bit23 | Bit22 | Bit21 | Bit20 | Bit19 | Bit18 | Bit17 | Bit16 | Bit15 | Bit14 | Bit13  | Bit12  | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| SI | S     | Adr7  | Adr6  | Adr5  | Adr4  | Adr3  | Adr2  | Adr1  | 1     | 0     | 0     |       |       |       |       |       |       | 10    | bit in | put da | ta    |       |      |      |      |      |      |      | CRC  |      | 0    | 0    |
| SO |       |       | sta   | tus   |       |       | S     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0      | 0      | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | gs   |      | CRC  |      |

| Bit      | Name           | Description                                                                                                              |
|----------|----------------|--------------------------------------------------------------------------------------------------------------------------|
|          |                | 0 = non sensor data request                                                                                              |
| S        | Sensor bit     | 1 = Sensor data request                                                                                                  |
|          |                | Adr7 to Adr1 corresponding to bit 7 to bit 1 of address; Last                                                            |
| Adr_n    | instruction    | bit(bit0) of Address is omitted                                                                                          |
| data     | Data           | 16 bit non acceleration data (don't care for read access)                                                                |
| CRC      | CRC-Code       | 3 bit CRC-Code (covering bit 5 to bit 31)                                                                                |
| MISO non | sensor data    |                                                                                                                          |
| Bit      | Name           | Description                                                                                                              |
| status   | Status flags   | Bit 31 = TFF Bit 30 = TST Bit 29 = EOP Bit 28 = 0 (not used) Bit 27 = TF (Temporary fault) Bit 26 = PF (Permanent fault) |
|          | Sensor bit     | 0 = non sensor data request<br>1 = Sensor data request                                                                   |
| data     | Data           | 16 bit non acceleration data (don't care for write access)                                                               |
| gs       | general status | 0 = normal operation<br>1 = Sensor defect / no regular operation (Monitor flag active)                                   |
| CRC      | CRC-Code       | 3 bit CRC-Code (covering bit 3 to bit 26)                                                                                |

### Example: Read Monitor Flag 1

In order to read Monitor Flag1, access to CFG Register "CFG\_MONITOR\_FLAG\_1" with address 0x64hex (= 0x1100100) has to be enabled. The Address is mapped to Adr\_n in no Acceleration command (Read access). Last bit of the Register Address is omitted; therefore 0x1100100 becomes 0x110010 in Adr\_n.

As no data required, therefore bit31=0.

| bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | <b>17</b> | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| SI  | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 87/ 120 No. 1 279 929 420

V3.2

#### 4.8.3 CRC calculation

To check integrity of the sensor signals (SO) and commands (SI) to the sensor 3 bit CRC (cyclic redundancy check) is used. There are 27 CRC-relevant data bits (bit 31 to 5 for MOSI and bits 26 to 3 for MISO). The CRC calculation is specified by:

Polynomial =  $x^3 + x + 1$ 

Initial value = 111b

Target value = 000b

### 4.8.4 Bosch SPI Error Management

General status flag (GS):

| gs fla | g                   |                                                                                                                                                              |
|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name   | Name long           | Activation conditions                                                                                                                                        |
| GS     | general status flag | cumulative error flag of monitor I and II register<br>(set to '1' if at least one of the monitor flags is set and the failure<br>condition is still present) |

Note 1: The GS-flag is not set if a latched monitor flag is active but the failure mode is not present anymore (except the delay extension, see "Remark delayed GS flag"). It is also not set if SOC1 or SOC2 is active.

Monitor bits: All monitor bits stay active as long as the failure mode is present. After the failure mode disappears, latched flags (column "Latched until readout" = "yes") will be only reset to "0" after reading the monitor register at least one time. Not latched flags (column "Latched until readout" = "no") are reset to "0", once the failure mode disappears.



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 88/ 120 No. 1 279 929 420

V3.2

|          |          |                                              | Monitor I Flags                                                                                                                                                                                       |                          |                                       |                      |                      |                       |
|----------|----------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------|----------------------|----------------------|-----------------------|
| Position | Name     | Name long                                    | Activation conditions                                                                                                                                                                                 | General Status Flag (GS) | General Status Flag (GS-Flag) delayed | Temporary Fault (TF) | Permanent Fault (PF) | Latched until readout |
| 0        | OC1      | offset cancellation error in<br>channel 1    | set if offset cancellation of channel 1 out of limit                                                                                                                                                  | yes                      | no                                    | yes                  | no                   | yes                   |
| 1        | OC2      | offset cancellation error in<br>channel 2    | set if offset cancellation of channel 2 out of limit                                                                                                                                                  | yes                      | no                                    | yes                  | no                   | yes                   |
| 2        | not used | not used                                     | not used                                                                                                                                                                                              | no                       | no                                    | no                   | no                   | no                    |
| 3        | not used | not used                                     | not used                                                                                                                                                                                              | no                       | no                                    | no                   | no                   | no                    |
| 4        | No CLK   | no clock                                     | set if clock of on-chip oscillator is absent                                                                                                                                                          | yes                      | no                                    | no                   | no                   | no                    |
| 5        | osc      | oscillator out of limits                     | set if oscillator frequency out of range (has to be activated via SPI command)                                                                                                                        | yes                      | yes                                   | yes                  | no                   | yes                   |
| 6        | ОТР      | memory error of OTP data                     | set if the content of the MEMORY has an error. This error is detected by the cyclic redundancy check.                                                                                                 | yes                      | no                                    | no                   | yes                  | no                    |
| 7        | Lock     | lockbit error                                | set if at least one of the OTP lock bits is not set                                                                                                                                                   | yes                      | no                                    | no                   | yes                  | no                    |
| 8        | Not used | Not used                                     | Not used                                                                                                                                                                                              | no                       | no                                    | no                   | no                   | no                    |
| 9        | EXT_M    | Extended mode                                | Set if device is in extended mode (mode for internal test purpose)                                                                                                                                    | yes                      | no                                    | yes                  | no                   | yes                   |
| 10       | SOC1     | slow offset cancellation<br>channel 1        | set if slow offset cancellation of channel 1 not active                                                                                                                                               | no                       | no                                    | no                   | no                   | no                    |
| 11       | SOC2     | slow offset cancellation<br>channel 2        | set if slow offset cancellation of channel 2 not active                                                                                                                                               | no                       | no                                    | no                   | no                   | no                    |
| 12       | CD       | capacity loss detection<br>error             | set if C-loss detection (at startup or continious) failed                                                                                                                                             | yes                      | yes                                   | yes                  | no                   | yes                   |
| 13       | ASSD     | ASSD error                                   | error detected by ASSD                                                                                                                                                                                | yes                      | yes                                   | yes                  | no                   | yes                   |
| 14       | ME       | mirror error of device<br>configuration data | set if filter configuration (channel 1 or 2) mirror mismatch is<br>detected<br>set if protocol selection mirror mismatch is detected<br>set if voltage mode configuration mirror mismatch is detected | yes                      | no                                    | no                   | yes                  | no                    |
| 15       | Not used | Not used                                     | Not used                                                                                                                                                                                              | no                       | no                                    | no                   | no                   | no                    |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 89/ 120 No. 1 279 929 420

V3.2

|          |                   |                                            | Monitor II Flags                                            |                          |                                       |                      |                      |                       |
|----------|-------------------|--------------------------------------------|-------------------------------------------------------------|--------------------------|---------------------------------------|----------------------|----------------------|-----------------------|
| Position | Name              | Name long                                  | Activation conditions                                       | General Status Flag (GS) | General Status Flag (GS-Flag) delayed | Temporary Fault (TF) | Permanent Fault (PF) | Latched until readout |
| 0        | EOP               | end of programming                         | end of programming command not sent                         | yes                      | no                                    | yes                  | no                   | no                    |
| 1        | uvs               | undervoltage error of<br>supply VDD        | set during undervoltage situation at Vdd                    | yes                      | yes                                   | yes                  | no                   | yes                   |
| 2        | uvsi              | undervoltage error of<br>supply VDDI       | set during undervoltage situation at Vddi                   | yes                      | yes                                   | yes                  | no                   | yes                   |
| 3        | UVA               | undervoltage error of<br>regulator VDDA    | set if undervoltage on analog supply (internal) is detected | yes                      | yes                                   | yes                  | no                   | yes                   |
| 4        | GND               | GND loss detected                          | set if GND is detected                                      | yes                      | yes                                   | yes                  | no                   | yes                   |
| 5        | OC_ASSD           | offset cancellation error in<br>ASSD       | set if offset cancellation of ASSD out of limit             | yes                      | no                                    | yes                  | no                   | yes                   |
| 6        | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 7        | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 8        | FOC_Busy_CH1      | Fast offset cancellation<br>channel 1 busy | sef if fast offset cancellation channel 1 is busy           | yes                      | no                                    | yes                  | no                   | yes                   |
| 9        | FOC_Busy_CH2      | Fast offset cancellation channel 2 busy    | sef if fast offset cancellation channel 2 is busy           | yes                      | no                                    | yes                  | no                   | yes                   |
| 10       | FOC_Busy_ASS<br>D | Fast offset cancellation<br>ASSD busy      | sef if fast offset cancellation ASSD is busy                | yes                      | no                                    | yes                  | no                   | yes                   |
| 11       | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 12       | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 13       | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 14       | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |
| 15       | Not used          | Not used                                   | Not used                                                    | no                       | no                                    | no                   | no                   | no                    |

### Remark to "undervoltage" flags:

No "undervoltage" flag is set: → Transmitted (sensor to ECU) acceleration data: valid

→ Transmitted (sensor to ECU) non acceleration data: valid

Any "undervoltage" flag is set: → Transmitted (sensor to ECU) acceleration data: invalid

→ Transmitted (sensor to ECU) non acceleration data: valid

#### Remark delayed GS flag:

If the GS-flag is triggered by an error flag, which has an influence on the signal path, the active phase of the GS-flag will be extended (see table of monitor flags "General Status Flag delayed"). The GS-extension starts after the original error is no more there and will stay active for 2.27ms for 426 Hz filter.

### 4.8.5 Bosch SPI Instruction Set

The Overview of 16-bit Data in Bosch SPI data frame is listed below. For "read" access only the sensor response (MOSI) is listed. For "write" access only the commands from system (MOSI) is listed.



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 90/ 120 No. 1 279 929 420

V3.2

| Name                       | De scription                                                                                                    | Access   | 16 b | it Dat   | a (in  | case     |         |        | comr    |          |          |            |         |          | sponse; ir | case o    |
|----------------------------|-----------------------------------------------------------------------------------------------------------------|----------|------|----------|--------|----------|---------|--------|---------|----------|----------|------------|---------|----------|------------|-----------|
|                            | protocol selection to switch between Bosch SPI and                                                              |          |      |          |        |          |         |        |         |          |          |            |         |          |            |           |
| PROT_SEL                   | Open SPI                                                                                                        | w        |      |          |        |          |         |        | Hex     | = FF     | 00FF0    | 00         |         |          |            |           |
| PROG_MODE                  | voltage mode selection                                                                                          | W        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 0        | 0          | 0       | 0        | voltage    | mode      |
| RD_MODE                    | read voltage and protocol mode                                                                                  | r        |      |          |        | Regis    | ter CR  | С      |         |          | 0        | 0          | 0       | PRO      | voltage    | mode      |
| RD_DEVICE_ID               | read device ID                                                                                                  | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          |            |         | device   | e ID       |           |
| RD_REVISION_ID             | read revision ID                                                                                                | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          |            |         | revisio  | in ID      |           |
| RD_SENSOR_DATA_CH1         | read sensor data of channel 1                                                                                   | r        |      |          |        |          |         |        | - S1_0  |          |          |            |         |          | 0 0        | 0 0       |
| RD_SENSOR_DATA_CH2         | read sensor data of channel 2                                                                                   | r        |      |          |        |          | 5       | 32_11  | - S2_0  | )        |          |            |         |          | 0 0        | 0 0       |
| RD_CAPTURED_DATA_CH2       | read captured sensor data of channel 2                                                                          | r        |      |          |        | 12       | bit cap | otured | data c  | hann     | el 2     |            |         |          | 0 0        | 0 0       |
| PROG_SID                   | write the safety ID to the assigned channel                                                                     | W        | 0    | 0        | 0      | 0        | 0       | 0      |         |          | SID2     |            |         |          | SID1       |           |
| RD_SID                     | read the safety ID to the assigned channel                                                                      | r        | 0    | 0        | 0      | 0        | 0       | 0      |         |          | SID2     |            |         |          | SID1       |           |
| RD_OFFSET_REG_CH1          | read the register with the current offset cancellation value                                                    | r        |      |          |        |          |         |        | 16 b    | oit offs | set da   | ta         |         |          |            |           |
| RD_OFFSET_REG_CH2          | read the register with the current offset cancellation value                                                    | r        |      |          |        |          |         |        | 161     | ait offs | set da   | ta         |         |          |            |           |
| DEMAND OFFSET CANCELLATION |                                                                                                                 | W        | 0    | 0        | 0      | 0        | ۸٥      | SD     |         | leng     |          | OF         | F2      | 00       | length1    | OFF1      |
| RD_OFFSET_CANCELLATION     | read the status of the offset cancellation                                                                      | r        | 0    |          | 0      | 0        |         | SD     |         | lenc     |          | OF         |         |          | length1    | OFF1      |
| ND_OFF SET_CANCELLATION    | read the status of the oliset cancellation                                                                      |          | U    | 1 0      | - 0    | U        | Ac      | JU     | 00      | , lell(  | ju1Z     | OF         |         | 00       | rengun     | OFPT      |
| RD_CLOCK_COUNTER           | ` '                                                                                                             | -        |      |          |        |          |         |        | 16 hi   | t aloo   | k cour   | otor       |         |          |            |           |
| RD_CLOCK_COUNTER           | value in case of automatic system clock monitoring) write the current value of the clock counter register limit | r        |      |          |        |          |         |        | 10 01   | CIOCI    | k cour   | iter       |         |          |            |           |
| WR_CLOCK_COUNTER_MIN       | min (automatic system clock monitoring)                                                                         | w        |      |          |        |          | ۸       |        | clock   |          |          | a ale la u |         |          |            |           |
| WK_CLOCK_COONTEK_WIIN      | read the current value of the clock counter register limit                                                      | VV       |      |          |        |          | Auto    | mauc   | CIOCK   | coun     | ter che  | eck lov    | ver iii | mit      |            |           |
| RD_CLOCK_COUNTER_MIN       | min (automatic system clock monitoring)                                                                         | r        |      |          |        |          | Auto    | motic  | clock   | 00110    | tor ob   | ook lov    | vor li  | m i t    |            |           |
| RD_CEOCK_COONTER_WIIN      | write the current value of the clock counter register limit                                                     |          |      |          |        |          | Auto    | лпанс  | CIUCK   | couri    | ter crit | ECK IOV    | vei iii | IIII     |            |           |
| WR_CLOCK_COUNTER_MAX       | max (automatic system clock monitoring)                                                                         | w        |      |          |        |          | Auto    | m otio | clock   | 00110    | or obe   | ook uni    | oor li  | m it     |            |           |
| WK_CLOCK_COUNTER_WAX       | read the current value of the clock counter register limit                                                      | VV       |      |          |        |          | Auto    | mauc   | CIUCK   | couri    | er crie  | eck up     | per ii  | IIIL     |            |           |
| RD_CLOCK_COUNTER_MAX       | max (automatic system clock monitoring)                                                                         | r        |      |          |        |          | A.,40   |        | clock   |          |          |            |         | is       |            |           |
| RD_CLOCK_COONTER_WAX       | write the threshold for the fault counter of the clock                                                          | -        |      | _        |        | 1        | Auto    | mauc   | CIUCK   | couri    | er che   | eck up     | per ii  | IIIL     |            |           |
| WR CLOCK COUNTER FLTCNT    | counter monitor (automatic system clock monitoring)                                                             | w        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          |            | 0 hit   | foult th | nreshold   |           |
| WK_GEGGK_GGGKTEK_FETGIVI   | read the threshold for the fault counter of the clock                                                           | · · ·    | U    | 10       | U      | U        | 0       | U      | U       | U        |          |            | o Dit   | iauit ti | ilestiola  |           |
| RD_CLOCK_COUNTER_FLTCNT    | counter monitor (automatic system clock monitoring)                                                             | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          |            | 8 hit   | fault th | nreshold   |           |
| DEMAND FOR TEST            | trigger build in self test                                                                                      | w        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 0        |            |         | ASSD     | TMD2       | TMD1      |
| RD TEST MODE               | read the status of the build in self test                                                                       | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 0        |            |         | ASSD     | TMD2       | TMD1      |
| RD MONITOR I DATA          | read monitor 1 data                                                                                             | r        | 0    | <u> </u> | 0      | 0        | 0       | 0      | _       |          | flags    |            | ושואוו  | 1000     | TIVIDZ     | TIVID     |
| RD_MONITOR_II_DATA         | read monitor 2 data                                                                                             | r        |      |          |        |          |         |        |         |          | flags    |            |         |          |            |           |
| IND_INIONTION_II_BATA      | write configuration for filter and C-loss detection and                                                         | - '      |      | Г        |        |          | 1       |        | 1       | OTTIO    | ilays    |            |         |          |            |           |
| WR CONFIG 1                | oscillator monitoring                                                                                           | w        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 00       | СМ         | loor    | ASSD     | Filter CH2 | Eiter CH  |
| WK_CONFIG_1                | read configuration for filter and C-loss detection and                                                          | vv       | U    | 10       | U      | U        | 0       | U      | U       | U        | 03       | CIVI       | 1058    | MOOL     | FIREI_CH2  | Filler_CH |
| RD_CONFIG_1                | oscillator monitoring                                                                                           | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | OS       | СМ         | loor    | A CCD    | Filter_CH2 | Eiter CH  |
| IND_CONTIO_T               | reset of the component (SO only for the first                                                                   |          | 0    | <u> </u> | U      | 0        | 0       | U      | U       | 0        | 00       | CIVI       | 1058    | MOOL     | FIREI_CH2  | riilei_Ch |
| DEMAND_SOFT_RESET          | transmission)                                                                                                   | r        |      |          |        |          |         |        |         | Soft re  | eset     |            |         |          |            |           |
| BENNY NAB_OOT I_NEGET      | locking command, after EOP only read access to the                                                              | <u> </u> |      |          |        |          |         |        |         | OOIL     | 0001     |            |         |          |            |           |
|                            | configuration and test registers is possible. The only                                                          |          |      |          |        |          |         |        |         |          |          |            |         |          |            |           |
|                            | allowed write access is the "DEMAND SOFT RESET"                                                                 |          |      |          |        |          |         |        |         |          |          |            |         |          |            |           |
| END OF PROG                | command.                                                                                                        | w        |      |          |        |          |         |        | End o   | fproc    | ıramır   | nina       |         |          |            |           |
| RD BITE CH1                | read BITE OTP value of channel 1                                                                                | r        |      | noci     | tivo F | ITE C    | TP ch   | annal  |         | prog     | _        |            | vo Bi   | TE OT    | P channel  | CH1       |
| RD BITE CH2                | read BITE OTP value of channel 2                                                                                | r        |      |          |        |          | TP ch   |        |         |          |          |            |         |          | P channel  |           |
| RD SERIAL1                 | read serial number bit15 - bit0                                                                                 | r        |      | pusi     | uve L  | III C    | /II CII |        | ial nur | nher     |          | - 3        |         | ILOI     | Citatille  | OTIZ      |
| RD SERIAL2                 | read serial number bit15 - bit0                                                                                 | r        |      |          |        |          |         |        | al num  |          |          |            |         |          |            |           |
| RD SERIAL3                 | read serial number bit47 - bit10                                                                                | r        |      |          |        |          |         |        | al num  |          |          |            |         |          |            |           |
| DEMAND EXT MODE            | Enable Extended Mode                                                                                            | W        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 1        | 1          | 1       | 1        | 0 1        | 1 1 1     |
| RD_EXT_MODE                | read the value in register CFG_EXT_MODE                                                                         | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        | 1        | 1          | 1       | 1        | 0 1        | 1 1       |
| IND_EXI_WODE               | address of OTP in OTP Control-Register OTP ADDRESS                                                              |          | U    | -        | U      | U        | U       | U      | U       | U        | _        |            |         |          | 0   1      |           |
| WR_OTP_ADDRESS             | for write access                                                                                                | w        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          | OTE        | Adr     | ess /F   | Bit7 to BI | TO)       |
| WK_OTF_ADDRESS             | IOI WITE GOODS                                                                                                  | vv       | U    | U        | U      | U        | U       | U      | U       | U        |          | OIF        | Aui     | -33 (E   | JILT LU DI | 0)        |
| RD_OTP_ADDRESS             | Read the value in OTP Control-Register OTP_ADDRESS                                                              | r        | 0    | 0        | 0      | 0        | 0       | 0      | 0       | 0        |          | OTT        | Δ.α-    | 000 (F   | Bit7 to BI | TO)       |
| ND_OTI_ADDINESS            | OTP read based on OTP_SADDR will be triggered with                                                              |          | U    | 1 0      | 0      | U        | U       | 0      | U       | U        |          |            | Aui     | - COO (E | JILT LO DI |           |
|                            | read access to this register, OTP data will be available                                                        |          |      |          |        |          |         |        |         |          |          |            |         |          |            |           |
| RD OTP DATA                | with the second read                                                                                            | r        |      | ОТ       | P C    | ntent    | (Bit7   | to P   | ITO)    |          | 0        | 0          | 0       | 0        | 0 0        | 0 0       |
| מואם_ וו ט_טח              | with the second read                                                                                            |          |      | U        | 1 00   | n itelli | (טונו   | נט ט   | 110)    |          | U        | U          | U       | U        | 0 0        | 0 0       |

### 4.8.5.1 PROT\_SEL

| PRO1 | SE |   | tocol | select | ion to | switc | h betv | veen i | Bosch | SPI) | ("FF0 | OFF00 | " and | Open | SPI | K"00F |   | " |     |   |   |   |   |   |   |   |   |   |   |   |   |   |
|------|----|---|-------|--------|--------|-------|--------|--------|-------|------|-------|-------|-------|------|-----|-------|---|---|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|
| SI   | 1  | 1 | 1     | 1      | 1      | 1     | 1      | 1      | 0     | 0    | 0     | 0     | 0     | 0    | 0   | 0     | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SO   | 16 | - | (3)   | -      | -      | -     | -      |        | -     | -    | -     | -     | 8     | -    | 9   |       | 6 | - | (3) | - |   | - | - | * | - | - |   | - | 8 | - |   | - |

### 4.8.5.2 **PROG\_MODE**

| SI  | 0     | 0     | 1       | 0                              | 0     | 0    | 0     | 0   | 1 | 0 | 0    | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1   | /oltage | e mode | е   |     | CRC |   | 0  | 0   |
|-----|-------|-------|---------|--------------------------------|-------|------|-------|-----|---|---|------|---|---|---|---|---|----|---|---|---|---|---|---|-----|---------|--------|-----|-----|-----|---|----|-----|
| 0   | 14    | -     |         | -                              | -     | -    | 15-11 | 100 | 4 | - | (-1) | - | 4 | - | * | 8 | 14 | ÷ | - | - | - | - | - | 161 | -       | +      | -31 | 181 | -   | + | -2 | (2) |
| 1   | /olta | ge Mo | ode:    |                                |       |      |       |     |   |   |      |   |   |   |   |   |    |   |   |   |   |   |   |     |         |        |     |     |     |   |    |     |
|     |       |       |         |                                |       |      |       |     |   |   |      |   |   |   |   |   |    |   |   |   |   |   |   |     |         |        |     |     |     |   |    |     |
| - 1 |       |       |         | 5.7V: S                        | SPI = | 3.3V |       |     |   |   |      |   |   |   |   |   |    |   |   |   |   |   |   |     |         |        |     |     |     |   |    |     |
|     | 0010: | Supp  | oly = ( | 5.7V; \$                       |       |      |       |     |   |   |      |   |   |   |   |   |    |   |   |   |   |   |   |     |         |        |     |     |     |   |    |     |
| -   | 0100  | Supp  | oly = 6 | 5.7V; \$<br>5V; SF<br>3.3V; \$ | 1 = 5 | V    |       |     |   |   |      |   |   |   |   |   |    |   |   |   |   |   |   |     |         |        |     |     |     |   |    |     |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 91/ 120 No. 1 279 929 420

V3.2

#### 4.8.5.3 RD\_MODE



### 4.8.5.4 READ\_DEVICE\_ID



Note: The Device ID identifies the ASIC type. Any Sensor using TA660 has fixed value in Data field of 0x66hex.

### 4.8.5.5 READ\_REVISION\_ID



Note: The revision ID must not be checked against a fixed value. It can be subject to change without prior customer notification.

### 4.8.5.6 RD\_SENSOR\_DATA\_CH1



#### 4.8.5.10 RD SID

| RD_SID: r | ead th | e sens | or ID | to the | assig | gned o | hann | el |    |   |   |   |   |   |   |   |   |    |      |     |   |   |   |      |   |   |      |     |   |   |
|-----------|--------|--------|-------|--------|-------|--------|------|----|----|---|---|---|---|---|---|---|---|----|------|-----|---|---|---|------|---|---|------|-----|---|---|
| SI 0      | 0.     | 1      | 0     | 0      | 0.    | 1      | 1    | 0  | 0. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ~ | 18 | -    | in. | ~ | 3 | - | .7   | - | ~ | CRC  |     | 0 | 0 |
| SO TFF    | TST    | EOP    | 0     | TF     | PF    | 0      | 0    | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |   |    | SID2 |     |   |   |   | SID1 |   |   | 0 gs | CRC |   |   |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 92/ 120 No. 1 279 929 420

V3.2

### 4.8.5.11 RD\_OFFSET\_REG\_CH1



### 4.8.5.12 RD\_OFFSET\_REG\_CH2

| SI 0  | 0 1            | 0 1     | 0. | 1 | 0 | 0  | Œ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0      | 0      | 0      | 0            | 0  | 0 | 0 | 0 | 0 |   | CRC | 0     | 0 |
|-------|----------------|---------|----|---|---|----|---|---|---|---|---|---|---|---|---|--------|--------|--------|--------------|----|---|---|---|---|---|-----|-------|---|
| O TFF | TST EOP        | 0 TI    | PF |   | 0 | 0. | 0 | 0 | 0 |   |   |   |   |   | - | 16 bit | offset | data d | hanne        | 12 |   |   |   |   |   | qs  | CRC   |   |
| 16 1  | it offset data | channol | 2- |   | - |    |   |   |   |   |   |   |   |   |   | 10 011 | 011001 | data . | a real trice | -  |   |   |   |   | _ | 99  | 19110 | Ė |
| 16 0  | offset data    | channel | 7- |   |   |    |   |   |   |   |   |   |   |   |   |        |        |        |              |    |   |   |   |   |   |     |       |   |

### 4.8.5.13 DEMAND\_OFFSET\_CANCELLATION

| MAND_OFFSET_CANCELLAT           | TION:    | start F | OC,    | SOC   |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
|---------------------------------|----------|---------|--------|-------|-------|-------|---|---|---|---|----|-----|----|----------|---|-----|---|------|-------|---|---|-----|---|------|----|-----|--|
| SI 0 0 1 0 1                    | 1        | 0       | 0      | 1     | 0     | 0     | 0 | 0 | 0 | 0 | AS | SSD | 00 | Clength2 | C | FF2 | 0 | C le | ngth1 |   | O | FF1 |   | CR   | (C | 0   |  |
| O TFF TST EOP 0 TF              | PF       | -0      | 0      | 0     | 0     | 0     | 0 | 0 | 0 | 0 | 0  | 0   | 0  | 0 0      | 0 | 0   | 0 | (    | )     | 0 | 0 | 0   | C | ) gs | 5  | CRC |  |
| OFF1:                           |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 00: offset cancellation chan    | nel 1 s  | witche  | ed off | >de   | fault |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 01: slow offset cancellation    |          |         |        |       | (1LSE | 3/s)  |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 11: fast offset cancellation of | channe   | 1 1 swi | itche  | d on  |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 10: slow offset cancellation    | chann    | el 1 sv | vitche | ed on | (1LSE | 3/21s | ) |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
|                                 |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| OFF2:                           |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 00: offset cancellation chan    |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 01: slow offset cancellation    |          |         |        |       | (1LSE | 3/s)  |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 11: fast offset cancellation of |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 10: slow offset cancellation    | chann    | el 1 sv | vitche | ed on | (1LSE | 3/21s | ) |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 0017711400                      |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| OC length1&2:                   |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 000: 64 samples>default         | t        |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 001: 128 samples                |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 010: 256 samples                |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 011: 512 samples                |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 100: 1024 samples               | 1.0      |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| all other values have to defa   | ult      |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| ASSD:                           |          |         |        |       |       |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 00: offset cancellation ASS     | D oveite | ahad a  | #      | dofor | .le   |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 01: slow offset cancellation    |          |         | -      |       | iii   |       |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
|                                 |          |         |        |       | compl | 100   |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |
| 11: fast offset cancellation /  | HOOD :   | Switch  | eu or  | 1 (04 | sampl | es)   |   |   |   |   |    |     |    |          |   |     |   |      |       |   |   |     |   |      |    |     |  |

### 4.8.5.14 RD\_OFFSET\_CANCELLATION



#### 4.8.5.15 RD\_CLOCK\_COUNTER

| RD_CLO | CK   | CO     | UN  | IEH | : re: | d the | curr | ent v | alue c | f th | e clo | ck co | unter | regist | er (ca | ptured | value | e for a | utoma | itic sy | /stem | cloc    | k mon  | toring | 3) | _ |   |   |   |   |     |     |   |
|--------|------|--------|-----|-----|-------|-------|------|-------|--------|------|-------|-------|-------|--------|--------|--------|-------|---------|-------|---------|-------|---------|--------|--------|----|---|---|---|---|---|-----|-----|---|
| SI 0   |      | 0      | 1   |     | 0     | 1     | 1    | 0     | 1      |      | 0     | 0.    | 0     | 0      | 0      | 0      | 0     | 0       | 0     | 0       | .0    | 0       | 0      | 0      | 10 | ) | 0 | 0 | 0 | 0 | CRC | 0   | 0 |
| SO TF  | F I  | TST    | EC  | P   | 0     | TF    | PF   | - 0   | . (    |      | 0     | 0     | 0     | 0      |        |        |       |         |       |         | 16    | bit cli | ock co | unter  |    |   |   |   |   |   | gs  | CRO |   |
| Cou    | unte | er fre | que | ncv | = 2   | .25MI | -Iz  |       |        |      |       |       |       |        |        |        |       |         |       |         |       |         | -      |        |    |   |   |   |   |   |     |     |   |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 93/ 120 No. 1 279 929 420

V3.2

### 4.8.5.16 WR\_CLOCK\_COUNTER\_MIN



### 4.8.5.17 RD\_CLOCK\_COUNTER\_MIN

| RD_CLOC | K_CC | UNTE | R MI | N: rea | d the | currer | nt valu | e of th | ne clo | ck co | unter | registe | r limi | t min | (autor | natic | syste  | n clo | ck mo  | nitori  | ng)  |       |       |   |   |   |    |    |   |
|---------|------|------|------|--------|-------|--------|---------|---------|--------|-------|-------|---------|--------|-------|--------|-------|--------|-------|--------|---------|------|-------|-------|---|---|---|----|----|---|
| SI 0    | 0    | 1    | 0    | 1      | 1     | 1      | 0       | 0       | 0      | 0     | 0     | 0       | 0      | 0     | 0      | 0     | 0      | 0     | 0      | 0       | 0    | 0     | 0     | 0 | 0 | 0 | RC | 0  | 0 |
| SO TFF  | TST  | EOP  | 0    | TF     | PF    | 0      | 0       | 0       | 0      | 0     | 0     |         |        |       |        | Au    | tomati | c clo | ck cou | inter o | heck | lower | limit |   |   |   | gs | CR | C |

### 4.8.5.18 WR\_CLOCK\_COUNTER\_MAX

| 0   | 0.  | 1   | 0 | 1  | 1  | 1   | 1 | 1 | 0. | 0 |   |   |   |   | Aut | omati | cloc | k cou | nter cl | neck | upper | limit |   |   |   |   |   | CRC | 0   | 0 |
|-----|-----|-----|---|----|----|-----|---|---|----|---|---|---|---|---|-----|-------|------|-------|---------|------|-------|-------|---|---|---|---|---|-----|-----|---|
| TFF | TST | EOP | 0 | TE | PF | - 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0   | 0     | 0    | 0     | 0       | 0    | 0     | 0     | 0 | 0 | 0 | 0 | 0 | os  | CRC |   |

### 4.8.5.19 RD\_CLOCK\_COUNTER\_MAX

| RD_CLOCI | K_CC | NUC | TER | M | X: re | ad the | curre | ent va | lue of | the cl | ock c | ounter | regis | ter lim | it max | k (aut | omatio | sys  | tem    | clock | mo   | nitori | ng) |       |       |   |   |   |   |    |   |    |   |
|----------|------|-----|-----|---|-------|--------|-------|--------|--------|--------|-------|--------|-------|---------|--------|--------|--------|------|--------|-------|------|--------|-----|-------|-------|---|---|---|---|----|---|----|---|
| SI 0     | 0.   | 1   |     | 0 | 1     | 1      | 1     | 1      | 0      | 0      | 0     | 0      | 0     | 0       | 0      | 0      | 0      | 0    | 0      |       | )    | 0      | 0   | 0     | 0     | 0 | 0 | 0 | C | RC |   | 0  | 0 |
| SO TFF   | TST  | E   | P   | 0 | TF    | PF     | 0     | 0      | 0      | 0      | 0     | 0      |       |         |        |        | Aut    | omat | ic clo | ck c  | ount | ter ch | eck | upper | limit |   |   |   | 9 | S  | ( | RC |   |

### 4.8.5.20 WR\_CLOCK\_COUNTER\_FLTCNT

|     | U.  | 1   | 1   | 0  | 0. | 0 | 0 | 1   | 0 | 0 | 0 | 0 | 0. | 0 | 0 | 0 | 0 | 0 |   |   | 8 | bit faul | thres | hold |   |   |   | CRC | 0   | 0   |
|-----|-----|-----|-----|----|----|---|---|-----|---|---|---|---|----|---|---|---|---|---|---|---|---|----------|-------|------|---|---|---|-----|-----|-----|
| FIT | TST | EOF | 0   | TF | PF |   | 0 | .0. | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0     | 0    | 0 | 0 | 0 | gs  | CRC |     |
| FIT | TST | EOF | TCN | TF | PF | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0     | 0    | 0 | 0 | 0 | gs  | 7   | CRC |

### 4.8.5.21 RD\_CLOCK\_COUNTER\_FLTCNT

| 0 0   | 0 0 0 0 | 0 0 0 0 0 0   | 0 0 0 0 0             | CRC                                           | 0 0                                                  |
|-------|---------|---------------|-----------------------|-----------------------------------------------|------------------------------------------------------|
| 0 0 0 | 0 0 0 0 | 0 0 0 0       | 8 bit fault threshold | gs                                            | CRC                                                  |
|       | 0 0 0   | 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 8 bit fault threshold | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 bit fault threshold gs |

### 4.8.5.22 DEMAND\_FOR\_TEST

| 1  | 0       | 0.   | 1     |     | 1   |      | 0    |      | 0    | 0    |     | 1   | 1 | 0. | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 10 | 0 | 0 | 0 | 0 | TI | <b>IDAS</b> | SSD | TI | ND2 | 2 | TI | MD1 | 1 |   | CF | RC |   | 0  |   |
|----|---------|------|-------|-----|-----|------|------|------|------|------|-----|-----|---|----|---|---|---|---|---|---|---|---|----|---|---|---|---|----|-------------|-----|----|-----|---|----|-----|---|---|----|----|---|----|---|
| 1  | TFF     | TST  | EO    | Р   | 0   | 7    | TF   | P    | F    |      |     | 0   | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |    | 0 | 0 | 0 | 0 |    | 0           | 0   | 0  | 1   | 0 | 0  | Ib  | 0 | 0 | g  | S  | C | RC | Т |
| I  | TMD1    | 2    |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   | 0 |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    | _ |
| 0  | 0: sw   | itch | off t | est | cha | nne  | el 1 | >    | >de  | fau  | ılt |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 0  | 1: po:  | s. a | mplit | ude | of  | res' | t-vo | olta | ge   | cha  | nne | 11  |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 1  | 10: ne  | g. a | mplit | ude | of  | (es  | t-vo | olta | ge   | cha  | nne | 1 1 |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 1  | 11: not | alle | owed  | ->  | wri | te   | defa | ault | t va | lue  |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    |         |      |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| I  | IMD2:   | 3    |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 0  | 00: sw  | itch | off t | est | cha | nne  | el 2 | ! -> | >de  | fau  | ılt |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    | )1: po: |      |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    | 10: ne  |      |       |     |     |      |      |      |      |      |     | 12  |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 1  | 11: not | alle | owec  | ->  | wri | te r | defa | ault | t va | lue  |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| ľ  |         |      |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    | IMDA:   |      |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 15 | 00: sw  |      |       | -   |     |      |      |      | >d   | efai | ult |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    | )1: po: |      |       |     |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
|    | 10: ne  |      |       |     | of  | AS   | SD   | P.   |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |
| 1  | 11 = n  | ot d | efine | d   |     |      |      |      |      |      |     |     |   |    |   |   |   |   |   |   |   |   |    |   |   |   |   |    |             |     |    |     |   |    |     |   |   |    |    |   |    |   |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 94/ 120 No. 1 279 929 420

V3.2

### 4.8.5.23 RD\_TEST\_MODE



### 4.8.5.24 RD\_MONITOR\_I\_DATA



Detailed information of the Monitor flags is given in 4.8.4 Bosch SPI Error Management.

### 4.8.5.25 RD\_MONITOR\_II\_DATA

| RD_MONITOR_II_DATA: |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |        |         |   |   |   |   |   |   |     |   |    |   |
|---------------------|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|--------|---------|---|---|---|---|---|---|-----|---|----|---|
| SI 0 0 1 1          | 0  | 0  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | CRC |   | 0  | 0 |
| SO TFF TST EOP 0    | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 |   |   |   |   |   |   |   | Monito | or flag | S |   |   |   |   |   | gs  | C | RC |   |

Detailed information of the Monitor flags is given in 4.8.4 Bosch SPI Error Management.

### 4.8.5.26 WR\_CONFIG\_1



Note: to fulfil Safety requirements the ASSD monitor has to be set as "1".



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 95/ 120 No. 1 279 929 420

V3.2

### 4.8.5.27 RD\_CONFIG\_1



### 4.8.5.28 WR\_CONFIG\_2



### 4.8.5.29 RD\_CONFIG\_2





# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 96/ 120 No. 1 279 929 420

V3.2

### 4.8.5.30 DEMAND\_SOFT\_RESET

| DEMAND     | SOF   | T_RES  | ET: S  | oft-res | et of t | the co | mpon | ent; h | as to | be se | nt 2 ti | mes o | conse | cutive | ly with | no o | ther co | omma | nds ir | n betw | een e | xcept | readii | ng CF | G_SC | FTRE | SETi | tself or | comma | ands |   |
|------------|-------|--------|--------|---------|---------|--------|------|--------|-------|-------|---------|-------|-------|--------|---------|------|---------|------|--------|--------|-------|-------|--------|-------|------|------|------|----------|-------|------|---|
| with wrong | g CRC | or wro | ng bit | lengt   | h.      |        |      |        |       |       |         |       |       |        |         |      |         |      |        |        |       |       |        |       |      |      |      |          |       |      |   |
| SI 0       | 0     | 1      | 1      | 0       | 1       | 1      | 1    | 1      | 0     | 0     | 0       | 0     | 0     | 0      | 0       | 0    | 0       | 0    | 1      | 0      | 1     | 0     | 1      | 1     | 0    | 1    |      | CRC      | 0     | )    | 0 |
| SO TFF     | TST   | EOP    | 0      | TF      | PF      | 0      | 0    | 0      | 0     | 0     | 0       | 0     | 0     | 0      | 0       | 0    | 0       | 0    | 0      | 0      | 0     | 0     | 0      | 0     | 0    | 0    | 0    | gs       | CR    | RC.  |   |

### 4.8.5.31 END\_OF\_PROG

|    | OF_F | ROG | : locki | ng co | mmar | nd, aft | er EO | P onl | y read | com | mands | allov | ved, a | Iso DE | MAN | D_SC | FT_R | ESET |   |   |   |   |   |   |   |   |   |      |     |   |
|----|------|-----|---------|-------|------|---------|-------|-------|--------|-----|-------|-------|--------|--------|-----|------|------|------|---|---|---|---|---|---|---|---|---|------|-----|---|
| SI |      | 0   | 1       | 1     | 1    | 0.      | 0     | 0     | 1      | 0   | 0     | 1     | 0      | 1      | -1  | 1    | 1    | 1    | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | CRC  | 0   | 0 |
| SO | TFF  | TST | EOP     | 0     | TF   | PF      |       | 0     | 0      | 0   | 0     | 0     | 0      | 0      | 0   | 0    | 0    | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 gs | CRC |   |

### 4.8.5.32 RD\_BITE\_CH1

| SI 0 |       | 0   | 0   | 0   | 1      | 1   | 0      | 1      | 0    | 0     | 0      | 0    | 0 | 0   | (     |     | 0  | 1  | 0  | 0   | )    | 0   |   | 0 | 1 | 0 | 0   |      | 0    | 0   | )  | 0  | (    | 0   | 0   | CRC | 0   | 0 |
|------|-------|-----|-----|-----|--------|-----|--------|--------|------|-------|--------|------|---|-----|-------|-----|----|----|----|-----|------|-----|---|---|---|---|-----|------|------|-----|----|----|------|-----|-----|-----|-----|---|
| O TF | FI    | ST  | EOP | 0   | TF     | PF  |        | 0      | 0    | 0     | 0      | 0    |   | pos | itive | BIT | ΕC | TP | ch | ann | el 1 | CH: | 1 |   |   |   | neg | jati | ve E | ITE | OT | Pс | hanı | nel | CH1 | gs  | CRC |   |
| pos  | itive | BIT | OTE | cha | nnel ( | H1/ | nenati | ve BIT | E OT | 2 cha | nnel ( | CH1- |   |     |       |     |    |    |    |     |      |     |   |   |   |   |     |      |      |     |    |    |      |     |     |     |     |   |

### 4.8.5.33 RD\_BITE\_CH2

|             |         |      |        |        |        | 0      | 0    | 0     | 0      | 0    | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                     | CRC | 0 0 |
|-------------|---------|------|--------|--------|--------|--------|------|-------|--------|------|-------------------------------------------------------------|-----|-----|
| O TFF TST   | EOP     | 0    | TF I   | PF     | 0      | 0      | 0    | 0     | 0      | 0    | positive BITE OTP channel CH2 negative BITE OTP channel CH2 | gs  | CRC |
| positive BI | ITE OTP | chan | nel CH | 12 / n | egativ | re BIT | E OT | P cha | nnel ( | CH2: |                                                             |     |     |
|             |         |      |        |        |        |        |      |       |        |      | omplement)                                                  |     |     |

### 4.8.5.34 RD\_SERIAL1

| RD_ | SERIA | \L1: s | erial n | umbe | ſ  |    |    |   |   |    |   |   |   |   |   |   |   |    |          |       |      |        |     |   |   |   |   |     |     |   |
|-----|-------|--------|---------|------|----|----|----|---|---|----|---|---|---|---|---|---|---|----|----------|-------|------|--------|-----|---|---|---|---|-----|-----|---|
| S   | n.    | 0      | 0       | 0    | 0  | 0  | 0  | 0 | 0 | 0. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0        | 0     | 0    | 0      | 0   | 0 | 0 | 0 | 0 | CRC | 0   | 0 |
| SC  | TFF   | TST    | EOP     | 0    | TF | PF | .0 | 0 | 0 | 0  | 0 | 0 |   |   |   |   |   | Se | erial nu | ımber | (SN1 | 5 - SI | 10) |   |   |   |   | gs  | CRC |   |

### 4.8.5.35 RD\_SERIAL2

| RD S | SERIA | L2: s | erial nu | ımbei | 1  |    |   |   |   |   |   |   |   |   |   |   |   |    |         |      |       |        |      |   |   |   |   |     |     |   |
|------|-------|-------|----------|-------|----|----|---|---|---|---|---|---|---|---|---|---|---|----|---------|------|-------|--------|------|---|---|---|---|-----|-----|---|
| SI   | 0     | 0.    | 0        | 0     | 0  | 0. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0       | 0    | 0     | 0      | 0    | 0 | 0 | 0 | 0 | CRC | 0   | 0 |
| SO   | TFF   | TST   | EOP      | 0     | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 |   |   |   |   |   | se | rial nu | mber | (SN31 | 1 - SI | V16) |   |   |   |   | gs  | CRC |   |

### 4.8.5.36 RD\_SERIAL3

| RD_S | ERIA | L3: s | erial n | umbe | er |    |   |   |    |   |   |   |   |   |   |   |   |   |       |        |      |      |        |      |   |   |   |   | -0- |     |     |   |
|------|------|-------|---------|------|----|----|---|---|----|---|---|---|---|---|---|---|---|---|-------|--------|------|------|--------|------|---|---|---|---|-----|-----|-----|---|
| SI   |      | 0.    | 0       | 0    | 0  | 0. | 1 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ( | )     | 0      | 0    | 0    | 0      | 0    | 0 | 0 | 0 | 0 |     | CRC | 0   | 0 |
| SO   | TFF  | TST   | EOP     | 0    | TF | PF | 0 | 0 | 0. | 0 | 0 | 0 |   |   |   |   |   |   | seria | al nui | mber | (SN4 | 7 - SI | V32) |   |   |   |   |     | qs  | CRC |   |

### 4.8.5.37 RD\_OTP\_DATA

| RD_ | SERIA | L3: s | erial n | umbe | r  |    |   |   |   |   |   |   |   |   |   |   |   |     |        |      |       |      |     |   |   |   |   |     |     |   |
|-----|-------|-------|---------|------|----|----|---|---|---|---|---|---|---|---|---|---|---|-----|--------|------|-------|------|-----|---|---|---|---|-----|-----|---|
|     | 0     | 0     | 0       | 0    | 0  | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0      | 0    | 0     | 0    | 0   | 0 | 0 | 0 | 0 | CRC | 0   | 0 |
| SC  | TFF   | TST   | EOP     | 0    | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 |   |   |   |   |   | sei | ial nu | mber | (SN47 | - SN | 32) |   |   |   |   | gs  | CRC |   |

### 4.8.5.38 DEMAND\_EXT\_MODE

| DEM | AND_ | EXT | MODE |   |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |     |   |     |   |
|-----|------|-----|------|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|---|-----|---|
| SI  | 0    | 0   | 1    | 1 | 1  | 0  | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |   | CRC |   | 0   | 0 |
| SO  | TFF  | TST | EOP  | 0 | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | gs  | ( | CRC |   |

The Extended Mode is enabled after writing the specific magic code (0x7Bhex) to the field CFG\_MAGIC\_CODE\_7B and setting CFG\_EXT\_M=1 in register CFG\_EXT\_MODE. The Extended Mode can be left by resetting CFG\_EXT\_M to "0".

### 4.8.5.39 RD\_EXT\_MODE

| KD E |     | <b>NODE</b> |     |   |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |     |     |   |
|------|-----|-------------|-----|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|-----|---|
| SI   |     | 0           | 1   | 1 | 1  | 0  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |   | CRC | 0   | 0 |
| SO   | TFF | TST         | EOP | 0 | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | gs  | CRC |   |

### 4.8.5.40 WR\_OTP\_ADDRESS

| WR_ | ОТР | ADDI | RESS |   |    |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |      |       |       |       |     |   |   |     |     |   |
|-----|-----|------|------|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|------|-------|-------|-------|-----|---|---|-----|-----|---|
| SI  |     | 1    | 0    | 0 | 0  | 0  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |   | OT | P Ad | dress | (Bit7 | to BI | T0) |   |   | CRC | 0   | 0 |
| SO  | TFF | TST  | EOP  | 0 | TF | PF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0    | 0     | 0     | 0     | 0   | 0 | 0 | as  | CRC |   |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 97/ 120 No. 1 279 929 420

V3.2

### 4.8.5.41 RD\_OTP\_ADRESS



To read a specific OTP address

- To OTP\_ADDRESS register write OTP Address that needs to be read
- wait for 2 us
- Initiate OTP read access by reading OTP\_READ\_DATA register (ignore the response as bus architecture takes 2 read cycles to get the content of an address)
- wait for 2 us
- Read OTP\_READ\_DATA register (read value is value from OTP location under address set in OTP ADDRESS register)

### 4.8.6 Bosch SPI timing

The Bosch SPI timing of the SMA660 is defined as follows:

- The change at output SO is forced by the rising edge of the SCK signal.
- The input signal SI is latched on the falling edge of the SCK signal.
- · The data received during a write access is written to the internal registers at the rising edge of the CSB

signal, if exactly 32 SPI clock pulses have been counted during CSB = active.



Figure 4-1 Bosch SPI Timing

The maximum SPI clock frequency that the sensor is guaranteed to be functional is provided below. This frequency must not be exceeded.



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 98/ 120 No. 1 279 929 420

V3.2

| parameter / condition         | Symbol       | min | Nominal | max  | unit | TC |
|-------------------------------|--------------|-----|---------|------|------|----|
| SPI clock frequency (Mode2,4) | SPI_F_SCK    |     | 10      | 10,5 | MHz  | *  |
| SPI clock frequency (Mode3)   | SPI_F_SCK_5V |     | 4       | 4.2  | MHz  | *  |

### Slave requirements from master-point of view:

| Reference<br>in Figure<br>4-1 | parameter / cond                           | ition                                      | symbol     | min                                      | Nominal | max      | unit |
|-------------------------------|--------------------------------------------|--------------------------------------------|------------|------------------------------------------|---------|----------|------|
| А                             | SO data valid time<br>minimum drive (P     |                                            | SPI_T_A    | 1                                        |         | 40       | ns   |
| В                             | SO data valid<br>time (SCK) CL =<br>100 pF | Mode2 (6.7V)<br>Mode4 (3.3V)<br>Mode3 (5V) | SPI_T_B100 |                                          |         | 32<br>80 | ns   |
| С                             | SO data hold time<br>minimum drive (P      |                                            | SPI_T_C    | half clock<br>period +<br>switch<br>time |         | -        | ns   |
| D                             | SO rise / fall time<br>minimum drive (P    | LL) frequency                              | SPI_T_D    | -                                        |         | 15       | ns   |
| E                             | SO data disable la<br>minimum drive (P     | -                                          | SPI_T_E    | -                                        |         | 50       | ns   |

The table assumes a VDD\_IO voltage of 3V, a capacitive load of 100 pF and the minimum drive frequency (PLL). Parameters may be better for other voltages, drive frequency and capacitive loads (as far as covered by operating condition specification)

SPI\_T\_A, SPI\_T\_B does not include the rise/fall time of CSB and SCK!

### Requirements to master from slave-point of view:

| Reference<br>in Figure<br>4-1 | parameter / condition                                     | symbol      | min | Nominal | max | unit |
|-------------------------------|-----------------------------------------------------------|-------------|-----|---------|-----|------|
| 4                             | SCK disable lead time<br>for 10 MHz mode, max load        | SPI_T_4     | 10  |         | -   | ns   |
| 5                             | SCK enable lead time (CPHA = 0) for 10 MHz mode, max load | SPI_T_5_CP0 | 40  |         | 1   | ns   |
| 5                             | SCK enable lead time (CPHA = 1) for 10 MHz mode, max load | SPI_T_5_CP1 | 95  |         | -   | ns   |
| 6                             | SCK enable lag time                                       | SPI_T_6     | 95  |         | -   | ns   |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 99/ 120 No. 1 279 929 420

V3.2

| Reference<br>in Figure<br>4-1 | parameter / condition                                                                                                                                                                                                                                                   | symbol         | min | Nominal | max | unit |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|---------|-----|------|
|                               | for 10 MHz mode, max load                                                                                                                                                                                                                                               |                |     |         |     |      |
| 7                             | SCK disable lag time<br>for 10 MHz mode, max load                                                                                                                                                                                                                       | SPI_T_7        | 10  |         | -   | ns   |
| 9                             | Sequential transfer delay, for read access for 10 MHz mode, max load                                                                                                                                                                                                    | SPI_T_9_OS     | 300 |         | -   | ns   |
| 9                             | Sequential transfer delay, for write access for 10 MHz mode, max load                                                                                                                                                                                                   | SPI_T_9_OS     | 450 |         | -   | ns   |
| 9                             | Sequential transfer delay CC32in (In case of unsuccessful write request a min. transfer delay of 310ns is required for proper generation of TFF-flag in the next frame. If this time is not observed then TFF-flag will be seen in 2nd frame) for 10 MHz mode, max load | SPI_T_9_C32    | 200 |         | -   | ns   |
| 10                            | SI rise / fall time<br>for 10 MHz mode, max load                                                                                                                                                                                                                        | SPI_T_10       | -   |         | -   | ns   |
| 11                            | SI data setup time<br>for 10 MHz mode, max load                                                                                                                                                                                                                         | SPI_T_11       | 10  |         | -   | ns   |
| 12                            | SI data hold time<br>for 10 MHz mode, max load                                                                                                                                                                                                                          | SPI_T_12       | 20  |         | -   | ns   |
|                               | SCK rise / fall time                                                                                                                                                                                                                                                    | Sample / Shift | -   |         | -   | ns   |

Note: \* To establish communication up to this frequency all other parameters in the table must be satisfied.

Page 100/ 120 No. 1 279 929 420

V3.2

### 5 Application

#### 5.1 Pin Out



Figure 5-1 Pin-out of SMA660

| Pin N° | Name   | Description                                                                                                                                 |
|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | VDD    | Supply voltage (3.3V/5V/6.7V)                                                                                                               |
| 2      | VDDI   | Internal regulated voltage                                                                                                                  |
| 3      | ARMING | no Arming use: connecting to VDDI<br>(Open SPI in 5V Mode), otherwise<br>connecting to GND;<br>Arming use: connect as in <b>Figure 2-14</b> |
| 4      | GND    | Ground                                                                                                                                      |
| 5      | SO     | Slave out                                                                                                                                   |
| 6      | SI     | Slave in                                                                                                                                    |
| 7      | SCK    | Clock signal                                                                                                                                |
| 8      | CSB    | Chip select                                                                                                                                 |

Figure 5-2 Pin description of SMA660

### 5.1.1 6.7V mode

In this mode supply voltage of 6.7V (nominal) is applied and 3.3V SPI is used as a communication interface. **Figure 5-3** shows typical system setup with 6.7V supply voltage. If Arming is required Arming Pin should connect over a resistor to VDD (see **Figure 2-14**). The SO-Voltage-Level is derived from VDDI.



Page 101/ 120 No. 1 279 929 420

V3.2



Figure 5-3 Typical system setup using SMA660 sensors with 6.7 V supply voltage.

#### 5.1.2 5V mode

In this mode a supply voltage of 5V (nominal) is applied and 5V SPI is used as a communication interface. **Figure 5-4** and **Figure 5-5** shows typical system setup with 5V supply voltage. If Arming is required Arming Pin should be connected over a resistor to VDD (see **Figure 2-14**). The SO-Voltage-Level is derived from VDD.



Figure 5-4 Typical system setup using SMA660 sensors with 5 V supply voltage (Bosch SPI).



Figure 5-5 Typical system setup using SMA660 sensors with 5 V supply voltage (Open SPI)

#### 5.1.3 3.3V mode

In this mode supply voltage of 3.3V (nominal) is applied and 3.3V SPI is used as a communication interface. Figure 5-6 shows typical system setup with 3.3V supply voltage. If Arming is required Arming Pin should connect over a resistor to VDD (see **Figure** 2-14). The SO-Voltage-Level is derived from VDDI.



Page 102/ 120 No. 1 279 929 420

V3.2



Figure 5-6 Typical system setup using SMA660 sensors with 3.3 V supply voltage

### 5.2 External Components

The SMA660 SOIC8 sensor module requires an external Capacitor with 470nF (min. 220 nF and max. 1300 nF) for 5V & 6.7 V mode on VDDI for EMC/ESD protection, supply filtering and for the internal supply voltage. It is not necessary to place a second capacitor parallel to C\_VDDI to meet Safety-requirements for single-point-sensing. However, the system should take measures against C-loss during operation (e.g. redundancy of capacitors) to guarantee PSRR, EMV and noise performance.

For the 3.3V-application, a capacitor on VDDI is not necessarily required to fulfil the specified performance. Anyhow, the airbag-ECU has to ensure that the voltage-noise on the supply line is low enough (i.e. PSRR\*, EMC\*\*, noise\*\*, low voltage detection and so on).

\*) PSRR has been measured during characterization. The amplitude of the disturbance is regulated to a fixed value (specification in LSBpp/mV; absolute PSRR caused noise can be calculated)

| **) During the EMC | ' maacuramant and | l charactarization  | the standard   | canacitar is 170nF |
|--------------------|-------------------|---------------------|----------------|--------------------|
| ) During the civic | measurement and   | i Characterization. | the Standard ( | Labacitor is 470HF |

| Symbol | Condition                      | min | Nominal | max  | unit |
|--------|--------------------------------|-----|---------|------|------|
| C_VDDI | external capacitor at VDDI     | 220 | 470     | 1300 | nF   |
| R      | CSB line (Open<br>SPI 5V mode) | 900 | 1000    | 1100 | Ohm  |

#### **Application Hint:**

It is recommended to place the capacitors very close to the SMA660.

Proper function of the sensor in the overall system must be validated by the customer.

In any case, the electrical stability (power supply and EMC) of each system design including the SMA660 must be evaluated in advance to guarantee proper functionality during operation.

#### 5.2.1 C-loss detection

In order to detect the loss of the VDDI capacitor, the discharging behaviour of the capacitor is monitored: if the capacitor is present, discharging will be slowly, whereas an absent capacitor causes a quick voltage drop. In the second case, the VDDI regulator is switched off and the VDDI capacitor will discharge.



AE/ESI3

# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 103/ 120 No. 1 279 929 420

V3.2

If a C-loss is detected the sensor goes into a reset.

Please note that the C-loss detection does only work for 5V & 6.7V mode (not 3.3V mode).

Page 104/ 120 No. 1 279 929 420

V3.2

### 6 Parameter Specification

#### 6.1 General information

For SMA660, only 426Hz filter setting is released. All parameters defined here are only valid with 426Hz filter setting.

Parameters designated as Critical Characteristics or Significant Characteristics ("Besondere Merkmale") by customers are marked with "/S/C".

### 6.2 Absolute Maximum Ratings

Any values beyond the given values may seriously damage the device. The sensor must be discarded when exceeding these limits.

| Parameter                                                  | Symbol        | Condition               | Min     | Nominal | Max   | Unit  |
|------------------------------------------------------------|---------------|-------------------------|---------|---------|-------|-------|
| Storage Temperature                                        | T_STORA<br>GE |                         | - 55    |         | + 150 | °C    |
| Drop Height                                                |               |                         | 1.5     |         |       | m     |
| Supply Voltage                                             | VDD           |                         | -0.3    |         | 18    | V     |
| maximum voltage at VDDI relative to GND                    | VDDI          |                         | -0.3    |         | 3.6   | V     |
| voltage at SI, SCK, CSB and SO in tristate relative to GND | V_SPI         |                         | -0.3    |         | 5.5   | V     |
| Mechanical Shock *1)                                       |               | t < 0.5ms               |         |         | 2000  | g     |
|                                                            |               | HBM (acc. AEC-Q100) *2) | +/-2.0  |         |       | kV    |
| ESD – Voltage (any Pin)                                    |               | MM (acc. AEC-Q100) *3)  | +/-0.2  |         |       | kV    |
|                                                            |               | CDM (acc. AEC-<br>Q100) | +/-0.5  |         |       | kV    |
| ESD – Voltage (corner pins)                                |               | CDM (acc. AEC-<br>Q100) | +/-0.75 |         |       | kV    |
| Storage Temperature<br>Gradient*4)                         |               | ΔΤ/Δt                   |         |         | 20    | K/min |

- 1) Care should be taken to avoid damage of device during handling. Drops onto hard surfaces may cause shocks larger than 4000g which is far beyond the defined absolute maximum rating of the device.
- 2) The test condition also complies with IEC61340-3-1.
- 3) The test condition also complies with IEC61340-3-2.
- 4) Soldering process is specified separately.

### 6.3 Operating Conditions

| Parameter              |              | Symbol           | Min  | Nominal | Max  | Unit |
|------------------------|--------------|------------------|------|---------|------|------|
| Supply Voltage         | 3.3V mode    | VDDI             | 3.13 | 3.3     | 3.47 | V    |
|                        | 5V mode      | VDD              | 4.75 | 5       | 5.25 | ٧    |
|                        | 6.7V<br>mode | VDD              | 6.15 | 6.7     | 7.15 | V    |
| Internal Clock Frequen | су           | f <sub>clk</sub> | -5%  | 18      | +5%  | MHz  |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 105/ 120 No. 1 279 929 420

V3.2

| Parameter                                                                                         |                             | Symbol                     | Min     | Nominal | Max     | Unit  |
|---------------------------------------------------------------------------------------------------|-----------------------------|----------------------------|---------|---------|---------|-------|
| Power-on slew rate (VDDI for 3.3V and VDD in 5V & 6.7V mode)                                      |                             |                            | 0.5*E-6 |         | 1       | V/μs  |
| Operating Temperature Range                                                                       |                             | T <sub>A</sub>             | -40     |         | +125    | °C    |
| Operating Temperature                                                                             | Gradient                    | T <sub>A</sub> /∆t         |         |         | 6       | K/min |
| Current consumption                                                                               | 3.3V mode                   | I <sub>VDDI</sub>          | 2.7     |         | 4.9     | mA    |
| (with internal<br>frequency of 18MHz,<br>and SCK inactive) (/S/C)                                 | 5V mode<br>and 6.7V<br>mode | I <sub>VDD</sub>           | 3.2     |         | 4.9     | mA    |
| Inrush/Startup Current                                                                            | 3.3V mode                   | I <sub>VDDI</sub>          |         |         | 60      | mA    |
| $C_{VDDI}$ = 220nF~1300nF,<br>$T_{startup}$ <= 1ms                                                | 5V mode                     | I <sub>VDD</sub>           |         |         | 80      | mA    |
|                                                                                                   | 6.7V mode                   | I <sub>VDD</sub>           |         |         | 92      | mA    |
| Input capacities (CSB, SI,<br>(no external capacitive k<br>without package, measu<br>wafer level) | oad, value                  |                            | 1       |         | 6       | pF    |
| Output capacities SO-pir                                                                          | in tristate                 |                            |         |         | 6       | pF    |
| Operation time (powered operating hours                                                           |                             |                            |         |         | 15 000  | h     |
| Start-up cycles                                                                                   |                             |                            |         |         | 150 000 |       |
| External Capacitance @\                                                                           | /DDI                        | @ 5V mode and<br>6.7V mode | 220     | 470     | 1300    | nF    |

The technical development/application of the product is limited to a life expectancy of 15 years and a maximum of 15000 hours of operation.

#### 6.4 Functional Characteristics

The parameters in the following table are valid under the operation conditions defined in chapter 6.3 unless noted otherwise. They are also valid after further processing according to the given soldering process (Chapter 9.6) and milling process (Chapter Fehler! Verweisquelle konnte nicht gefunden werden.) in the further fabrication.

All the following parameters include voltage, temperature and lifetime effects if not noted otherwise. For the parameters as far as sensitivity, cross axis sensitivity and BITE is concerned is evaluated in mean value, i.e. the noise effect is excluded.

| Parameter                                         | Condition / Remark     | Min   | Nominal | Max   | Unit  |
|---------------------------------------------------|------------------------|-------|---------|-------|-------|
| Full Scale Dynamic Range 1)                       |                        |       | +/-128  |       | g     |
| Sensitivity at 0Hz                                |                        |       | 16      |       | LSB/g |
| Tolerance of Sensitivity (/S/C) 2) 7)             |                        | -5    |         | 5     | %     |
| Nonlinearity of Sensitivity (F.S.) 7)             | Best fit straight line | -2    |         | 2     | %     |
|                                                   |                        | -2.56 |         | +2.56 | g     |
| Nonlinearity of Sensitivity (+/-5g) <sup>7)</sup> |                        | -2    |         | 2     | %     |
|                                                   |                        | -100  |         | 100   | mg    |
| Cross Axis Sensitivity of SMA 3)                  |                        | -3.5  |         | 3.5   | %     |



# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 106/ 120 No. 1 279 929 420

V3.2

| Parameter                                                                                                                                                                                     | Condition / Remark                                                                            | Min            | Nominal | Max            | Unit       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------|---------|----------------|------------|
| Cross Axis Sensitivity of SMA after soldering on PCB (only for internal customers) 9)                                                                                                         |                                                                                               | -3.6           |         | 3.6            | %          |
| Resolution of Sensor Output                                                                                                                                                                   |                                                                                               | -              | 12      | -              | Bit        |
| Absolute Accuracy of Sensor Output <sup>7)</sup>                                                                                                                                              |                                                                                               | -              | 1       | -              | LSB        |
| Short term Offset <sup>7)</sup>                                                                                                                                                               | Moving Average out of<br>10 samples on a data<br>basis of 2k Samples<br>while SOC is running. | -3.2           | 0       | 3.2            | LSB        |
| Offset (/S/C) (Zero acceleration Offset mean Value, incl. Drift over temperature and supply voltage) 7)                                                                                       | Mean value while continuous offset cancelation running for SOC (1 LSB/s) 4)                   | -0.5           | 0       | +0.5           | LSB        |
|                                                                                                                                                                                               | Mean value while continuous offset cancelation running for XSOC (1 LSB/21s) 4a)               | -0.5           | 0       | +0.5           | LSB        |
| Noise (Sigma) 4) 4a) 7) 10)                                                                                                                                                                   |                                                                                               | 0              |         | 1.06           | LSB        |
| Noise (peak to peak)  4) 4a) 7) 10)                                                                                                                                                           |                                                                                               | 0              |         | 8.4            | LSB        |
| Noise Peak to Peak under PSRR (at Harmonics of $\frac{1}{2}$ f <sub><math>\Sigma</math> Aconverter</sub> ; $\frac{1}{2}$ f <sub><math>\Sigma</math> Aconverter</sub> = 140 kHz) <sup>7)</sup> | 6.7V Mode and 5V mode; Capacitor at V <sub>ddi</sub> =470nF; DC=4.7V; AC=+/-170mV             |                |         | 0.05           | LSB/<br>mV |
| 22201Verter = 2 0 1115                                                                                                                                                                        | 3.3V Mode; Capacitor<br>at V <sub>ddi</sub> =10nF; DC=3.3V;<br>AC=+/-170mV                    |                |         | 0.25           | LSB/<br>mV |
| Offset under PSRR                                                                                                                                                                             | 6.7V Mode and 5V mode                                                                         |                |         | 0.003          | LSB/<br>mV |
| (at Harmonics of $\frac{1}{2}$ f <sub><math>\Sigma\Delta</math>converter</sub> ; $\frac{1}{2}$ f <sub><math>\Sigma\Delta</math>converter</sub> =140 kHz) <sup>7)</sup>                        | 3.3V Mode                                                                                     |                |         | 0.025          | LSB/<br>mV |
| 3dB corner frequency of sensor (Both effects from sensing element                                                                                                                             | 426Hz mode<br>(426Hz is f <sub>3dB</sub> of FIR<br>filter)                                    | 384.8<br>(-5%) | 405     | 425,3<br>(+5%) | Hz         |
| and ASIC are considered) 8)                                                                                                                                                                   | 213Hz mode <sup>6)</sup><br>(213Hz is f <sub>3dB</sub> of FIR<br>filter)                      | 200,2<br>(-5%) | 210,4   | 220,7<br>(+5%) | Hz         |
|                                                                                                                                                                                               | 107Hz mode <sup>6)</sup><br>(107Hz is f <sub>3dB</sub> of FIR<br>filter)                      | 101,7<br>(-5%) | 107     | 112,3<br>(+5%) | Hz         |
|                                                                                                                                                                                               | 53Hz mode <sup>6)</sup><br>(53Hz is f <sub>3dB</sub> of FIR<br>filter)                        | 51,2<br>(-5%)  | 53,9    | 56,6<br>(+5%)  | Hz         |
| Positive BITE of channel X and Y 5) 7)                                                                                                                                                        | Absolute value                                                                                | 732            | 1220    | 1708           | LSB        |



### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 107/ 120 No. 1 279 929 420

V3.2

| Parameter                                       | Condition / Remark      | Min     | Nominal | Max     | Unit |
|-------------------------------------------------|-------------------------|---------|---------|---------|------|
| (/S/C)                                          |                         | (-40%)  | (0%)    | (+40%)  |      |
| Negative BITE of channel X and Y 5) 7)          | Absolute value          | -1610   | -1150   | -690    | LSB  |
| (/S/C)                                          |                         | (-40%)  | (0%)    | (+40%)  | LSB  |
| Positive BITE of channel X and Y 5) 7)          | Relative to stored BITE | ( 120/) | stored  | (,120/) | LSB  |
| (/S/C)                                          | value                   | (-12%)  | value   | (+12%)  | LSB  |
| Negative BITE of channel X and Y 5) 7)          | Relative to stored BITE | ( 120/) | stored  | (,120/) | LCD  |
| (/S/C)                                          | value                   | (-12%)  | value   | (+12%)  | LSB  |
| Self test build-up/turn off time for            |                         |         |         |         |      |
| channel X and Y                                 |                         |         | 2       | 3       | m c  |
| (Deviation from final value < 2%)               |                         |         |         |         | ms   |
| Turn-on time (time between power                | 5V mode; 6.7V mode      |         |         |         |      |
| on and ready to run, V <sub>min</sub> @ VDDI is | (VDD_Slope of           |         |         | 5       | ms   |
| reached)                                        | 5.5V/ms)                |         |         |         |      |
|                                                 | 3.3V mode               |         |         |         |      |
|                                                 | (VDDI_Slope of          |         |         | 2       | ms   |
|                                                 | 2.6V/ms)                |         |         |         |      |
| Total signal run time (internal time). 8)       | Time delay between      |         |         |         |      |
|                                                 | input and output signal |         | 1.15    | 1.21    | ms   |
|                                                 | (426Hz Filter)          |         |         |         |      |

- 1) The full scale range is guaranteed once the offset is adjusted to 0 LSB.
- 2) In % of nominal sensitivity; over lifetime, defined temperature and supply Voltage range.
- 3) Output signal due to acceleration in any axis perpendicular to the sensing axis, limits refer to 3 sigma values
- 4) Test condition: 10k data samples (5 SOC-Cycles) measured with the 426 Hz filter configuration, nominal supply Voltage, SOC on. Peak to peak values of sensor are within +-4σ of data samples.
- 4a) Test condition: 168k data samples (4 XSOC-Cycles) measured with the 426 Hz filter configuration, nominal supply Voltage, SOC on. Peak to peak values of sensor are within +-4 $\sigma$  of data samples.
- 5) Considering process tolerances, lifetime drift, ratiometric behaviour and temperature coefficient.
- 6) Not released, only for internal evaluations.
- 7) Guaranteed with at least 4 Sigma over lifetime.
- 8) Guaranteed through design with at least 4 Sigma.
- 9) The Cross Axis Sensitivity of SMA at soldering on PCB is mainly dependent on the pick and place tolerance. The limit is defined basing on the actual data for P&P head of ASM at Bosch. It is not verified for other pick and place machine.
- 10) Adjustment of noise limits during final sensor test needs internal customer approval. The parameter is tested for all sensors.

#### 6.5 Electrical Characteristics

The SPI input pin has internal pull-up resistors of nominal 100 kOhm from input to VDDI with 3.3V & 6.7V mode. The SPI input pin has internal pull-up resistors of nominal 100 kOhm from input to VDD with 5V mode.



Department AE/ESI3

# Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 108/ 120 No. 1 279 929 420

V3.2

| Parameter @ 3.3V SPI                                                    | Condition / Remark                                                          | Min      | Nominal | Max      | Unit |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------|---------|----------|------|
| Input Hi Voltage of CSB, SI, SCK (/S/C)                                 | VDDI between min/<br>max values                                             | 0.7*VDDI |         | VDDI     | V    |
| Input Lo Voltage of CSB, SI, SCK (/S/C)                                 | VDDI between min/<br>max values                                             | 0        |         | 0.3*VDDI | V    |
| Input voltage hysteresis at CSB, SCK, SI (/S/C)                         | VDDI between min/<br>max values                                             | 0.2      |         |          | V    |
| Capacity at Input pins( CSB, SI, SCK)                                   | no external capacitive load, value without package, measured on wafer level | 1        |         | 6        | pF   |
| Output Hi Voltage of SO (/S/C)                                          | VDDI between min/<br>max values ;<br>IOUT=+/-2mA                            | 0.8*VDDI |         | VDDI     | V    |
| Output Lo Voltage of SO (/S/C)                                          | VDDI between min/<br>max values ;<br>IOUT=+/-2mA                            | 0        |         | 0.2VDDI  | V    |
| Capacity load at SO 10MHz SPI                                           |                                                                             |          |         | 100      | pF   |
| Output capacity SO at high impedance state                              |                                                                             |          |         | 6        | pF   |
| Input low current (internal pull-<br>up + leak current) at CSB, SI, SCK |                                                                             | -42      |         | -27      | μΑ   |
| Input high current at CSB, SI, SCK                                      | VDDI between min/<br>max values                                             | -10      |         | 10       | μΑ   |
| Output current during high impedance state at SO pin                    | VDDI between min/<br>max values                                             | -10      |         | 10       | μΑ   |
| Voltage range of VDDI for 6.7V<br>Mode                                  | (VDDI is an output)<br>full specification for<br>sensor evaluation          | 3.13     |         | 3.47     | V    |
| Voltage range of VDDI for 3.3V<br>Mode                                  | (VDDI is an input)<br>full specification for<br>sensor evaluation           | 3.13     |         | 3.47     | V    |

| Parameter @ 5V SPI               | Condition / Remark     | Min                 | Nominal | Max                                      | Unit |
|----------------------------------|------------------------|---------------------|---------|------------------------------------------|------|
| Input Hi Voltage of CSB, SI, SCK | VDD between min/       | etween min/ 0.7*VDD |         | VDD                                      | V    |
| (/S/C)                           | max values             | 0.7 VDD             |         | ۷۵۵                                      | V    |
| Input Lo Voltage of CSB, SI, SCK | VDD between min/       |                     |         | 0.22*VDD                                 | V    |
| (/S/C)                           | max values             | 0                   |         | 0.22 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V    |
| Input voltage hysteresis at CSB, | VDD between min/       | 0.2                 |         |                                          | V    |
| SCK, SI (/S/C)                   | max values             | 0.2                 |         |                                          | V    |
| Capacity at Input pins( CSB, SI, | no external capacitive | 1                   |         | 6                                        | nΕ   |
| SCK)                             | load, value without    | 1                   |         | U                                        | pF   |



Department AE/ESI3

### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 109/ 120 No. 1 279 929 420

V3.2

|                                    | package, measured      |         |           |    |
|------------------------------------|------------------------|---------|-----------|----|
|                                    | on wafer level         |         |           |    |
| Capacity load at SO 4MHz SPI       |                        |         | 100       | pF |
| Output Hi Voltage of SO            | VDD between min/       |         |           |    |
| (/S/C)                             | max values ;           | 0.8*VDD | VDD       | V  |
|                                    | IOUT=+/-2mA            |         |           |    |
| Output Lo Voltage of SO            | VDD between min/       |         |           |    |
| (/S/C)                             | max values ;           | 0       | 0.2 * VDD | V  |
|                                    | IOUT=+/-2mA            |         |           |    |
| Output capacity SO at high         |                        |         | 6         | nΕ |
| impedance state                    |                        |         | 0         | pF |
| Input low current (internal pull-  | -63                    |         | -41       | uA |
| up + leak current) CSB, SI, SCK    |                        | -03     | -41       | uA |
| Input high current at CSB, SI, SCK | VDD between min/       | -10     | 10        |    |
|                                    | max values             | -10     | 10        | μΑ |
| Output current during high         | VDD between min/       | 10      | <br>10    |    |
| impedance state at SO pin          | max values             | -10     | 10        | μΑ |
| Voltage range of VDDI for 5V       | (VDDI is an output)    |         |           |    |
| Mode                               | full specification for | 3.13    | 3.47      | V  |
|                                    | sensor evaluation      |         |           |    |
|                                    |                        |         |           |    |

#### 7 Safety

SMA660 sensor is developed according to ISO26262 [4] for application in ASIL D airbag systems. According to ISO26262 a comprehensive safety concept that combines monitoring concepts with innovative, state-of-the-art technologies for SMA660 was created and implemented in SMA660. Furthermore to identify the critical paths and to verify the integrity of the safety concept a detailed failure tree analysis to support the development process was employed.

The complete safety concept is only valid when all safety relevant monitors are activated and evaluated during startup and operation, such as oscillator monitor, C-loss monitor, overvoltage monitor, undervoltage monitor, GND\_loss monitor, Mirror Error monitor, OC\_ASSD monitor and ASSD monitor. See details in chapter 4.7.4 und 4.8.4.

The ASSD channel is activated by default. It needs neither activation nor evaluation from the system (customer). If the signal path is disturbed, or the ASSD signal exceeds its limits, ASSD error counter is incremented. When the counter reaches its limit, an error code will be released. The acceleration signal has to be discarded. (More details regarding ASSD in section 2.7).

Besides BITE tests of acceleration channels (see section 2.3) must be initiated at start up and evaluated in order to check the functionality of the sensor element and the complete signal path.

In order to ensure a correct transmission/ communication between system and sensor, the CRC Error of SPI communication at SO has to be checked all the time in the system.

In general, a failure flag indicates that the acceleration signal is not valid. For example: GS=1 or NRO=1, or monitor I and monitor II flags.



Page 110/ 120 No. 1 279 929 420

V3.2

Moreover, if a BITE-Error (BITE out of Limit) or Offset cancellation- Error (OC1 Monitor or OC2 Monitor only detected in one channel, it doesn't naturally mean that the other channel still works properly. As BITE and FOC are not activated repeatedly all the time, in this case, the sensor signal from both channels has to be discarded due to safety reasons.

#### 8 Sensor Transfer function

Due to non-linearity of the signal path an offset deviation under some circumstances (e.g. vibration) may occur before mechanical clipping. The following diagrams show the maximum acceleration that could be applied with an offset deviation of  $|\pm 0.4g|$  and  $|\pm 0.6g|$  in the sensing direction (see Figure 6.5). Simulation results are verified.

The worst case curve is simulated under consideration of different CMB process deviations of 4 Sigma. As input of the simulation a sinusoidal acceleration stimuli with mean = 0 is used. If an additional static acceleration (acceleration at 0Hz) is applied the maximum acceleration will be lower than given.



Page 111/ 120 No. 1 279 929 420

V3.2



Figure 6.5 Sensor Transfer Function SMA660 for x- and y-direction (Ch1 and Ch2)

AE/ESI3

### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 112/ 120 No. 1 279 929 420

V3.2

### 9 Handling and Storage

Micro-mechanical sensors are designed to sense acceleration with high accuracy even at low signal amplitudes and contain highly sensitive structures inside the sensor element. The sensors are protected against mechanical shock up to several thousand "g"s. However, these limits can be exceeded in conditions with extreme shock loads such as e.g. hammer blow on or next to the sensor, dropping of the sensor onto hard surfaces, torque limiters, etc. Suitable ECU mounting tools must be used.

We recommend establishing a defined and qualified installation process when processing sensors to prevent g-forces in excess of 4000g during transport, handling and mounting of the sensors.

Standard ESD guidelines must be respected during handling & transport (for specified ESD values see chapter 6.2). The sensor must not be handled as bulk good.

Recommendations for the assembly in further production processes are additionally described in Application Note SMA6 [5].

#### 9.1 Package

The SMA660 sensor is packaged in an 8-Pin narrow SOIC housing. The mechanical and electrical specifications of the housing correspond to JEDEC Publication N° MS-012F, Release August 2008. The SMA660 is a lead-free component according to RoHS "Restriction of the use of certain hazardous substances" (DIRECTIVE 2002/95/EC OF THE EUROPEAN PARLIAMENT AND OF THE COUNCIL of 27 January 2003 on the restriction of the use of certain hazardous substances in electrical and electronic equipment).

#### 9.2 Package dimensions



Figure 9.1 Package dimensions 8-pin narrow SOIC housing

#### 9.3 Moisture sensitivity level

The processability of SMA660 sensors corresponds to JEDEC Level 1 (MSL 1). See also

 J-Std-020A IPC/J\_STD\_020 "Moisture/Reflow Sensitivity Classification for Plastic Integrated Circuit Surface Mount Devices" [2]



Department AE/ESI3

### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 113/ 120 No. 1 279 929 420

V3.2

• IPC/J-033 "Standard for Handling, Packaging, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices" [3]

### 9.4 Storage time and Life time in Vehicles

SMA660 is qualified according to the following temperature profiles for storage and Life time.

| Storago timo                                                                     | of consor (                                                                      | ofter produc | rtion hofe | ara caldar | od on ECI  | 1)        |     |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------|------------|------------|------------|-----------|-----|
| Approx. 1 year                                                                   | Storage time of sensor (after production, before soldered on ECU)  Approx 1 year |              |            |            |            |           |     |
| Temp.[°C]                                                                        | -55 ~ 10                                                                         | 10 ~ 40      | 40 ~ 70    |            |            |           |     |
| Duration [h]                                                                     | 50                                                                               | 8660         | 50         |            |            |           |     |
| Total [h]                                                                        | 8760                                                                             | •            |            |            |            |           |     |
| Storage time Approx. 15 ye                                                       | -                                                                                | er soldered  | on ECU, l  | before mo  | unted in ' | Vehicles) |     |
| Temp.[°C]                                                                        | -55 ~ -40                                                                        | -40 ~ 10     | 10 ~ 30    | 30 ~ 70    |            |           |     |
| Duration [h]                                                                     | 50                                                                               | 500          | 130800     | 50         |            |           |     |
| Total [h] 131400                                                                 |                                                                                  |              |            |            |            |           |     |
| Operating life Approx. 2 yes                                                     | Operating lifetime (i.e. with supply voltage turned on in Vehicles)              |              |            |            |            |           |     |
| Temp.[°C]                                                                        | -40                                                                              | -20          | 25         | 60         | 80         | 100       | 125 |
| Duration [h]                                                                     | 300                                                                              | 1500         | 3600       | 5100       | 3600       | 750       | 150 |
| Total [h]                                                                        | Total [h] 15000                                                                  |              |            |            |            |           |     |
| Non-operating lifetime in ECU ( i.e. with supply voltage turned off in Vehicles) |                                                                                  |              |            |            |            |           |     |
| Approx. 15 ye                                                                    | 1                                                                                |              |            |            |            |           |     |
| Temp.[°C]                                                                        | -40 ~ 20                                                                         | 20 ~ 40      |            | 60 ~ 80    | 80 ~ 85    | 85 ~ 135  |     |
| Duration [h]                                                                     | 73656                                                                            | 26784        | 20088      | 12053      | 1339       | 0         |     |
| Total [h] 133920                                                                 |                                                                                  |              |            |            |            |           |     |

According to the temperature profiles above, SMA660 has a storage time of 16 years (Storage time of sensor + Storage time on ECU) in total. When it is mounted in vehicles, a lifetime of 17 years (Operating lifetime+ Operating lifetime) is expected.

The storage conditions have an influence on the lifetime of sensors. Different Storage Conditions will result in different maximum storage time.

Under a typical storage condition such as in Table 9-1, SMA660 has a maximum of storage time of 157,282 Hours, approximately 18 years.

| Storage Conditions | Temperature | Storage Time |          |
|--------------------|-------------|--------------|----------|
| Temperature        | -40°C 10°C  | <1%          | 100 h    |
|                    | 10°C 30°C   | >99%         | 156632 h |
|                    | 30°C 70°C   | <1%          | 550 h    |
|                    | Total       | 100%         | 157282 h |

Table 9-1 Storage Conditions Temperature profile 1



Page 114/ 120 No. 1 279 929 420

V3.2

If the storage condition is as shown in Table 9-2, SMA660 has then a maximum storage time of 131.400 Hours, approximately 15 years.

| Storage Conditions | Temperature | Storag    | e Time    |
|--------------------|-------------|-----------|-----------|
|                    | -40°C 10°C  | < 0,1%    | 100 h     |
|                    | 10°C 25°C   | 70%       | 92.000 h  |
| Temperature        | 25°C 30°C   | 20%       | 26.300 h  |
|                    | 30°C 40°C   | < 10%     | 12.900 h  |
|                    | 40°C 90°C   | < 0,1%    | 98 h      |
|                    | 90°C130°C*) | < 0,0015% | 2 h       |
|                    | Total       | 100%      | 131.400 h |

Table 9-2 Storage Conditions Temperature profile 2

Deviations to the above Temperature profiles have to be evaluated again by RB-internal reliability experts.

#### 9.5 Laser Marking

Each SMA660 is uniquely identifiable and traceable through Laser marking on package and serial number in OPT.

The laser marking of SMA660 is shown in Figure 9-2. The marking encodes the following information:

- 131: the Last three digits of SMA660 part number
- Y: Date Code Production year with modulo 36

2010=0 2011=1 ... 2020=A 2021=B ... 2045=Z

- WW: Date Code Work week
- **CC:** 2 alphanumeric digits, Combined information of packing provider and lot Counter. Lot counter is package specific. Reset every work week.

There is no special marking point for Pin 1. It can be identified according to the chamfer position on the package as shown in Figure 9-3, which is defined in JEDEC Publication N° MS-012F.

<sup>\*) 2</sup>h at 90°C to 130°C is the max. paint repair temperature

Page 115/ 120 No. 1 279 929 420

V3.2



Figure 9-4 Laser Marking and Pin 1 identification

#### 9.6 Tape and reel

Embossed tape and reel is used for presenting devices to pick-and-place machines for automatic placement onto printed circuit board. SMA660 is delieved in tape and reel in order to prevent it from physical and electro-static discharge damage during shipping and storage.

The pin orientation shall be consistent for all devices in the tape and this orientation must be valid for all tapes as shown in Figure 9-5.



Figure 9-5 Pin Orientation in tape

#### 9.7 Soldering Process

The housing is released for a soldering stencil thickness of  $120\mu m$  and  $150\mu m$ . For mounting SMA660 onto a PCB, a lead-free reflow-soldering profile has been qualified, which is released for max. 3 reflow soldering cycles. This profile is adequate both for using a lead-containing soldering process as well as for using a lead-free soldering process. The temperature profile for reflow soldering of SMA660 is given in Figure 9-6 and in the table below. Repair and manual soldering of the sensor is not permitted. Sensor specific tests over



Page 116/ 120 No. 1 279 929 420

V3.2

temperature or at a non ambient temperature (~25°C) after soldering are not necessary to achieve any performance or quality goals [1].



Figure 9-6 Reflow-soldering profile used for SMA660 qualification (Both for lead-containing and lead-free soldering processes)



Page 117/ 120 No. 1 279 929 420

V3.2

| Profile Features                                             | Abbreviation            | Value for SOIC8  | Comment |
|--------------------------------------------------------------|-------------------------|------------------|---------|
| Preheat                                                      |                         |                  | l l     |
| Ramp-up rate 20 °C to 150 °C                                 |                         | min. 3 K/s       | *1) *2) |
| Soak Temperature                                             | T <sub>s</sub> (min)    | min. 150 °C      | *2)     |
| Soak Temperature                                             | Ts                      | 190 °C           |         |
| Soak Temperature                                             | T <sub>s</sub> (max)    | Max. 200 °C      |         |
| Soak Time (time from T <sub>s</sub> to T <sub>s</sub> (max)) | t <sub>s(preheat)</sub> | min. 110 s       | *2)     |
| Time between T <sub>s</sub> (max) and T <sub>L</sub>         |                         | 10 – 85 s        |         |
| Peak                                                         |                         |                  |         |
| Ramp-up rate from 200 °C to T <sub>peak</sub>                |                         | 0.5 K/s to 3 K/s | *1)     |
| Liquidus Temperature                                         | T <sub>L</sub>          | 217 °C           |         |
| Time above T <sub>L</sub>                                    | t <sub>L</sub>          | min. 90 s        | *2)     |
| Peak Temperature                                             | T <sub>P</sub>          | 260 (-0) °C      |         |
| Time within 5 K of $T_P$ / Time above $T_P$ –                | t <sub>P</sub>          | min. 40 s        | *2)     |
| Cooling                                                      |                         | •                | •       |
| Ramp-down rate from T <sub>P</sub>                           |                         | -6 K/s           | *3)     |
| General                                                      |                         |                  | 1       |
| Time to T <sub>P</sub>                                       | t <sub>to peak</sub>    | min. 300s        | *2)     |

<sup>\*1)</sup> averaged over 10 s

<sup>\*2)</sup> These values are minimum values used for qualification. Consequently, the values used in production shall be smaller than these values!

<sup>\*3)</sup> to be fulfilled over at least 10 s in the cooling zone

Department AE/ESI3

### Datasheet SMA660 / SMA660K SMA661 / SMA661K

Page 118/ 120 No. 1 279 929 420

V3.2

### 10 Coating over SMA660

For SMA660, the following coatings over SMA660 are evaluated regarding the chemical compatibility.

- SL1301 (PU) from Lackwerke Peters GmbH + Co KG
- SEMICOSIL 942 UV A / B (silicone) from Wacker Chemie AG
- HumiSeal 1B51NSLU/521EU PB60 from Humiseal

As far as the two types of coating are concerned, they are chemically compatible with the SO8 (molding compound + lead frame leads).

However, the mechanical stability of a coated SMA660 in any system must be evaluated in advance to ensure the proper functionality during operation. The sensor performance is not guaranteed for any kind of coating.

#### 11 Delamination free variants

Delamination free variant of SMA660 is developed on request of external customer in compliance with HKMC Specification ES90000-02 (Establishment 2005.06.30).

Delamination criteria of parts (after SMD-process) according to HKMC Specification ES90000-02 is defined in the following table:

[Table 1. Delamination Criteria]

| Delamination area |                           | Criteria |  |
|-------------------|---------------------------|----------|--|
| Тор               | Die Top Surface           | Reject   |  |
| Land files        | With 2 <sup>nd</sup> bond | Reject   |  |
| Lead finger       | Other area                | Accept   |  |
|                   | With down bond            | Reject   |  |
| Die paddle        | Without down bond         | Accept   |  |





Page 119/ 120 No. 1 279 929 420

V3.2

#### 12 Documents and standards

- [1] Verfahrensvorschrift Fertigung 1 269 918 512 (18.11.2008)
- [2] J-Std-020A IPC/J\_STD\_020 "Moisture/Reflow Sensitivity Classification for Plastic Integrated Circuit Surface Mount Devices"
- [3] IPC/J-033 "Standard for Handling, Packaging, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices"
- [4] ISO 26262:2011, Road vehicles Functional safety
- [5] Application Note SMA6