## Today

- FPGA HBA Architecture
- Serial Pi to FPGA Interface
- Serial Demo Using raw read/write
- HBA Peripheral Interface
- HBA BasicIO Peripheral
  - Verilog code walk through
  - HBA plugin code walk through

## FPGA HBA Architecture



## FPGA HBA Arch cont.

- Serial (UART) interface between Pi and FPGA
- HBA Bus connects Peripherals
- Each Peripheral is assigned a slot
- Peripheral can be Master, Slave or Both
- Slave Peripherals
  - Contain bank of registers (Read, Write or Both)
- Master Peripherals
  - Can read/write to Slave Peripheral registers
  - HBA Bus supports multiple master

## **Serial Interface**

The Raspberry Pi uses the serial interface to read and write to the

HBA Peripheral registers. So the Raspberry Pi is a Master on the HBA Bus.

- Serial Interface (from perspective of rasp-pi)
  - rpi\_txd: Transmit data to the FPGA.
  - rpi\_rxd : Receive data from the FPGA
  - rpi\_intr: Interrupt from FPGA. Indicates FPGA has data to be read.

## **HBA Addressing**

#### **HBA Address**

|    | Slot A | ddress | 6 | Register Address |   |   |   |   |   |   |   |  |  |
|----|--------|--------|---|------------------|---|---|---|---|---|---|---|--|--|
| 11 | 10     | 9      | 8 | 7                | 6 | 5 | 4 | အ | 2 | 1 | 0 |  |  |

- The upper 4 bits select the desired peripheral slot. There are 16 possible slots.
- The lower 8 bits select the desired peripheral register. There are 256 possible registers.

## **Serial Protocol**

- To receive a byte from the FPGA the Pi must send a dummy byte.
- The serial interface is full duplex.
- <u>Serial Interface Documentation</u>
   More information about the serial interface.

## **Write Protocol**



# Command Byte - Pi 7 6 5 4 3 2 1 0 Read(1 Num to Transfer Mrite(0) Minus 1 Slot Address



|   |   | D | ata | 0 - F | Pi |   |   |
|---|---|---|-----|-------|----|---|---|
| 7 | 6 | 5 | 4   | 3     | 2  | 1 | 0 |

| Dummy 0 - Pi |   |   |   |   |   |   | ACK/NACK - FPGA |   |   |   |   |   |   |   |
|--------------|---|---|---|---|---|---|-----------------|---|---|---|---|---|---|---|
| 7 6          | 5 | 4 | 3 | 2 | 1 | 0 | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

#### Example

```
(0x01) 0_000_0001 - write (0+1) at slot addr 1
```

(0x00) 0000\_0000 - reg0 which is led\_reg

(0x07) 0000\_0111 - write 7 to reg0

(0xFF) dummy byte (0xAC) FPGA ACK

## Write Protcol cont.

- Command Byte:
  - 7 Write(0) operation
  - 6:4 Number of Registers to write minus 1. So
     (1-8) possible.
  - 3:0 Peripheral Slot Address
- Starting Peripheral Register Address. Auto increments if multiple data.
- Data0 .. DataN : The data to write.
- ACK/NACK: Pi sends dummy byte. FPGA sends ACK, indicates successful write of data.

## Read Protocol

#### Read Protocol

# Command Byte - Pi 7 6 5 4 3 2 1 0 Read(1) Num to Transfer Write(0) minus 1 Slot Address



| Dummy 0 - Pi |   |   |   |   |   |   | Echo Cmd - FPGA |   |   |   |   |   |   |   |   |
|--------------|---|---|---|---|---|---|-----------------|---|---|---|---|---|---|---|---|
| 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0               | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

|   | Dummy 1 - Pi |   |   |   |   |   |   | Echo RegAddr - FPGA |   |   |   |   |   |   |   |
|---|--------------|---|---|---|---|---|---|---------------------|---|---|---|---|---|---|---|
| 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 | 7                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

|   | Dummy 2 - Pi |   |   |   |   |   |   | Data0 - FPGA |   |   |   |   |   |   |   |
|---|--------------|---|---|---|---|---|---|--------------|---|---|---|---|---|---|---|
| 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

#### Example

```
(0x81) 1_000_0001 - read (0+1) at slot addr 1
```

(0x01) 0000\_0001 - reg1 which is led\_button\_in

(0xFF) dummy byte (0x81) Echo'd Cmd

(0xFF) dummy byte (0x01) Echo'd Reg Addr

(0xFF) dummy byte (0x03) Buttons value

### Read Protocol cont.

- Command Byte:
  - 7 Read(1) operation
  - 6:4 Number of Registers to read minus 1. So
     (1-8) possible.
  - 3:0 Peripheral Slot Address
- Starting Peripheral Register Address. Auto increments if multiple data.
- Echo Cmd: The Pi sends a dummy byte. The FPGA echos the cmd byte.

## Read Protocol cont(2)

- Echo RegAddr: The Pi sends a dummy byte. The FPGA echos the RegAddr byte.
- Data0 .. DataN : The Pi sends dummy byte for each reg read. The FPGA sends reg value.

## Serial\_fpga read raw bytes

- Usually use HBA resources for accessing peripherals
- However it is possible to echo all the byte received from the FPGA
- Useful for development and debug
- In first robot terminal type:

hbacat serial\_fpga rawin

## Serial\_fpga write raw bytes

- It is also possible to send raw bytes to the FPGA
- Example 1 write 7 to leds
  - Slot 1 peripheral, Reg0 to the value 07
  - This should be the hba\_basicio led register
- In second robot terminal type:

```
hbaset serial_fpga rawout 01 00 07 ff
```

# Serial\_fpga write raw bytes cont.

- Example 2 read button value
  - Slot 1 peripheral, Reg1 (read)
  - This is the hba\_basicio button\_in register
- In second robot terminal type:

```
hbaset serial_fpga rawout 81 01 ff ff
```

## **HBA Bus Slave Interface (1)**

- hba\_clk (input): This is the bus clock. The HBA Bus signals are valid on the rising edge of this clock.
- hba\_reset (input): This signal indicates the peripheral should be reset.
- **hba\_rnw (input)**: 1=Read from register. 0=Write to register.
- hba\_select (input): Indicates a transfer in progress.

## HBA Bus Slave Interface (2)

- hba\_abus[11:0] (input): The address bus.
  - bits[11:8]: These 4 bits are the peripheral address. Max number of peripherals 16.
  - bits[7:0]: These 8 bits are the register address.
     Max 256 reg per peripheral.
- hba\_dbus[7:0] (input): Data sent to the slave peripherals.

## **HBA Bus Slave Interface (3)**

- hba\_xferack\_slave (output): Acknowledge transfer requested. Asserted when request has been completed. Must be zero when inactive.
- hba\_dbus\_slave[7:0] (output): Data from the slave. Must be zero when inactive.
- hba\_interrupt\_slave (output): Each slave has a dedicated signal back to a interrupt controller. If not used tie to zero.

## **HBA Bus Slave Interface (4)**

HBA Bus Documentation
 More information about the HBA Bus.

## hba\_basicio Peripheral



## hba\_basicio Peripheral Links

- hba basicio documentation
- hba basicio driver readme
- hba basicio verilog source

## hba\_basicio HBA Pluggin in C

- In each peripherals directory there is a directory called sw that holds the HBA pluggin that is written in C.
- HBA Daemon Design Doc
- EEDD documentation
- hba basicio HBA C pluggin