

**White Paper** 

Intel<sup>®</sup> Software & Services Group

**Richard Hubbard** 

Using Intel® Advanced Vector Extensions to Implement an Inverse Discrete Cosine Transform

September 2010

**Intel Corporation** 



### **Introduction**

Transform coding is an important step of image and video processing applications. Pixels in an image have a level of correlation with their neighboring pixels. Adjacent pixels in successive frames show a very high correlation. These correlations can be used to predict the value of a pixel from its neighbor. The highly correlated spatial data is transformed into uncorrelated coefficients in the frequency domain. The transformed data, represented as coefficients, are independent, allowing them to be manipulated separately. The human eye is more perceptive to low-frequency changes than high-frequency changes. Encoders can achieve compression after setting the high-frequency coefficients to zero. An inverse transform is used in the decoder pipeline to reconstruct the source data.

Figure 1 and Figure 2 depict the components of a typical image encoder/decoder system.



Figure 1 - Source Encoder Block Diagram



Figure 2 - Source Decoder Block Diagram

The Discrete Cosine Transform (DCT) and Inverse Discrete Cosine Transform (IDCT) are widely used in the encoder and decoder pipelines of image processing systems such as MPEG, JPEG, and other standards. A fast and accurate IDCT transformation is crucial for the best user experience.

Intel® Advanced Vector Extensions (Intel® AVX), introduced with the new Intel® processor microarchitecture codenamed Sandy Bridge, extends the capabilities of Intel® Streaming SIMD Extensions (Intel® SSE) for floating point data and operations such as Inverse Discrete Cosine Transforms. Intel® AVX essentially doubles the width of the current XMM registers and adds new extensions that can operate on the wider data width. Intel® AVX significantly increases the floating-point performance density with improved power efficiency over previous 128-bit SIMD instruction set extensions. This document specifically examines how Intel® AVX and Sandy Bridge microarchitecture features such as wider 256-bit SIMD registers, non-destructive source operands, new data manipulation and arithmetic primitives, dual 128-bit load ports, and doubling of computational execution width can benefit the Inverse Discrete Cosine Transform (IDCT) operation. Intel® AVX improves the computational throughput of high performance precision-sensitive floating point transform applications. Integer implementations may also benefit from features such as non-destructive source operands.

Intel also provides a set of Intel® AVX software development tools like the Intel® AVX-enabled Intel® C++ Compiler, the Intel® Software Development Emulator (SDE), and the Intel® Architecture Code Analyzer. All of these tools were effectively used during the development of this kernel, and can be downloaded from the Intel® AVX website: <a href="http://software.intel.com/en-us/avx/">http://software.intel.com/en-us/avx/</a>

## **Testing Environment**

The performance speedups stated in this paper are based on runs on actual Sandy Bridge microarchitecture-based pre-production silicon. It can also be assumed that the test data is already in the first level processor cache prior to the computation of the IDCT algorithm. Performance comparisons are made based on the relative performance of Intel® AVX versus corresponding Intel® SSE implementations using C intrinsic instructions, both run on the Sandy Bridge microarchitecture-based silicon. The code was compiled using the 64-bit Intel® C++ Compiler, version 11.1.038. The applications were compiled using the following command line options:

Intel<sup>®</sup> SSE: /QxSSE4.1 /03
 Intel<sup>®</sup> AVX: /QxAVX /03

A comparison of short integer performance was performed by compiling the Intel<sup>®</sup> SSE implementation for different architectures. The compiler will generate VEX-encoded Intel<sup>®</sup> SSE instructions when the /QxAVX switch is specified. The compiler will generate Intel<sup>®</sup> SSE 4.1 instructions when the /QxSSE4.1 switch is specified. Non-destructive source operands are introduced with the VEX-encoded instructions.

The test application follows the 8x8 IDCT accuracy requirements as documented in section 3 of the IEEE standard 1180-1900 (Reference 5). Randomly generated input data is processed by a reference DCT. The output of the DCT is rounded to the nearest integer and clipped such that  $-2048 \le value \le 2047$ . The clipped values are inputs to both the reference IDCT and the IDCT under test. Their outputs are rounded to the nearest integer and clipped such that  $-256 \le value \le 255$ . The two results are then compared and accuracy measurements are made.

In this application, the references are implemented using double precision floating point scalar C code. Several proposed IDCT implementations are tested; a short integer Intel<sup>®</sup> SSE version, a single precision floating point Intel<sup>®</sup> SSE version, and a single precision floating point Intel<sup>®</sup> AVX version. All the vector versions are implemented with C intrinsics.



Figure 3 - Test Application

### **Discrete Cosine Transforms**

The Discrete Cosine Transform (DCT) converts the spatial data of an image into the frequency domain. The mathematical operations are described in detail in Reference [1].

The two-dimensional (2D) DCT transforms 64 pixel values, an 8x8 block of pixels, producing 64 coefficients. The image's pixel values are transformed into coefficients derived from amplitudes of cosine basis functions.

#### **Equation 1 - 1D DCT**

$$F(u) = \frac{1}{2}C(u) \left[ \sum_{x=0}^{7} f(x) \left( \cos \frac{(2x+1)u\pi}{16} \right) \right]$$

#### **Equation 2 - 2D DCT**

$$F(v,u) = \frac{1}{4}C(v)C(u) \left[ \sum_{y=0}^{7} \sum_{x=0}^{7} f(y,x) \left( \cos \frac{(2x+1)u\pi}{16} \cos \frac{(2y+1)v\pi}{16} \right) \right]$$

#### **Equation 3 - 1D IDCT**

$$f(x) = \sum_{u=0}^{7} \left( \frac{C(u)}{2} F(u) \cos \frac{(2x+1)u\pi}{16} \right)$$

#### **Equation 4 - 2D IDCT**

$$F(v,u) = \sum_{v=0}^{7} \frac{C(v)}{2} \sum_{u=0}^{7} \frac{C(u)}{2} F(v,u) \left[ \cos \frac{(2x+1)u\pi}{16} \cos \frac{(2y+1)v\pi}{16} \right]$$

#### Where:

 $C(u) = 1/\sqrt{2} \text{ for } u = 0 \qquad \qquad C(v) = 1/\sqrt{2} \text{ for } v = 0$   $C(u) = 1 \text{ for } u > 0 \qquad \qquad C(v) = 1 \text{ for } v > 0$   $f(x) = 1D \text{ sample value} \qquad \qquad f(y, x) = 2D \text{ sample value}$   $F(u) = 1D \text{ DCT coefficient} \qquad \qquad F(v, u) = 2D \text{ DCT coefficient}$   $x, y \qquad \qquad \text{Coordinates in the non-transformed domain}$   $u, v \qquad \qquad \text{Coordinates in the transformed domain}$ 

Reference work [2] summarizes the number of mathematical operations; the numbers are worth repeating. Comparing the DCT and IDCT equations, it can be shown that the transforms require the same number of operations. An analysis of Equation 2 shows that the 2D DCT requires 64 multiplications and 63 additions for each coefficient. Therefore 4096 multiplications and 4023 additions are required to transform an 8x8 block. Replacing the 2D DCT with 8 1D DCTs for the 8 rows and 8 1D DCTs for the 8 columns can reduce the number of operations. Equation 1 shows that the 1D DCT requires 64 multiplications and 56 additions producing 8 coefficients. Transforming the 8x8 block with 1D DCTs requires 1024 multiplications and 896 additions. References [1] and [4] discuss other DCT and IDCT algorithms.

## **Previous Work and Specifications**

The following previous works and specifications should be consulted for background information:

- Reference [1] for the JPEG specification.
- The IDCT algorithm used in the Intel® AVX implementation discussed in this whitepaper follows the optimized algorithm discussed in Reference [2].
- Reference [3] provides additional background information.

## **Intel® AVX Implementation of IDCT**

As in the previous works, the algorithm in this whitepaper performs 8 1D IDCT transforms on the rows of an 8x8 block. Then 8 1D IDCT is performed on the columns of those results. Two different 1D IDCT transforms are used, and neither transform requires a transpose.

The AVX implementation operates on two rows of data simultaneously. It begins by loading four floats from each row into separate 128-bit registers. The reason for performing 128-bit loads will become clearer in a moment. It is important to remember that the 128-bit XMM registers overlay the lower 128-bits of the corresponding 256-bit YMM register. The upper 128-bits of the YMM register is loaded with the next set of four floats from those rows via the \_mm256\_insertf128\_ps instruction. The resultant YMM register contains the first set of four floats from one row in the lower 128-bits, and the second set of four floats from the second row in the upper 128-bits. This seems like a lot of work to load eight floats, so why take this approach? This is known as a *strided load* (because the next load will read from an area of memory that is more than a unit stride away from the current memory location).

The strided load is effective in certain applications.

- Eight products need to be summed in the IDCT and it is more straightforward to sum the products if they are in the same 128-bit lane of two YMM registers. Two registers are built with the contents from one row in the bottom 128-bits of both registers, and the contents from the second row in the upper 128-bits of both register. This is depicted in Figure 4 through Figure 6.
- Another benefit of the strided load approach is that data movement, or
  placement of the 128-bit memory operand into the upper 128 bits, can take
  place on a different execution port than the shuffle port. This reduces the
  utilization of the port that performs shuffles, and allocates the work more evenly
  across the execution ports.
- One last benefit of placing floats 4-7 of two rows into one register allows for a reduction in shuffles that takes place near the end of row processing.



Figure 4 - Loading Four Floats from Row 0

The combination of the  $\_mm\_load\_ps$  and  $\_mm256\_castps128\_ps256$  instructions loads 128-bits into the least significant 128-bits of a ymm register.

Figure 5 depicts the strided load of Row 4 data, and the insertion into the most significant 128-bits of ymm0.



Figure 5 - Strided Load of Second Row

A second YMM register is populated in a similar manner; it contains the second set of four floats (floats 4-7) from both rows. The results are shown in Figure 6.



Figure 6 - Second Set of Floats from Two Rows

The input data must be multiplied by different cosine terms. A single float from each row is broadcasted via the \_mm256\_shuffle\_ps to prepare for the multiplication, as shown in Figure 7. In this case float 0 is duplicated.



Figure 7 - Preparing for Cosine Multiplication

Two \_mm256\_mul\_ps instructions perform the necessary cosine multiplications. This completes one of the seven sums of product terms.

This sequence of instructions is repeated three times, operating on a different pair of input values and cosine terms each time. At this point there are four registers

containing sums of products. One register contains sums of products for floats 0 and 2, another contains sums of products for floats 1 and 3, 4 and 6, and finally 5 and 7.

Three more sums are necessary to complete the sum of products. The sums of products of all even terms are added, and the sums of products of all odd terms are added. That is only two of the three sums.

```
ymm_even = _mm256_add_ps(r_ymm02, r_ymm46);
ymm_odd = _mm256_add_ps(r_ymm13, r_ymm57);
```

The seventh and final sum produces the least significant four floats of the output. A subtraction is necessary to produce the most significant four floats; however, they are not in the correct order.

```
ymm_diff = _mm256_sub_ps(ymm_even, ymm_odd);
ymm_sum = _mm256_add_ps(ymm_even, ymm_odd);
```

The order of the most significant floats of two rows can be properly adjusted using a single \_mm256\_shuffle\_ps instruction, as shown in Figure 8. The benefit of placing the most significant four floats from each input row is more apparent.



ymm diff



Figure 8 - Reversing the Order of Differences

The final step for the 1D IDCT for these two rows is to recombine the results for each row into the same 256-bit register using two \_mm256\_ permute2f128 instructions.



ymm sum



Figure 9 - Recombining Row 0

row4 = \_mm256\_shuffle\_ps(ymm\_sum, ymm\_diff, 0x31)

row4

| Row 4      |
|------------|------------|------------|------------|------------|------------|------------|------------|
| Even - Odd | Even - Odd | Even - Odd | Even - Odd | Even + Odd | Even + Odd | Even + Odd | Even + Odd |
| Float 0    | Float 1    | Float 2    | Float 3    | Float 3    | Float 2    | Float 1    | Float 0    |

Figure 10 - Recombining Row 4

That completes the 1D IDCT for two sets of rows. The sequence is repeated for rows 1 and 7, 2 and 6, and finally 3 and 5 to complete the 1D IDCT for eight rows.

Now that the 1D IDCT of the eight rows is completed, the 1D IDCT of the eight columns can begin. The algorithm is similar, yet simpler because the sums of products are already in the proper position for the addition. The 1D IDCT of the columns does not require any shuffles.

It was possible to eliminate four add instructions in the floating point IDCT of the columns.

```
//row5*tangent + row5
r_ymm0 = _mm256_mul_ps(row5, tangent);
r_ymm0 = _mm256_add_ps(row5, r_ymm0);

//row3*tangent + row3
r_ymm1 = _mm256_mul_ps(row3, tangent);
r_ymm1 = _mm256_add_ps(row3, r_ymm0);
```

A single multiply of the row times the tangent term plus 1 produces identical results in the floating point implementation.

```
Tangent p1 = tan(x) + 1
```

```
//row5*(tangent+1)
r_ymm0 = _mm256_mul_ps(row5, tangent_p1);
//row3*(tangent+1)
r ymm1 = _mm256 mul ps(row3, tangent p1);
```

This optimization could not be applied to the short integer implementation due to the scaling of numbers in the short algorithm.

# **Using Intel® Architecture Code Analyzer**

The Intel® Architecture Code Analyzer is an excellent tool that identifies the critical path in a basic block, execution port utilization, and instruction usage alternatives. There is much more Intel® Architecture Code Analyzer information available at the  $\underline{Intel}^{(R)}$  AVX developer site.

The basic block analysis in Figure 11 shows that the vshufps (invoked via the \_mm256\_shuffle\_ps intrinsic) executes on port 5. The analysis also shows that the vinsertf128 instruction (\_mm256\_insertf128\_ps intrinsic) offers the programmer choices for port execution. The "X" in the Intel® Architecture Code Analyzer report indicates that an instruction can be executed on the port, but in this particular algorithm it was executed elsewhere. In this case, the vinsertf128 was executed on port 0 and port 3 rather than port 3 and port 5 because the second source operand was loaded from memory. The insert takes place on port 0, thus reducing the pressure on port 5.

|   | Num of<br>Uops |          | ۸ - | DV | Ports | pre | ssure | in  | cyc  | les | 1 | 1 5 |      |                                                            |
|---|----------------|----------|-----|----|-------|-----|-------|-----|------|-----|---|-----|------|------------------------------------------------------------|
|   |                | <u> </u> | · - |    |       |     | - U   |     | <br> |     |   |     | <br> | <br> -                                                     |
|   | 1              |          |     |    |       | Χ   | l x   | 1   | 1    | 1   |   |     | l CP | vmovaps xmm11, xmmword ptr [r10+r8*4+0x20]                 |
| i | ī              | i        | i   | i  |       | Х   | X     |     | 1    | 1   |   | İ   | CP   | vmovaps xmm4, xmmword ptr [r10+r8*4+0x30]                  |
| İ | 2              | İ        | 1   | j  | İ     | X   | X     | 1 : | 1    | 1   |   | X   | CP   | vinsertf128 ymm14, ymm11, xmmword ptr [r10+r8*4+0xe0], 0x1 |
|   | 2              |          | 1   |    |       | X   | X     | 1 : | 1    | 1   |   | X   | CP   | vinsertf128 ymm13, ymm4, xmmword ptr [r10+r8*4+0xf0], 0x1  |
|   | 1              |          |     |    |       |     |       |     |      |     |   | 1   | CP   | vshufps ymm5, ymm14, ymm14, 0x0                            |
|   | 2۸             |          | 1   |    |       | 1   | 2     |     | X    | X   |   |     | CP   | vmulps ymm10, ymm5, ymmword ptr [rip+0x43482]              |
|   | 1              |          |     |    |       |     |       |     |      |     |   | 1   | CP   | vshufps ymm8, ymm14, ymm14, 0xaa                           |
|   | 2۸             |          | 1   |    |       | 1   | 2     |     | X    | X   |   |     | CP   | vmulps ymm15, ymm8, ymmword ptr [rip+0x43494]              |
|   | 1              |          |     |    |       |     |       |     |      |     |   | 1   | CP   | vshufps ymm9, ymm14, ymm14, 0x55                           |
|   | 2۸             |          | 1   |    |       | X   | X     | 1 : | 1    | 2   |   |     | CP   | vmulps ymm11, ymm9, ymmword ptr [rip+0x434a6]              |
|   | 1              |          |     |    | 1     |     |       |     |      |     |   |     | CP   | vaddps ymm15, ymm10, ymm15                                 |

Figure 11 - Basic Block Analysis

The Intel<sup>®</sup> Architecture Code Analyzer is an effective optimization tool for software developers who want to fine tune and improve their application's performance.

### Results

The 128-bit code was compiled for the Intel® microarchitecture codenamed Nehalem to generate Intel® SSE code, and executed on the Sandy Bridge microarchitecture-based silicon. The corresponding 256-bit Intel® AVX-enabled code was compiled for the Sandy Bridge microarchitecture and executed on the Sandy Bridge microarchitecture-based silicon. Data was aligned on 16-Byte boundaries for the Intel® SSE code and 32-Byte boundaries for the Intel® AVX code. Both applications were compiled using the 64-bit version of the Intel® C++ Compiler Professional Edition, version 11.1.038. The speedups listed here are for 256-bit code relative to the 128-bit code.

**Table 1 - Performance Results** 

| Algorithm                                                    | Speedup | Parameters                                                                  |
|--------------------------------------------------------------|---------|-----------------------------------------------------------------------------|
| Intel <sup>®</sup> AVX floating point implementation         | 0.94x   | Compared to Intel® SSE short integer implementation                         |
| Intel® SSE short integer implementation compiled with /QxAVX | 1.07x   | Compared to Intel® SSE short integer implementation compiled with /QxSSE4.1 |
| Intel <sup>®</sup> AVX floating point implementation         | 1.78x   | Compared to Intel® SSE floating point implementation                        |

Table 2 summarizes the overall mean error results for each implementation.

**Table 2 - Overall Mean Error Results** 

| L, H (Reference 5) | Intel <sup>®</sup> SSE<br>Short | Intel <sup>®</sup> SSE Single Precision<br>Floating Point | Intel <sup>®</sup> AVX Single Precision<br>Floating Point |
|--------------------|---------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|
| 256, 255           | 3.44e-5                         | 6.25e-6                                                   | 6.25e-6                                                   |
| 5, 5               | 2.58e-4                         | 1.56e-6                                                   | 1.56e-6                                                   |
| 300, 300           | 4.69e-6                         | 6.25e-6                                                   | 6.25e-6                                                   |
| -255, 256          | 7.53e-4                         | 3.13e-6                                                   | 3.13e-6                                                   |
| -5, 5              | 0                               | 0                                                         | 0                                                         |
| -300, 300          | 0                               | 0                                                         | 0                                                         |
| Input = 0          | 0                               | 0                                                         | 0                                                         |

Both the short integer and single precision floating point implementations meet the error requirements of IEEE 1180-1900 (Reference 5). The floating point implementations produce lower overall mean error in many of the tests; 5x, 165x, and 240x lower than the short integer implementation.

## **Conclusion**

The results for the IDCT of 10,000 8x8 blocks shows that the Intel $^{®}$  AVX version outperformed the Intel $^{®}$  SSE single precision floating point implementation by 1.78x. The accuracy is excellent when compared to the reference IDCT.

The results also show the Intel® SSE short integer version compiled with the /QxAVX option outperformed the exact same code compiled with the /QxSSE4.1 option by 1.07x. The assembly language produced when compiling with /QxSSE4.1 has 22 register-to-register moves. The code produced with the /QxAVX switch did not have any register-to-register moves. The Intel® AVX non-destructive source instructions reduce

the need for register copies in this application. There can be benefits to using Intel AVX for integer-based algorithms today.

Although the Intel® AVX single precision floating point implementation is slightly slower than the Intel® SSE short version, the Intel® AVX single precision floating point version is more accurate. The Intel® SSE short version required several adjustments to improve the accuracy and minimize rounding errors. Those adjustments were not necessary in either floating point implementation, resulting in a cleaner and more accurate implementation.

### **Source Code for IDCT**

The complete source code for the IDCT can be downloaded from here

Partial source code listing is provided in the following section.

```
void idctAVX(void)
 m128 r xmm0, r xmm2, r xmm1;
 m256 r ymm02, r ymm46, r ymm13, r ymm57;
 __m256 r ymm0, r ymm1, r ymm2, r ymm3, r ymm4, r ymm5, r ymm6, r ymm7;
 m256 row0, row1, row2, row3, row4, row5, row6, row7;
 m256 ymm even, ymm odd, ymm sum, ymm diff;
 m256 temp3, temp7;
m256 tangent 1, tangent 2, tangent 3, cos 4;
tangent 1 = AVX tg 1 16;
tangent 2 = AVX tg 2 16;
tangent 3 = AVX tg 3p1 16;
\cos 4 = AVX \cos 4p1 16;
const float * pInput;
float * pOutput;
float * pFTab_i_04 = float_tab_i_04;
float * pFTab i 26 = float tab i 26;
float * pFTab i 17 = float_tab_i_17;
float * pFTab i 35 = float_tab_i_35;
const int blockSize = 8*8;
//Transform all the blocks N times
//The iteration count is a command line option
const int maxLoopCount = g loopCount;
long startTime = getTimestamp();
for(int loopCount = 0; loopCount < maxLoopCount; loopCount++)</pre>
   //Operate on all the blocks
   for(int i = 0; i < g blockCount; i++) {</pre>
      //Get pointers for this input and output
      pInput = &dctData[i*blockSize];
      pOutput = &kernelResults[i*blockSize];
      pFTab_i_04 = float_tab_i_04;
pFTab_i_26 = float_tab_i_26;
      pFTab_i_17 = float_tab_i_17;
     pFTab i 35 = float tab i 35;
     IACA START
```

```
//Rows 0 and 4
//Process the first four floats of these two rows
//Read input data from row 0, read eight floats via two 128-bit loads
r ymm0 = mm256 castps128 ps256( mm load ps(pInput));
r ymm1 = mm256 castps128 ps256( mm load ps(&pInput[4]));
//Insert data from row 4 into the upper lane
r_ymm0 = _mm256_insertf128_ps(r_ymm0, _mm_load_ps(&pInput[4*8]), 1);
r_ymm4 = _mm256_insertf128_ps(r_ymm1, _mm_load_ps(&pInput[4*8+4]), 1);
//Broadcast float 0
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x00);
//Multiply by the coefficients
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) pFTab i 04));
//Broadcast float 2 and multiply by coefficients
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0xaa);
r ymm3 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[8]));
r_ymm02 = _mm256 add ps(r ymm2, r ymm3);
//Broadcast float 1 and multiply by coefficients
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x55);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[16]));
//Broadcast float 3 and multiply by coefficients
r_ymm1 = _mm256_shuffle_ps(r_ymm0, r_ymm0, 0xff);
r ymm3 = mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_04[24]));
r ymm13 = mm256 add ps(r ymm2, r ymm3);
//Process the second four floats of these two rows
//Broadcast float 4
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x00);
//Multiply by the coefficients
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[32]));
//Broadcast float 6 and multiply by coefficients
r_{ymm1} = _mm256_shuffle_ps(r_{ymm4}, r_{ymm4}, 0xaa);
r ymm3 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[40]));
//Add
r_ymm46 = _mm256_add_ps(r_ymm2, r_ymm3);
//Broadcast float 5 and multiply by coefficients
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x55);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[48]));
//Broadcast float 7 and multiply by coefficients
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0xff);
r ymm3 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 04[56]));
```

```
//Add to create this partial sum,
//then create final sums and differences.
r_ymm57 = _mm256_add_ps(r_ymm2, r_ymm3);
ymm_even = _mm256_add_ps(r_ymm02, r_ymm46);
ymm odd = mm256 add ps(r ymm13, r ymm57);
ymm diff = mm256 sub ps(ymm even, ymm odd);
ymm sum = mm256 add ps(ymm even, ymm odd);
//Reverse the order of the differences, then build outputs 0 and 4
ymm diff = mm256 shuffle ps(ymm diff, ymm diff, 0x1b);
row\overline{0} = _mm2\overline{5}6_permute2f12\overline{8} ps(ymm sum, ymm diff, 0x20);
row4 = mm256 permute2f128_ps(ymm_sum, ymm_diff, 0x31);
//End of Rows 0 and 4 processing
//Rows 1 and 7
//Process the first four floats of these two rows
//Read input data from row 1, read eight floats via two 128-bit loads
r ymm0 = mm256 castps128 ps256( mm load ps(&pInput[8]));
r ymm1 = mm256 castps128 ps256( mm load ps(&pInput[8+4]));
//Insert data from row 7 into the upper lane
r ymm0 = mm256 insertf128 ps(r ymm0, mm load ps(&pInput[7*8]), 1);
r ymm4 = _mm256_insertf128_ps(r_ymm1, _mm_load_ps(&pInput[7*8+4]), 1);
//Process floats 0 and 2
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x00);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) pFTab i 17));
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0xaa);
r ymm3 = mm256 mul ps(r ymm1, *((__m256 *) &pFTab_i_17[8]));
r_ymm02 = mm25\overline{6}_ad\overline{d}_ps(r_ymm2, r_ymm3);
//Process floats 1 and 3
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x55);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 17[16]));
r_ymm1 = _mm256_shuffle_ps(r_ymm0, r_ymm0, 0xff);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_17[24]));
r \text{ ymm13} = \text{mm256 add ps}(r \text{ ymm2, } r \text{ ymm3});
//Process the second four floats of these two rows
//Process floats 4 and 6
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x00);
r ymm2 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_17[32]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xaa);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_17[40]));
r ymm46 = mm256 add ps(r ymm2, r ymm3);
//Process floats 5 and 7
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x55);
r_ymm2 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_17[48]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xff);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_17[56]));
r ymm57 = mm256 add ps(r ymm2, r ymm3);
//Create final sums and differences
ymm even = mm256 add ps(r ymm02, r ymm46);
ymm_odd = _mm256_add_ps(r_ymm13, r_ymm57);
ymm diff = mm256_sub_ps(ymm_even, ymm_odd);
```

```
ymm sum = mm256 add ps(ymm even, ymm odd);
//Reverse the order of the differences, then build outputs 1 and 7
ymm diff = mm256 shuffle ps(ymm diff, ymm diff, 0x1b);
row1 = mm256 permute2f128 ps(ymm sum, ymm diff, 0x20);
row7 = mm256 permute2f128 ps(ymm sum, ymm diff, 0x31);
//End of Rows 1 and 7 processing
//Rows 2 and 6
//Process the first four floats of these two rows
//Read input data from row 2, read eight floats via two 128-bit loads
r ymm0 = mm256 castps128 ps256 (mm load ps(&pInput[2*8]));
r ymm1 = mm256 castps128 ps256( mm load ps(&pInput[2*8+4]));
//Insert data from row 6 into the upper lane
r_ymm0 = _mm256_insertf128_ps(r_ymm0, _mm_load_ps(&pInput[6*8]), 1);
r_ymm4 = _mm256_insertf128_ps(r_ymm1, _mm_load_ps(&pInput[6*8+4]), 1);
//Process floats 0 and 2
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x00);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) pFTab i 26));
r_ymm1 = _mm256_shuffle_ps(r_ymm0, r_ymm0, 0xaa);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_26[8]));
r ymm02 = mm256 add ps(r ymm2, r ymm3);
//Process floats 1 and 3
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x55);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab i 26[16]));
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0xff);
r ymm3 = mm256 mul ps(r ymm1, *((__m256 *) &pFTab_i_26[24]));
r_{ymm13} = mm25\overline{6} \text{ add } ps(\overline{r} \text{ ymm2, } r \overline{ymm3});
//Process the second four floats of these two rows
//Process floats 4 and 6
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x00);
r_ymm2 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_26[32]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xaa);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_26[40]));
r ymm46 = mm256 add ps(r ymm2, r ymm3);
//Process floats 5 and 7
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x55);
r ymm2 = mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_26[48]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xff);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_26[56]));
r ymm57 = mm256 add ps(r ymm2, r ymm3);
//Create the final sum and difference
ymm even = mm256 add ps(r ymm02, r ymm46);
ymm_odd = _mm256_add_ps(r_ymm13, r_ymm57);
ymm_diff = _mm256_sub_ps(ymm_even, ymm_odd);
ymm_sum = _mm256_add_ps(ymm_even, ymm_odd);
//Reverse the order of the differences, then build outputs 2 and 6
ymm diff = mm256 shuffle ps(ymm diff, ymm diff, 0x1b);
row2 = mm256 permute2f128 ps(ymm sum, ymm diff, 0x20);
row6 = mm256 permute2f128 ps(ymm sum, ymm diff, 0x31);
//End of Rows 2 and 6 processing
```

```
//Rows 3 and 5
//Process the first four floats of these two rows
//Read input data from row 3, read eight floats via two 128-bit loads
r ymm0 = mm256 castps128 ps256( mm load ps(&pInput[3*8]));
r ymm1 = mm256 castps128 ps256( mm load ps(&pInput[3*8+4]));
//Insert data from row 5 into the upper lane
r ymm0 = mm256 insertf128 ps(r ymm0, mm load ps(&pInput[5*8]), 1);
r_ymm4 = _mm256_insertf128_ps(r_ymm1, _mm_load_ps(&pInput[5*8+4]), 1);
//Process floats 0 and 2
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x00);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) pFTab i 35));
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0xaa);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[8]));
r ymm02 = mm25\overline{6} add ps(\overline{r} ymm2, \overline{r} ymm3);
//Process floats 1 and 3
r ymm1 = mm256 shuffle ps(r ymm0, r ymm0, 0x55);
r ymm2 = mm256 mul ps(r ymm1, *(( m256 *) &pFTab_i_35[16]));
r_ymm1 = _mm256_shuffle_ps(r_ymm0, r_ymm0, 0xff);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[24]));
r ymm13 = mm256 add ps(r ymm2, r ymm3);
//Process the second four floats of these two rows
//Process floats 4 and 6
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x00);
r_ymm2 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[32]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xaa);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[40]));
r_{ymm46} = mm256_add_ps(r_{ymm2}, r_{ymm3});
//Process floats 5 and 7
r ymm1 = mm256 shuffle ps(r ymm4, r ymm4, 0x55);
r_ymm2 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[48]));
r_ymm1 = _mm256_shuffle_ps(r_ymm4, r_ymm4, 0xff);
r_ymm3 = _mm256_mul_ps(r_ymm1, *((__m256 *) &pFTab_i_35[56]));
r ymm57 = mm256 add ps(r ymm2, r ymm3);
//Create the final sum and difference
ymm even = mm256 add ps(r ymm02, r ymm46);
ymm_odd = _mm256_add_ps(r_ymm13, r_ymm57);
ymm_diff = _mm256_sub_ps(ymm_even, ymm_odd);
ymm sum = mm256_add_ps(ymm_even, ymm_odd);
//Reverse the order of the differences, then build outputs 3 and 5
ymm diff = mm256 shuffle ps(ymm diff, ymm diff, 0x1b);
row3 = mm256 permute2f128 ps(ymm sum, ymm diff, 0x20);
row5 = mm256 permute2f128_ps(ymm_sum, ymm_diff, 0x31);
//End of Rows 3 and 5 processing
//********
//perform 1D IDCT on the columns
//Multiply several rows by the appropriate tangent value
//row5*(tangent3+1)
```

```
r ymm0 = mm256 mul ps(row5, tangent 3);
//row3* (tangent3+1)
r ymm1 = mm256 mul ps(row3, tangent 3);
//row7*tangent1
r ymm4 = mm256 mul ps(row7, tangent 1);
//row1*tangent1
r ymm5 = mm256 mul ps(row1, tangent 1);
//Begin to create results
//[row5*tangent3 + row5] + row3
r ymm0 = mm256 add ps(r ymm0, row3);
//row5 - [row1*tangent3 + row1]
r ymm2 = mm256 sub ps(row5, r ymm1);
//row6*tangent2
r ymm7 = mm256 mul ps(row6, tangent 2);
//row2*tangent2
r ymm3 = mm256 mul ps(row2, tangent 2);
//row1*tangent1 - row7
r ymm5 = mm256 sub ps(r ymm5, row7);
//row7*tangent1 + row1
r ymm4 = mm256 add ps(r ymm4, row1);
//Save intermediate row 7 results, used as an input later
//[row7*tangent1 + row1] + [row5*tangent3 + row3]
temp7 = mm256 add ps(r ymm4, r ymm0);
//Save intermediate row 3 results, used as an input later
//[row1*tangent1 - row7] + [row5 - [row1*tangent3 + row1]]
temp3 = mm256 add ps(r ymm5, r ymm2);
//[row7*tangent1 + row1] - [row5*tangent3 + row3]
r_ymm4 = _mm256_sub_ps(r_ymm4, r_ymm0);
//[row1*tangent1 - row7] - [row5 - [row1*tangent3 + row1]]
r ymm5 = mm256 sub ps(r ymm5, r ymm2);
//\{[row7*tangent1 + row1] - [row5*tangent3 + row3]\} -
//{[row1*tangent1 - row7] - [row5 - [row1*tangent3 + row1]]}
r ymm1 = mm256 sub ps(r ymm4, r ymm5);
//\{[row7*tangent1 + row1] - [row5*tangent3 + row3]\} +
//{[row1*tangent1 - row7] - [row5 - [row1*tangent3 + row1]]}
r ymm4 = mm256 add ps(r ymm4, r ymm5);
//multiply by cos 4+1
r ymm4 = mm256 mul ps(r ymm4, cos 4);
/\overline{/}row6*tangent2 + row2
r_ymm7 = _mm256_add_ps(r_ymm7, row2);
//row2*tangent2 - row6
r ymm3 = mm256 sub ps(r ymm3, row6);
//multiply by cos 4+1
r ymm0 = mm256 mul ps(r ymm1, cos 4);
/\overline{/}row0 + \overline{r}ow4
r_ymm5 = _mm256_add_ps(row0, row4);
//row0 - row4
r ymm6 = mm256 sub ps(row0, row4);
/\overline{/}[row0 + row4] - [row6*tangent2 + row2]
r ymm2 = mm256 sub ps(r ymm5, r ymm7);
//[row0 + row4] + [row6*tangent2 + row2]
r_ymm5 = _mm256_add_ps(r_ymm5, r_ymm7);
//[row0 - row4] - [row2*tangent2 - row6]
```

```
r ymm1 = mm256 sub ps(r ymm6, r ymm3);
      //[row0 - row4] + [row2*tangent2 - row6]
      r_ymm6 = _mm256_add_ps(r_ymm6, r_ymm3);
      //[[row7*tangent1 + row1] + [row5*tangent3 + row3]] +
      //[[row0 + row4] + [row6*tangent2 + row2]]
      r ymm7 = mm256 add ps(temp7, r ymm5);
      //Store row 0 results (store 1 of 8)
      mm256 store ps(pOutput, r ymm7);
      //[[row0 - row4] + [row2*tangent2 - row6]] -
      //\cos 4*\{[row7*tangent1 + row1] - [row5*tangent3 + row3]\} +
      //{[row1*tangent1 - row7] - [row5 - [row1*tangent3 + row1]]}
      r ymm3 = mm256 sub ps(r ymm6, r ymm4);
      //[[row0 - row4] + [row2*tangent2 - row6]] +
      //cos4*{[row7*tangent1 + row1] - [row5*tangent3 + row3]} +
      //{[row1*tangent1 - row7] - [row5 - [row1*tangent3 + row1]]}
      r ymm6 = mm256 add ps(r ymm6, r ymm4);
      //Store row 1 results (store 2 of 8)
      mm256 store ps(&pOutput[1*8], r ymm6);
      r ymm7 = mm256 sub ps(r ymm1, r ymm0);
      r ymm1 = mm256 add ps(r ymm1, r ymm0);
      r ymm6 = mm256 add ps(r ymm2, temp3);
      r ymm2 = mm256 sub ps(r ymm2, temp3);
      r ymm5 = mm256 sub ps(r ymm5, temp7);
      //Store final results
      _mm256_store_ps(&pOutput[2*8], r ymm1);
     _mm256_store_ps(&pOutput[3*8], r ymm6);
     mm256 store ps(&pOutput[4*8], r ymm2);
      mm256 store ps(&pOutput[5*8], r ymm7);
      mm256 store ps(&pOutput[6*8], r ymm3);
      mm256 store ps(&pOutput[7*8], r ymm5);
//
       IACA END
      }
   long duration = getTimestamp() - startTime;
   cout << "AVX Timestamp = " << duration << endl;</pre>
}
```

## References

The following documents are referenced in this application note, and provide background or supporting information for understanding the topics presented in this document.

1. Pennebaker and Mitchell, *JPEG: Still Image Data Compression Standard*, Van Nostrand Reinhold, New York, 1993, pp. 29-64.

- 2. A Fast Precise Implementation of 8x8 Discrete Cosine Transform Using the Streaming SIMD Extensions and  $MMX^{TM}$  Instructions, Intel Application Note, AP-922, Copyright 1999
- 3. Using Streaming SIMD Extensions 2 (SSE2) to Implement and Inverse Discrete Cosine Transform, Intel Application Note, AP-945, Copyright 2000
- 4. Rao and Yip, *Discrete Cosine Transform Algorithms, Advantages, Applications*, Academic Press, Inc., Boston, 1990, Appendix A.2
- 5. IEEE Standard Specifications for the Implementations of 8x8 Inverse Discrete Cosine Transform, IEEE Std 1180-1990.

### **About the Author**

Richard Hubbard is a Senior Software Engineer and member of the SSG Apple enabling team, working on optimizing Mac OS X\* applications for power and performance. Richard holds a Masters degree in Electrical Engineering from Stevens Institute of Technology and a Bachelors in Computer Engineering from New Jersey Institute of Technology.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

This white paper, as well as the software described in it, is furnished under license and may only be used or copied in accordance with the terms of the license. The information in this document is furnished for informational use only, is subject to change without notice, and should not be construed as a commitment by Intel Corporation. Intel Corporation assumes no responsibility or liability for any errors or inaccuracies that may appear in this document or any software that may be provided in association with this document.

Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See www.intel.com/products/processor\_number for details.

The Intel processor/chipset families may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Recipient is not obligated to provide Intel with comments or suggestions regarding this document. However, should Recipient provide Intel with comments or suggestions for the modification, correction, improvement or enhancement of: (a) this document; or (b) Intel products which may embody this document, Recipient grants to Intel a non-exclusive, irrevocable, worldwide, royalty-free license, with the right to sublicense Intel's licensees and customers, under Recipient intellectual property rights, to use and disclose such comments and suggestions in any manner Intel chooses and to display,

perform, copy, make, have made, use, sell, and otherwise dispose of Intel's and its sub-licensee's products embodying such comments and suggestions in any manner and via any media Intel chooses, without reference to the source.

Copies of documents, which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or by visiting Intel 's Web Site at www.intel.com.

Intel® and the Intel Logo are trademarks of Intel Corporation in the U.S. and other countries.

Windows is a trademark of Microsoft Corporation in the United States, other countries, or both.

Linux is a registered trademark of Linus Torvalds in the United States, other countries, or both.

\*Other names and brands may be claimed as the property of others.

Copyright © 2009, Intel Corporation. All rights reserved

