# T4 Datasheet MSP430FR2355 Sistemas Empotrados 1

Héctor Lacueva Sacristán

869637

19/02/2025

## Índice

| Vector reset                                           | 1 |
|--------------------------------------------------------|---|
| Estado de los pines del GPIO tras Reset                | 1 |
| Max mA por gpio y total del chip (disipar/suministrar) | 2 |

#### Vector reset

- Se encuentra en la dirección **0FFFEh**.
- Si el micro no está programado, se escribe en el vector reset FFFFh y el micro entra en LPM4 (low power mode 4).
- Tiene la mayor prioridad dentro del vector de interrupciones (63).
- Se encuentra dentro de la FRAM.
- Puede ser provocado por las siguientes razones:
  - Power up
  - Brownout (BOR)
  - Supply supervisor
  - External reset RST
  - Watchdog time-out
  - Key violation
  - FRAM uncorrectable bit error detection
  - Software POR, BOR
  - FLL unlock error
- Salta si se activan los siguientes Flags:
  - SVSHIFG
  - PMMRSTIFG
  - WDTIFG
  - PMMPORIFG
  - PMMBORIFG
  - SYSRSTIV
  - FLLULPUC

## Estado de los pines del GPIO tras Reset

Todos los pines están en alta-impedancia, con las funciones de módulo deshabilitadas (desactivados). Requieren inicialización explícita.

"After a BOR reset, all port pins are high-impedance with Schmitt triggers and their module functions disabled to prevent any cross currents. The application must initialize all port pins including unused ones (Section 8.3.2) as input high impedance, input with pulldown, input with pullup, output high, or output low according to the application needs by configuring PxDIR, PxREN, PxOUT, and PxIES accordingly. This initialization takes effect as soon as the LOCKLPM5 bit in the PM5CTL register (described in the PMM chapter) is cleared; until then, the I/Os remain in their high-impedance state with Schmitt trigger inputs disabled. Note that this is usually the same I/O initialization that is required after a wakeup from LPMx.5. After clearing LOCKLPM5, all interrupt flags should be cleared (note, this is different from the flow for wakeup from LPMx.5). Then port interrupts can be enabled by setting the corresponding PxIE bits. After a POR or PUC reset, all port pins are configured as inputs with their module function disabled. To prevent floating inputs, all port pins

including unused ones (Section 8.3.2) should be configured according to the application needs as early as possible during the initialization procedure.

Note that the same I/O initialization procedure can be used for all reset cases and wakeup from LPMx.5, except for PxIFG:

- 1. Initialize Ports: PxDIR, PxREN, PxOUT, and PxIES
- 2. Clear LOCKLPM5
- 3. If not waking up from LPMx.5: clear all PxIFGs to avoid erroneous port interrupts
- 4. Enable port interrupts in PxIE"

### Max mA por gpio y total del chip (disipar/suministrar)

El max de m A por GPIO está en  $\pm$  5 m A y el límite total del chip es de  $\pm$  48 m A en total.

Table 5-12. Digital Outputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                     | TEST CONDITIONS                                        | DEVICE<br>GRADE | V <sub>cc</sub> | MIN | TYP | MAX  | UNIT |
|-----------------------|-----------------------------------------------|--------------------------------------------------------|-----------------|-----------------|-----|-----|------|------|
| V <sub>OH</sub>       |                                               | $I_{(OHmax)} = -3 \text{ mA}^{(1)}$                    | Т               | 2.0 V           | 1.4 |     | 2.0  | V    |
|                       |                                               | $I_{(OHmax)} = -5 \text{ mA}^{(1)}$                    | Т               | 3.0 V           | 2.4 |     | 3.0  | V    |
| V <sub>OL</sub>       | Low-level output voltage                      | $I_{(OLmax)} = 3 \text{ mA}^{(1)}$                     | Т               | 2.0 V           | 0.0 |     | 0.60 | ٧    |
|                       |                                               | I <sub>(OLmax)</sub> = 5 mA <sup>(1)</sup>             | Т               | 3.0 V           | 0.0 |     | 0.60 | V    |
| f <sub>Port_CLK</sub> |                                               | Applicable to all IO ports, C <sub>L</sub> = 20 pF (2) | Т               | 2.0 V           | 16  |     |      | MHz  |
|                       |                                               |                                                        | Т               | 3.0 V           | 16  |     |      |      |
|                       |                                               | IOs multiplexed with MCLK and                          | Т               | 2.0 V           | 24  |     |      |      |
|                       |                                               | SMCLK, C <sub>L</sub> = 10 pF <sup>(2)</sup>           | Т               | 3.0 V           | 24  |     |      |      |
|                       | Port output rise time, digital only port pins | Port output rise time, digital                         | Т               | 2.0 V           |     | 10  |      |      |
| t <sub>rise,dig</sub> |                                               | C <sub>L</sub> = 20 pF                                 | Т               | 3.0 V           |     | 7   |      | ns   |
| t <sub>fall,dig</sub> | Port output fall time, digital only port pins |                                                        | Т               | 2.0 V           |     | 10  |      | ns   |
|                       |                                               |                                                        | Т               | 3.0 V           |     | 5   |      |      |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

Figure 1: Tabla de referencia

<sup>(2)</sup> The port can output frequencies at least up to the specified limit and might support higher frequencies.