

## riscv\_compressed\_decoder

output is\_compressed\_o input [31:0] instr\_i

output [31:0] instr\_o output illegal\_instr\_o

## riscv\_hwloop\_controller

// from id stage // to hwloop\_regs

input [31:0] current\_pc\_i, output [N\_REGS-1:0] hwlp\_dec\_cnt\_o,

// from hwloop regs // to id stage

input [N\_REGS-1:0] [31:0] hwlp\_start\_addr\_i, output hwlp\_jump\_o,

input [N\_REGS-1:0] [31:0] hwlp\_end\_addr\_i, output [31:0] hwlp\_targ\_addr\_o input [N\_REGS-1:0] [31:0] hwlp\_counter\_i,

// from pipeline stages input [N\_REGS-1:0] hwlp\_dec\_cnt\_id\_i,

## riscv\_prefetch\_buffer

output valid\_o, input clk,

output [31:0] rdata\_o, input rst\_n, output [31:0] addr\_o,

output is\_hwlp\_o,

input req\_i,

// goes to input branch\_i,

//instruction memory / cache input [31:0] addr\_i,

output instr\_req\_o,

input hwloop\_i, output [31:0] instr\_addr\_o, input [31:0] hwloop\_target\_i,

// Prefetch Buffer Status input ready\_i,

output busy\_o

input instr\_gnt\_i,

input [31:0] instr\_rdata\_i, input instr\_rvalid\_i,

## riscv\_fetch\_fifo

input clk, output in\_ready\_o,

input rst\_n,

output out\_valid\_o,

input clear\_i, output [31:0] out\_rdata\_o,

output [31:0] out\_addr\_o, input [31:0] in\_addr\_i, input [31:0] in\_rdata\_i,

input in\_valid\_i, output out\_valid\_stored\_o,

output out\_is\_hwlp\_o input in\_replace2\_i,

input in\_is\_hwlp\_i, input out\_ready\_i,