

# MEMORY UPGRADE MODULE SPECIFICATIONS Revision 1.1

### **4MB, 8MB**

### **TABLE OF CONTENTS**

| 1.0 Legal Notices, Licensing Rights and Contact Information | 2  |
|-------------------------------------------------------------|----|
| 2.0 Introduction                                            | 3  |
| 3.0 Functional Block Diagram                                | 3  |
| 4.0 Circuit Description                                     | 4  |
| 5.0 Profile of the board layout                             | 5  |
| 6.0 Connector Pin Assignment                                | 6  |
| 6.0 Connector Pin Assignment (cont'd)                       | 7  |
| 7.0 PAL equations                                           | 8  |
| 7.0 PAL equations (cont'd)                                  | 9  |
| 8.0 Bill of Materials                                       | 10 |
| SCHEMATICS for the Memory Upgrade Module                    | 11 |
| Appendix A: Installation of Memory Upgrade Module           | 13 |

#### **Trademarks:**

Sound Blaster®, AWE64<sup>TM</sup>, AWE64 Gold<sup>TM</sup>, VIBRA<sup>TM</sup>, SoundFont®, Advanced WavEffects<sup>TM</sup>, Creative WaveSynth/WG<sup>TM</sup>, Creative Webphone<sup>TM</sup> are trademarks or registered trademarks of Creative Technology Ltd. E-mu® is a registered trademark of E-Mu Systems Inc. EMU8000 is a trademark of E-Mu System Inc. All other products are trademarks or registered trademarks of their respective owners and are hereby recognized as such.



#### 1.0 Legal Notices, Licensing Rights and Contact Information

#### **LEGAL NOTICES**

THIS SPECIFICATION IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

CREATIVE DISCLAIMS ALL LIABILITY, INCLUDING LIABILITY FOR INFRINGEMENT OF ANY PROPRIETARY RIGHTS, RELATING TO IMPLEMENTATION OF INFORMATION IN THIS SPECIFICATION. CREATIVE DOES NOT WARRANT OR REPRESENT THAT SUCH IMPLEMENTATION(S) WILL NOT INFRINGE SUCH RIGHTS. PLEASE NOTE THAT YOUR JURISDICTION MAY GIVE YOU RIGHTS THAT CANNOT BE LIMITED BY THIS NOTICE BUT THAT THE LIMITATIONS HEREIN SHALL APPLY TO THE FULLEST EXTENT PERMITTED BY LAW.

#### LICENSING RIGHTS

A LICENSE IS HEREBY GRANTED TO COPY AND REPRODUCE THIS SPECIFICATION SOLELY TO SUPPORT PRODUCTS OF CREATIVE TECHNOLOGY LTD. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY OTHER INTELLECTUAL PROPERTY RIGHTS IS GRANTED HEREIN. A ROYALTY-FREE, LIMITED LICENSE IS HEREBY GRANTED TO ANY PARTIES, INDIVIDUAL OR CORPORATE, WHO WISHES TO MAKE USE OF THIS MEMORY UPGRADE MODULE SPECIFICATION.

### **CONTACT INFORMATION**

For documents relating to the Memory Upgrade Module specification, you can contact Creative at avp memory@ctlsg.creaf.com

\* Designated product and corporate names may be trademarks of other companies and are used only for explanation and to the owners' benefit, without intent to infringe.

Sound Blaster®, AWE64<sup>TM</sup>, AWE64 Gold<sup>TM</sup>, VIBRA<sup>TM</sup>, SoundFont®, Advanced WavEffects<sup>TM</sup>, Creative WaveSynth/WG<sup>TM</sup>, Creative Webphone<sup>TM</sup> are trademarks or registered trademarks of Creative Technology Ltd. E-mu® is a registered trademark of E-Mu Systems Inc. EMU8000 is a trademark of E-Mu System Inc. All other products are trademarks or registered trademarks of their respective owners and are hereby recognized as such.

Date: 4 February, 1997

Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved.



### 2.0 Introduction

The memory upgrade module is designed to plug onto AWE64 range of products. Its function is to provide more local memory space for the sound card to download wavetable samples (SoundFonts). It comes in the following configurations:

- a) 4MB version
- b) 8MB version

### 3.0 Functional Block Diagram



<sup>\* 74</sup>LS32 logic can be integrated into PLD

<sup>\*\*</sup> If the PLD used do not support internal pull-up for BASEM0, a pull-up resistor of  $4\Omega$ Ks required.



#### 4.0 **Circuit Description**

(Refer to the Block Diagram)

The design is based on EMU8000 and 1M x 16 DRAM (at least 70ns access time). The data and control signals (BSMRAS, BSMCAS) connection is straight forward, that is, direct from the receptacles to the respective signal lines of the DRAMs. The address lines are slightly complicated and are connected in the following order: BSMA(0:7), BSMA(16), BSMA(18) from the receptacle to A0-A9 of the DRAM. This does the basic decoding within the 1M x 16 DRAM.

In order to differentiate from each of the DRAMs, a PAL(PALCE16V8) is used to decode the high addresses BSMA(19:20) further. It, together with a 74LS32, will then generate respective WR and OE for each of the DRAM to enable reading and writing.

In this particular design, it only supports up to four pieces of DRAM and thus four sets of WRs and OEs are generated.

At the same time, the PAL also decodes "BASEM0" and "BAESM1" to determine the size of the downloadable DRAM on the sound card. In other words, if both "BASEM0" and "BASEM1" are found to be 'HIGH', the small DRAM on the sound card is ignored, and address of the memory module starts from location 0; whereas for the other 3 combinations, the size of the sound card DRAM is determined, and the memory module offsets from the address accordingly. Please look under 'Connector Pin Assignment' for detailed information. Note: If the PLD used do not support internal pull-up for BASEMO, a pull-up resistor of 47KW is required.

To minimise capacitive loading seen by EMU8000, a 74F244 buffer with 33ohm damping resistor at the output is needed on the address and control signals.

Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved.

Date: 4 February, 1997

### 5.0 Profile of the board layout



**Component side of receptacles** 

#### **Notes:**

- 1. The above shows the board size and locations of some critical components recommended.
- 2. The dimension in bracket shows the centre location of pin 1 of each of the receptacle with reference to (0,0).
- 3. The relative location of the receptacle, J1 and J2, must comply to the above.
- 4. The tallest components in the shaded area must have a clearance of 0.18" from the sound card PCB.
- 5. It is recomended to mount components ( DRAMs, capacitors, PLDs, and resistors ) on the solder side of the receptacles to avoid blockage

## 6.0 Connector Pin Assignment

### 2 x 12 Receptacle(J1)

| Pin<br>No.                  | Signal               | Descriptions                                                  |  |  |  |
|-----------------------------|----------------------|---------------------------------------------------------------|--|--|--|
| 140.                        | Address lines        | To be buffered through a 74F244 with 330hm damping resistor a |  |  |  |
|                             | Address lines        | output before connecting to DRAM or PAL.                      |  |  |  |
| 8                           | SMA(0)               | connect to address 0 of DRAM.                                 |  |  |  |
| 5                           | SMA(1)               | connect to address 0 of DRAM.                                 |  |  |  |
| 6                           | SMA(2)               | connect to address 2 of DRAM.                                 |  |  |  |
| 3                           | SMA(3)               | connect to address 3 of DRAM.                                 |  |  |  |
| 7                           | SMA(19)              | connect to PAL for further address decoding.                  |  |  |  |
| 4                           | SMA(20)              | connect to PAL for further address decoding.                  |  |  |  |
|                             | 51111(20)            | connect to 1712 for further address decoding.                 |  |  |  |
|                             | Data lines           | No buffering is needed.                                       |  |  |  |
| 21                          | SD(0)                | connect to data 0 of DRAM.                                    |  |  |  |
| 22                          | SD(1)                | connect to data 1 of DRAM.                                    |  |  |  |
| 19                          | SD(2)                | connect to data 2 of DRAM.                                    |  |  |  |
| 20                          | SD(3)                | connect to data 3 of DRAM.                                    |  |  |  |
| 17                          | SD(4)                | connect to data 4 of DRAM.                                    |  |  |  |
| 18                          | SD(5)                | connect to data 5 of DRAM.                                    |  |  |  |
| 15                          | SD(6)                | connect to data 6 of DRAM.                                    |  |  |  |
| 16                          | SD(7)                | connect to data 7 of DRAM.                                    |  |  |  |
|                             |                      |                                                               |  |  |  |
|                             | <b>Control lines</b> |                                                               |  |  |  |
| 11                          |                      |                                                               |  |  |  |
|                             |                      | To be buffered through a 74F244 with 33ohm damping resistor a |  |  |  |
|                             |                      | the output before connecting to 74LS32 to generate respective |  |  |  |
|                             |                      | DRAM write signal.                                            |  |  |  |
| 12 SMRAS Row Access Signal. |                      | ě                                                             |  |  |  |
|                             |                      | To be buffered through a 74F244 with 330hm damping resistor a |  |  |  |
|                             |                      | the output before connecting to DRAM and PAL.                 |  |  |  |
| 1                           | BASEM0               | BASEM0 and BASEM1 will determine the amount of DRAM           |  |  |  |
|                             |                      | available on the sound card.                                  |  |  |  |
|                             |                      |                                                               |  |  |  |
|                             | Others               | 577 C 1                                                       |  |  |  |
| 2,                          | VCC                  | +5V Supply                                                    |  |  |  |
| 23,24                       | CND                  |                                                               |  |  |  |
| 9,10,                       | GND                  | Ground                                                        |  |  |  |
| 13,14                       |                      |                                                               |  |  |  |

### 6.0 Connector Pin Assignment (cont'd)

### 2 x 13 Receptacle (J2)

| Pin   | Signal        | Descriptions                                                                |  |  |  |
|-------|---------------|-----------------------------------------------------------------------------|--|--|--|
| no.   |               | r                                                                           |  |  |  |
|       | Address lines | To be buffered through a 74F244 with 33ohm damping resistor a               |  |  |  |
|       |               | the output before connecting to DRAM or PAL.                                |  |  |  |
| 3     | SMA(4)        | connect to address 4 of DRAM.                                               |  |  |  |
| 6     | SMA(5)        | connect to address 5 of DRAM.                                               |  |  |  |
| 5     | SMA(6)        | connect to address 6 of DRAM.                                               |  |  |  |
| 8     | SMA(7)        | connect to address 7 of DRAM.                                               |  |  |  |
| 7     | SMA(16)       | connect to address 8 of DRAM.                                               |  |  |  |
| 4     | SMA(18)       | connect to address 9 of DRAM.                                               |  |  |  |
|       |               |                                                                             |  |  |  |
|       | Data lines    | No buffering is needed.                                                     |  |  |  |
| 18    | SD(8)         | connect to data 8 of DRAM.                                                  |  |  |  |
| 17    | SD(9)         | connect to data 9 of DRAM.                                                  |  |  |  |
| 20    | SD(10)        | connect to data 10 of DRAM.                                                 |  |  |  |
| 19    | SD(11)        | connect to data 11 of DRAM.                                                 |  |  |  |
| 22    | SD(12)        | connect to data 12 of DRAM.                                                 |  |  |  |
| 21    | SD(13)        | connect to data 13 of DRAM.                                                 |  |  |  |
| 24    | SD(14)        | connect to data 14 of DRAM.                                                 |  |  |  |
| 23    | SD(15)        | connect to data 15 of DRAM.                                                 |  |  |  |
|       |               |                                                                             |  |  |  |
|       | Control lines |                                                                             |  |  |  |
| 13    | SMCAS         | Column Access Signal.                                                       |  |  |  |
|       |               | To be buffered through a 74F244 with 33ohm damping resistor a               |  |  |  |
|       |               | the output before connecting to DRAM.                                       |  |  |  |
| 14    | BASEM1        | BASEM1 and BASEM0 will determine the amount of DRAM                         |  |  |  |
|       |               | available on the sound card. This will in turn offset the address of        |  |  |  |
|       |               | the DRAM on the memory module.                                              |  |  |  |
|       |               | DACEM1 DACEMO                                                               |  |  |  |
|       |               | $ \begin{array}{c cccc} BASEM1 & BASEM0 \\ \hline 0 & 0 & 8MB \end{array} $ |  |  |  |
|       |               | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                        |  |  |  |
|       |               | 1 0 1 4MB<br>1 0 2MB                                                        |  |  |  |
|       |               | 1 1 0MB                                                                     |  |  |  |
|       |               |                                                                             |  |  |  |
|       |               |                                                                             |  |  |  |
|       | Others        |                                                                             |  |  |  |
| 1,2,  | VCC           | +5V Supply                                                                  |  |  |  |
| 25,26 |               |                                                                             |  |  |  |
| 9-12, | GND           | Ground                                                                      |  |  |  |
| 15,16 |               |                                                                             |  |  |  |

#### 7.0 **PAL** equations

```
; PALASM Design Description
; Copyright (c) CREATIVE TECHNOLOGY PTE LTD 1996
; All Rights Reserved.
;----- Declaration Segment -----
TITLE
          MEMORY UPGRADE MODULE
PATTERN
          MEM1.PDS
REVISION
          CREATIVE TECHNOLOGY LTD.
AUTHOR
COMPANY CREATIVE TECHNOLOGY LTD.
DATE
          9/01/97
CHIP
          MEM1 PALCE16V8
            ----- PIN Declarations -----
;INPUT
PIN 1
         CLK
PIN 11
          /OE
PIN 2
         BSMRAS
PIN 3
         BSMA19
PIN 4
         BSMA20
PIN 5
         BASEM1
PIN 7
         BASEM0
:OUTPUT
PIN 12
          A23
                REG
PIN 13
          A21
                REG
PIN 14
          OE_8MN
PIN 15
          OE_6MN
          OE_4MN
PIN 16
PIN 17
          OE_2MN
PIN 19
          RASB
;POWER
PIN 10
          GND
          VCC
PIN 20
;----- Boolean Equation Segment -----
EQUATIONS
/RASB = BSMRAS
A23 = BSMA19
A23.CLKF = CLK
A21 = BSMA20
A21.CLKF = CLK
OE_2MN = (A23 + BSMA19 + /A21 + BSMA20 + /BASEM1 + /BASEM0)
    * (A23 + BSMA19 + /A21 + /BSMA20 + /BASEM1 + BASEM0)
    * (A23 + /BSMA19 + A21 + BSMA20 + BASEM1 + /BASEM0)
    * (A23 + /BSMA19 + /A21 + BSMA20 + BASEM1 + BASEM0)
OE_4MN = (A23 + BSMA19 + /A21 + /BSMA20 + /BASEM1 + /BASEM0)
    * (A23 + /BSMA19 + A21 + BSMA20 + /BASEM1 + BASEM0)
    * (A23 + /BSMA19 + A21 + /BSMA20 + BASEM1 + /BASEM0)
```

\* (A23 + /BSMA19 + /A21 + /BSMA20 + BASEM1 + BASEM0)

Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved. Date: 4 February, 1997



### 7.0 PAL equations (cont'd)

```
OE_6MN = (A23 + /BSMA19 + A21 + BSMA20 + /BASEM1 + /BASEM0)
```

- \* (A23 + /BSMA19 + A21 + /BSMA20 + /BASEM1 + BASEM0)
- \* (A23 + /BSMA19 + /A21 + BSMA20 + BASEM1 + /BASEM0)
- \* (/A23 + BSMA19 + A21 + BSMA20 + BASEM1 + BASEM0)

OE 8MN = (A23 + /BSMA19 + A21 + /BSMA20 + /BASEM1 + /BASEM0)

- \* (A23 + /BSMA19 + /A21 + BSMA20 + /BASEM1 + BASEM0)
- \* (A23 + /BSMA19 + /A21 + /BSMA20 + BASEM1 + /BASEM0)
- \* (/A23 + BSMA19 + A21 + /BSMA20 + BASEM1 + BASEM0)



#### **Bill of Materials** 8.0

#### For the 4MB version:

|    | Descriptions                                  | Quantity | Approved Vendor          |
|----|-----------------------------------------------|----------|--------------------------|
| 1. | 1M x 16 DRAM (60ns access time or faster)     | 2        |                          |
| 2. | 74F244                                        | 2        |                          |
| 3. | 74LS32                                        | 1        |                          |
| 4. | PALCE 16V8-15                                 | 1        |                          |
| 5. | Post Header Receptacle 2mm Pitch, 2 x 12 ways | 1        | Astron Technology Corp.* |
| 6. | Post Header Receptacle 2mm Pitch, 2 x 13 ways | 1        | Astron Technology Corp.  |
| 7. | Resistor array, 33 ohm x4 (isolated)          | 4        |                          |
| 8. | Decoupling capacitor, 0.1uF                   | 7        |                          |

#### For the 8MB version:

|    | Descriptions                                  | Quantity | Approved Vendor         |
|----|-----------------------------------------------|----------|-------------------------|
| 1. | 1M x 16 DRAM (60ns access time or faster)     | 4        |                         |
| 2. | 74F244                                        | 2        |                         |
| 3. | 74LS32                                        | 1        |                         |
| 4. | PALCE 16V8-15                                 | 1        |                         |
| 5. | Post Header Receptacle 2mm Pitch, 2 x 12 ways | 1        | Astron Technology Corp. |
| 6. | Post Header Receptacle 2mm Pitch, 2 x 13 ways | 1        | Astron Technology Corp. |
| 7. | Resistor array, 33 ohm x4 (isolated)          | 4        |                         |
| 8. | Decoupling capacitor, 0.1uF                   | 10       |                         |

<sup>\*</sup> Astron part number for J1 use by Creative is "AT-PHR21-24-2-0-15G" Astron part number for J2 use by Creative is "AT-PHR21-26-2-0-15G"

For more information on the receptacles, please refer to:

#### **Astron-A.t. Corporation**

774 Charcot Avenue San Jose CA 95131 Tel: 408-232-1100 Fax: 408-232-1108

#### **Astron Technology Corporation**

6F, No.23, Wu-Kung 6 Road Wu-Ku Ind Park Taipei Hsien Taiwan, R.O.C.

Tel: 886-2-299-0885 Fax: 886-2-298-8757

Remarks: It is found that some manufacturers' receptacles may have contact issues.

Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved. Date: 4 February, 1997



#### **SCHEMATICS** for the Memory Upgrade Module.



Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved. Date: 4 February, 1997





#### **Appendix A: Installation of Memory Upgrade Module**

The Creative Memory Module upgrades your Sound BlasterAWE64 or AWE64 Gold audio card with additional RAM for downloading SoundFonts enhancement of 3D Positional Audio and DirectSound mixing and acceleration. This memory add-on can be easily plugged into your audio card without the need for jumper setting. Your audio card immediately detects the presence of additional RAM.

To install your memory upgrade module:

- 1. Switch off your system and all peripheral devices, and unplug the power cord from the wall outlet.
- 2. Touch a metal plate on your system to ground yourself and discharge any static electricity.
- 3. Remove your system's cover and unplug any devices connected to the audio card; then remove the audio card from your system.
- 4. Mount your memory upgrade module onto the audio card, as shown in Figure 1.



Figure 1: Mounting the memory upgrade module

- 5. Reinstall the audio card into your system.
- 6. Reconnect speakers and devices to the audio card.
- 7. Replace the cover of your system, plug the power cord back into the wall outlet and switch on the system.

Your audio card immediately detects the presence of additional RAM. To test, start the AWE Control Panel of the Creative Audio software and download SoundFontbanks. The memory status bar will indicate the changes in the available memory onboard. Thereafter, play your SoundFonbanks to make sure your memory upgrade module is working properly.

Copyright (c) 1996, Creative Technology Ltd. All Rights Reserved.

Date: 4 February, 1997