# STM32F750x8



# Arm<sup>®</sup>-based Cortex<sup>®</sup>-M7 32b MCU+FPU, 462DMIPS, 64KB Flash/ 320+16+ 4KB RAM, USB OTG HS/FS, 25 com IF, cam, LCD

Datasheet - production data

#### **Features**

- Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M7 CPU with FPU, adaptive real-time accelerator (ART Accelerator<sup>™</sup>) and L1-cache: 4-Kbyte data cache and 4-Kbyte instruction cache, allowing 0-wait state execution from embedded Flash memory and external memories, frequency up to 216 MHz, MPU, 462 DMIPS/2.14 DMIPS/MHz (Dhrystone 2.1), and DSP instructions.
- Memories
  - 64 Kbytes of Flash memory
  - 1024 bytes of OTP memory
  - SRAM: 320 Kbytes (including 64 Kbytes of data TCM RAM for critical real-time data) + 16 Kbytes of instruction TCM RAM (for critical real-time routines) + 4 Kbytes of backup SRAM (available in the lowest power modes)
  - Flexible external memory controller with up to 32-bit data bus: SRAM, PSRAM, SDRAM/LPSDR SDRAM, NOR/NAND memories
- Dual mode Quad-SPI
- LCD parallel interface, 8080/6800 modes
- LCD-TFT controller up to XGA resolution with dedicated Chrom-ART Accelerator™ for enhanced graphic content creation (DMA2D)
- Clock, reset and supply management
  - 1.7 V to 3.6 V application supply and I/Os
  - POR, PDR, PVD and BOR
  - Dedicated USB power
  - 4-to-26 MHz crystal oscillator
  - Internal 16 MHz factory-trimmed RC (1% accuracy)
  - 32 kHz oscillator for RTC with calibration
  - Internal 32 kHz RC with calibration
- Low-power
  - Sleep, Stop and Standby modes



- V<sub>BAT</sub> supply for RTC, 32×32-bit backup registers + 4 Kbytes of backup SRAM
- 3×12-bit, 2.4 MSPS ADC: up to 24 channels and 7.2 MSPS in triple interleaved mode
- 2×12-bit D/A converters
- Up to 18 timers: up to thirteen 16-bit (1x low-power 16-bit timer available in Stop mode) and two 32-bit timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input. All 15 timers running up to 216 MHz. 2x watchdogs, SysTick timer
- General-purpose DMA: 16-stream DMA controller with FIFOs and burst support
- Debug mode
  - SWD & JTAG interfaces
  - Cortex<sup>®</sup>-M7 Trace Macrocell™
- Up to 168 I/O ports with interrupt capability
  - Up to 164 fast I/Os up to 108 MHz
  - Up to 166 5 V-tolerant I/Os
- Up to 25 communication interfaces
  - Up to 4× I<sup>2</sup>C interfaces (SMBus/PMBus)
  - Up to 4 USARTs/4 UARTs (27 Mbit/s, ISO7816 interface, LIN, IrDA, modem control)
  - Up to 6 SPIs (up to 50 Mbit/s), 3 with muxed simplex I<sup>2</sup>S for audio class accuracy via internal audio PLL or external clock
  - 2 x SAIs (serial audio interface)
  - 2 × CANs (2.0B active) and SDMMC interface

- SPDIFRX interface
- HDMI-CEC
- Advanced connectivity
  - USB 2.0 full-speed device/host/OTG controller with on-chip PHY
  - USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and ULPI
  - 10/100 Ethernet MAC with dedicated DMA: supports IEEE 1588v2 hardware, MII/RMII
- 8- to 14-bit parallel camera interface up to 54 Mbyte/s

- Cryptographic acceleration: hardware acceleration for AES 128, 192, 256, triple DES, HASH (MD5, SHA-1, SHA-2), and HMAC
- True random number generator
- · CRC calculation unit
- RTC: subsecond accuracy, hardware calendar
- 96-bit unique ID

**Table 1. Device summary** 

| Reference   | Part number                           |
|-------------|---------------------------------------|
| STM32F750x8 | STM32F750V8, STM32F750Z8, STM32F750N8 |

# **Contents**

| 1 | Intro | duction                                                        | 12   |
|---|-------|----------------------------------------------------------------|------|
| 2 | Desc  | ription                                                        | 13   |
|   | 2.1   | Full compatibility throughout the family                       | 16   |
| 3 | Funct | tional overview                                                | 18   |
|   | 3.1   | Arm® Cortex®-M7 with FPU                                       | 18   |
|   | 3.2   | Memory protection unit                                         | 18   |
|   | 3.3   | Embedded Flash memory                                          | 19   |
|   | 3.4   | CRC (cyclic redundancy check) calculation unit                 | 19   |
|   | 3.5   | Embedded SRAM                                                  | 19   |
|   | 3.6   | AXI-AHB bus matrix                                             | 19   |
|   | 3.7   | DMA controller (DMA)                                           | 20   |
|   | 3.8   | Flexible memory controller (FMC)                               | 21   |
|   | 3.9   | Quad-SPI memory interface (QUADSPI)                            | 22   |
|   | 3.10  | LCD-TFT controller                                             | 22   |
|   | 3.11  | Chrom-ART Accelerator™ (DMA2D)                                 | 22   |
|   | 3.12  | Nested vectored interrupt controller (NVIC)                    | 23   |
|   | 3.13  | External interrupt/event controller (EXTI)                     | 23   |
|   | 3.14  | Clocks and startup                                             | 23   |
|   | 3.15  | Boot modes                                                     | 24   |
|   | 3.16  | Power supply schemes                                           | 24   |
|   | 3.17  | Power supply supervisor                                        | 25   |
|   |       | 3.17.1 Internal reset ON                                       | . 25 |
|   |       | 3.17.2 Internal reset OFF                                      | . 26 |
|   | 3.18  | Voltage regulator                                              | 27   |
|   |       | 3.18.1 Regulator ON                                            | . 27 |
|   |       | 3.18.2 Regulator OFF                                           |      |
|   |       | 3.18.3 Regulator ON/OFF and internal reset ON/OFF availability |      |
|   | 3.19  | Real-time clock (RTC), backup SRAM and backup registers        |      |
|   | 3.20  | Low-power modes                                                |      |
|   | 3.21  | V <sub>BAT</sub> operation                                     | 33   |



|   | 3.22  | Timers    | and watchdogs                                                       | 33   |
|---|-------|-----------|---------------------------------------------------------------------|------|
|   |       | 3.22.1    | Advanced-control timers (TIM1, TIM8)                                | . 35 |
|   |       | 3.22.2    | General-purpose timers (TIMx)                                       | . 35 |
|   |       | 3.22.3    | Basic timers TIM6 and TIM7                                          | . 36 |
|   |       | 3.22.4    | Low-power timer (LPTIM1)                                            | . 36 |
|   |       | 3.22.5    | Independent watchdog                                                |      |
|   |       | 3.22.6    | Window watchdog                                                     |      |
|   |       | 3.22.7    | SysTick timer                                                       |      |
|   | 3.23  |           | egrated circuit interface (I <sup>2</sup> C)                        |      |
|   | 3.24  | Univers   | al synchronous/asynchronous receiver transmitters (USART)           | 38   |
|   | 3.25  | Serial p  | eripheral interface (SPI)/inter- integrated sound interfaces (I2S). | 39   |
|   | 3.26  | Serial a  | udio interface (SAI)                                                | 39   |
|   | 3.27  | SPDIFF    | RX Receiver Interface (SPDIFRX)                                     | 40   |
|   | 3.28  | Audio P   | PLL (PLLI2S)                                                        | 40   |
|   | 3.29  | Audio a   | nd LCD PLL(PLLSAI)                                                  | 41   |
|   | 3.30  | SD/SDI    | O/MMC card host interface (SDMMC)                                   | 41   |
|   | 3.31  | Etherne   | t MAC interface with dedicated DMA and IEEE 1588 support            | 41   |
|   | 3.32  | Controll  | er area network (bxCAN)                                             | 42   |
|   | 3.33  | Univers   | al serial bus on-the-go full-speed (OTG_FS)                         | 42   |
|   | 3.34  | Univers   | al serial bus on-the-go high-speed (OTG_HS)                         | 42   |
|   | 3.35  | •         | finition multimedia interface (HDMI) - consumer nics control (CEC)  | 43   |
|   | 3.36  | Digital o | camera interface (DCMI)                                             | 43   |
|   | 3.37  | Cryptog   | raphic acceleration                                                 | 43   |
|   | 3.38  | Randon    | n number generator (RNG)                                            | 44   |
|   | 3.39  | Genera    | I-purpose input/outputs (GPIOs)                                     | 44   |
|   | 3.40  | Analog-   | to-digital converters (ADCs)                                        | 44   |
|   | 3.41  |           | ature sensor                                                        |      |
|   | 3.42  | Digital-t | o-analog converter (DAC)                                            | 45   |
|   | 3.43  | _         | rire JTAG debug port (SWJ-DP)                                       |      |
|   | 3.44  |           | ded Trace Macrocell™                                                |      |
| 4 | Pinou | its and   | pin description                                                     | 47   |
| 5 | Memo  | ory map   | ping                                                                | 82   |
|   |       |           |                                                                     |      |

| 6 | Elec | trical ch | naracteristics                                                | 83  |
|---|------|-----------|---------------------------------------------------------------|-----|
|   | 6.1  | Param     | eter conditions                                               | 83  |
|   |      | 6.1.1     | Minimum and maximum values                                    | 83  |
|   |      | 6.1.2     | Typical values                                                | 83  |
|   |      | 6.1.3     | Typical curves                                                | 83  |
|   |      | 6.1.4     | Loading capacitor                                             | 83  |
|   |      | 6.1.5     | Pin input voltage                                             | 83  |
|   |      | 6.1.6     | Power supply scheme                                           | 84  |
|   |      | 6.1.7     | Current consumption measurement                               | 85  |
|   | 6.2  | Absolu    | te maximum ratings                                            | 85  |
|   | 6.3  | Operat    | ing conditions                                                | 87  |
|   |      | 6.3.1     | General operating conditions                                  | 87  |
|   |      | 6.3.2     | VCAP1/VCAP2 external capacitor                                | 89  |
|   |      | 6.3.3     | Operating conditions at power-up / power-down (regulator ON)  | 90  |
|   |      | 6.3.4     | Operating conditions at power-up / power-down (regulator OFF) | 90  |
|   |      | 6.3.5     | Reset and power control block characteristics                 | 90  |
|   |      | 6.3.6     | Over-drive switching characteristics                          | 92  |
|   |      | 6.3.7     | Supply current characteristics                                | 92  |
|   |      | 6.3.8     | Wakeup time from low-power modes                              | 110 |
|   |      | 6.3.9     | External clock source characteristics                         | 111 |
|   |      | 6.3.10    | Internal clock source characteristics                         | 116 |
|   |      | 6.3.11    | PLL characteristics                                           | 117 |
|   |      | 6.3.12    | PLL spread spectrum clock generation (SSCG) characteristics   | 120 |
|   |      | 6.3.13    | Memory characteristics                                        | 122 |
|   |      | 6.3.14    | EMC characteristics                                           | 124 |
|   |      | 6.3.15    | Absolute maximum ratings (electrical sensitivity)             | 126 |
|   |      | 6.3.16    | I/O current injection characteristics                         | 126 |
|   |      | 6.3.17    | I/O port characteristics                                      | 127 |
|   |      | 6.3.18    | NRST pin characteristics                                      | 133 |
|   |      | 6.3.19    | TIM timer characteristics                                     | 134 |
|   |      | 6.3.20    | RTC characteristics                                           | 134 |
|   |      | 6.3.21    | 12-bit ADC characteristics                                    | 134 |
|   |      | 6.3.22    | Temperature sensor characteristics                            | 140 |
|   |      | 6.3.23    | V <sub>BAT</sub> monitoring characteristics                   | 140 |
|   |      | 6.3.24    | Reference voltage                                             | 140 |
|   |      | 6.3.25    | DAC electrical characteristics                                | 141 |
|   |      | 6.3.26    | Communications interfaces                                     | 143 |
|   |      |           |                                                               |     |



Contents STM32F750x8

|          |        | 6.3.27    | FMC characteristics                                                 | 158 |
|----------|--------|-----------|---------------------------------------------------------------------|-----|
|          |        | 6.3.28    | Quad-SPI interface characteristics                                  | 178 |
|          |        | 6.3.29    | Camera interface (DCMI) timing specifications                       | 180 |
|          |        | 6.3.30    | LCD-TFT controller (LTDC) characteristics                           | 181 |
|          |        | 6.3.31    | SD/SDIO MMC card host interface (SDMMC) characteristics             | 183 |
| 7        | Packa  | age info  | rmation                                                             | 185 |
|          | 7.1    | LQFP10    | 00, 14 x 14 mm low-profile quad flat package information            | 185 |
|          | 7.2    | LQFP14    | 4, 20 x 20 mm low-profile quad flat package information             | 189 |
|          | 7.3    |           | 216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array e information | 192 |
|          | 7.4    | Therma    | I characteristics                                                   | 195 |
| 8        | Order  | ing info  | ormation                                                            | 196 |
| Appendix | A R    | ecomm     | endations when using internal reset OFF                             | 197 |
|          | A.1    | Operation | ng conditions                                                       | 197 |
| Revision | histor | y         |                                                                     | 198 |

# List of tables

| Table 1.    | Device summary                                                                 | 2   |
|-------------|--------------------------------------------------------------------------------|-----|
| Table 2.    | STM32F750x8 features and peripheral counts                                     | 14  |
| Table 3.    | Voltage regulator configuration mode versus device operating mode              | 28  |
| Table 4.    | Regulator ON/OFF and internal reset ON/OFF availability                        |     |
| Table 5.    | Voltage regulator modes in Stop mode                                           |     |
| Table 6.    | Timer feature comparison                                                       |     |
| Table 7.    | I2C implementation                                                             |     |
| Table 8.    | USART implementation                                                           |     |
| Table 9.    | Legend/abbreviations used in the pinout table                                  |     |
| Table 10.   | STM32F750x8 pin and ball definition                                            |     |
| Table 11.   | FMC pin definition                                                             |     |
| Table 12.   | STM32F750x8 alternate function mapping                                         |     |
| Table 13.   | Voltage characteristics                                                        |     |
| Table 14.   | Current characteristics                                                        |     |
| Table 15.   | Thermal characteristics                                                        |     |
| Table 16.   | General operating conditions                                                   |     |
| Table 17.   | Limitations depending on the operating power supply range                      |     |
| Table 18.   | VCAP1/VCAP2 operating conditions                                               |     |
| Table 19.   | Operating conditions at power-up / power-down (regulator ON)                   |     |
| Table 20.   | Operating conditions at power-up / power-down (regulator OFF)                  |     |
| Table 21.   | reset and power control block characteristics                                  |     |
| Table 22.   | Over-drive switching characteristics                                           |     |
| Table 23.   | Typical and maximum current consumption in Run mode, code with data processing | 02  |
| . 45.6 26.  | running from ITCM RAM, regulator ON                                            | 93  |
| Table 24.   | Typical and maximum current consumption in Run mode, code with data processing | 00  |
| 1 45.0 2 1. | running from Flash memory (ART ON except prefetch / L1-cache ON)               |     |
|             | or SRAM on AXI (L1-cache ON), regulator ON                                     | 94  |
| Table 25.   | Typical and maximum current consumption in Run mode, code with data processing |     |
| 14510 20.   | running from Flash memory or SRAM on AXI (L1-cache disabled), regulator ON     | 95  |
| Table 26.   | Typical and maximum current consumption in Run mode, code with data processing | 00  |
| Table 20.   | running from Flash memory on ITCM interface (ART disabled), regulator ON       | 96  |
| Table 27.   | Typical and maximum current consumption in Run mode, code with data processing | 00  |
| Table 27.   | running from Flash memory (ART ON except prefetch / L1-cache ON)               |     |
|             | or SRAM on AXI (L1-cache ON), regulator OFF                                    | 97  |
| Table 28.   | Typical and maximum current consumption in Sleep mode, regulator ON            |     |
| Table 29.   | Typical and maximum current consumption in Sleep mode, regulator OFF           |     |
| Table 30.   | Typical and maximum current consumptions in Stop mode                          |     |
| Table 31.   | Typical and maximum current consumptions in Standby mode                       |     |
| Table 31.   | Typical and maximum current consumptions in V <sub>BAT</sub> mode              |     |
| Table 33.   | Switching output I/O current consumption                                       |     |
| Table 34.   | Peripheral current consumption                                                 |     |
| Table 35.   | Low-power mode wakeup timings                                                  |     |
| Table 36.   | High-speed external user clock characteristics.                                |     |
| Table 37.   | Low-speed external user clock characteristics                                  |     |
| Table 37.   | HSE 4-26 MHz oscillator characteristics                                        |     |
| Table 39.   | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                 |     |
| Table 40.   | HSI oscillator characteristics                                                 | 116 |
| Table 41.   | LSI oscillator characteristics                                                 |     |
|             |                                                                                |     |



DS12535 Rev 1 7/199

List of tables STM32F750x8

| Table 42. | Main PLL characteristics                                                    | 117 |
|-----------|-----------------------------------------------------------------------------|-----|
| Table 43. | PLLI2S characteristics                                                      | 118 |
| Table 44. | PLLISAI characteristics                                                     |     |
| Table 45. | SSCG parameters constraint                                                  |     |
| Table 46. | Flash memory characteristics                                                |     |
| Table 47. | Flash memory programming                                                    |     |
| Table 48. | Flash memory programming with VPP                                           |     |
| Table 49. | Flash memory endurance and data retention                                   | 124 |
| Table 50. | EMS characteristics                                                         | 124 |
| Table 51. | EMI characteristics                                                         | 125 |
| Table 52. | ESD absolute maximum ratings                                                | 126 |
| Table 53. | Electrical sensitivities                                                    | 126 |
| Table 54. | I/O current injection susceptibility                                        | 127 |
| Table 55. | I/O static characteristics                                                  | 127 |
| Table 56. | Output voltage characteristics                                              | 130 |
| Table 57. | I/O AC characteristics                                                      | 131 |
| Table 58. | NRST pin characteristics                                                    | 133 |
| Table 59. | TIMx characteristics                                                        | 134 |
| Table 60. | RTC characteristics                                                         | 134 |
| Table 61. | ADC characteristics                                                         | 134 |
| Table 62. | ADC static accuracy at f <sub>ADC</sub> = 18 MHz                            | 136 |
| Table 63. | ADC static accuracy at f <sub>ADC</sub> = 30 MHz                            |     |
| Table 64. | ADC static accuracy at f <sub>ADC</sub> = 36 MHz                            |     |
| Table 65. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | 137 |
| Table 66. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions |     |
| Table 67. | Temperature sensor characteristics                                          |     |
| Table 68. | Temperature sensor calibration values                                       |     |
| Table 69. | V <sub>BAT</sub> monitoring characteristics                                 |     |
| Table 70. | internal reference voltage                                                  |     |
| Table 71. | Internal reference voltage calibration values                               |     |
| Table 72. | DAC characteristics                                                         | 141 |
| Table 73. | Minimum I2CCLK frequency in all I2C modes                                   | 143 |
| Table 74. | I2C analog filter characteristics                                           | 144 |
| Table 75. | SPI dynamic characteristics                                                 | 145 |
| Table 76. | I <sup>2</sup> S dynamic characteristics                                    | 148 |
| Table 77. | SAI characteristics                                                         |     |
| Table 78. | USB OTG full speed startup time                                             | 152 |
| Table 79. | USB OTG full speed DC electrical characteristics                            | 152 |
| Table 80. | USB OTG full speed electrical characteristics                               | 153 |
| Table 81. | USB HS DC electrical characteristics                                        | 153 |
| Table 82. | USB HS clock timing parameters                                              | 154 |
| Table 83. | Dynamic characteristics: USB ULPI                                           | 155 |
| Table 84. | Dynamics characteristics: Ethernet MAC signals for SMI                      | 156 |
| Table 85. | Dynamics characteristics: Ethernet MAC signals for RMII                     | 156 |
| Table 86. | Dynamics characteristics: Ethernet MAC signals for MII                      |     |
| Table 87. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings                    |     |
| Table 88. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT timings            |     |
| Table 89. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                   |     |
| Table 90. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings           |     |
| Table 91. | Asynchronous multiplexed PSRAM/NOR read timings                             |     |
| Table 92. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings                       |     |
| Table 93. | Asynchronous multiplexed PSRAM/NOR write timings                            | 164 |



#### STM32F750x8

| 165 |
|-----|
| 167 |
| 169 |
| 170 |
| 172 |
| 174 |
| 174 |
| 176 |
| 176 |
| 177 |
| 178 |
| 178 |
| 179 |
| 180 |
| 181 |
| 184 |
| 184 |
| 186 |
|     |
| 189 |
|     |
| 192 |
| 193 |
| 195 |
| 196 |
| 197 |
| 198 |
|     |



DS12535 Rev 1 9/199

List of figures STM32F750x8

# **List of figures**

| Figure 1.  | Compatible board design for LQFP100 package                                                  |     |
|------------|----------------------------------------------------------------------------------------------|-----|
| Figure 2.  | STM32F750x8 block diagram                                                                    |     |
| Figure 3.  | STM32F750x8 AXI-AHB bus matrix architecture                                                  |     |
| Figure 4.  | VDDUSB connected to VDD power supply                                                         |     |
| Figure 5.  | VDDUSB connected to external power supply                                                    |     |
| Figure 6.  | Power supply supervisor interconnection with internal reset OFF                              | 26  |
| Figure 7.  | PDR_ON control with internal reset OFF                                                       | 27  |
| Figure 8.  | Regulator OFF                                                                                | 29  |
| Figure 9.  | Startup in regulator OFF: slow V <sub>DD</sub> slope                                         |     |
|            | - power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization          | 30  |
| Figure 10. | Startup in regulator OFF mode: fast V <sub>DD</sub> slope                                    |     |
|            | - power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization         | 30  |
| Figure 11. | STM32F750V8 LQFP100 pinout                                                                   | 47  |
| Figure 12. | STM32F750Z8 LQFP144 pinout                                                                   | 48  |
| Figure 13. | STM32F750N8 TFBGA216 ballout                                                                 | 49  |
| Figure 14. | Pin loading conditions                                                                       |     |
| Figure 15. | Pin input voltage                                                                            |     |
| Figure 16. | Power supply scheme                                                                          |     |
| Figure 17. | Current consumption measurement scheme                                                       |     |
| Figure 18. | External capacitor C <sub>EXT</sub>                                                          | 89  |
| Figure 19. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in low drive mode) | 102 |
| Figure 20. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and                        |     |
| J          | LSE in medium low drive mode)                                                                | 102 |
| Figure 21. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and                        |     |
| _          | LSE in medium high drive mode)                                                               | 103 |
| Figure 22. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and                        |     |
| _          | LSE in high drive mode)                                                                      | 103 |
| Figure 23. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and                        |     |
| _          | LSE in high medium drive mode)                                                               | 104 |
| Figure 24. | High-speed external clock source AC timing diagram                                           |     |
| Figure 25. | Low-speed external clock source AC timing diagram                                            | 113 |
| Figure 26. | Typical application with an 8 MHz crystal                                                    |     |
| Figure 27. | Typical application with a 32.768 kHz crystal                                                |     |
| Figure 28. | HSI deviation versus temperature                                                             |     |
| Figure 29. | LSI deviation versus temperature                                                             |     |
| Figure 30. | PLL output clock waveforms in center spread mode                                             |     |
| Figure 31. | PLL output clock waveforms in down spread mode                                               |     |
| Figure 32. | FT I/O input characteristics                                                                 |     |
| Figure 33. | I/O AC characteristics definition                                                            |     |
| Figure 34. | Recommended NRST pin protection                                                              |     |
| Figure 35. | ADC accuracy characteristics                                                                 |     |
| Figure 36. | Typical connection diagram using the ADC                                                     |     |
| Figure 37. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) |     |
| Figure 38. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> )     | 139 |
| Figure 39. | 12-bit buffered /non-buffered DAC                                                            | 143 |
| Figure 40. | SPI timing diagram - slave mode and CPHA = 0                                                 | 146 |
| Figure 41. | SPI timing diagram - slave mode and CPHA = 1                                                 |     |



#### STM32F750x8

| Figure 42. | SPI timing diagram - master mode                                         | 147 |
|------------|--------------------------------------------------------------------------|-----|
| Figure 43. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>  | 149 |
| Figure 44. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> |     |
| Figure 45. | SAI master timing waveforms                                              |     |
| Figure 46. | SAI slave timing waveforms                                               |     |
| Figure 47. | USB OTG full speed timings: definition of data signal rise and fall time |     |
| Figure 48. | ULPI timing diagram                                                      |     |
| Figure 49. | Ethernet SMI timing diagram                                              |     |
| Figure 50. | Ethernet RMII timing diagram                                             | 156 |
| Figure 51. | Ethernet MII timing diagram                                              | 157 |
| Figure 52. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms               | 159 |
| Figure 53. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms              | 161 |
| Figure 54. | Asynchronous multiplexed PSRAM/NOR read waveforms                        | 162 |
| Figure 55. | Asynchronous multiplexed PSRAM/NOR write waveforms                       | 164 |
| Figure 56. | Synchronous multiplexed NOR/PSRAM read timings                           |     |
| Figure 57. | Synchronous multiplexed PSRAM write timings                              | 168 |
| Figure 58. | Synchronous non-multiplexed NOR/PSRAM read timings                       |     |
| Figure 59. | Synchronous non-multiplexed PSRAM write timings                          |     |
| Figure 60. | NAND controller waveforms for read access                                |     |
| Figure 61. | NAND controller waveforms for write access                               | 173 |
| Figure 62. | NAND controller waveforms for common memory read access                  | 173 |
| Figure 63. | NAND controller waveforms for common memory write access                 |     |
| Figure 64. | SDRAM read access waveforms (CL = 1)                                     |     |
| Figure 65. | SDRAM write access waveforms                                             |     |
| Figure 66. | Quad-SPI timing diagram - SDR mode                                       |     |
| Figure 67. | Quad-SPI timing diagram - DDR mode                                       |     |
| Figure 68. | DCMI timing diagram                                                      |     |
| Figure 69. | LCD-TFT horizontal timing diagram                                        |     |
| Figure 70. | LCD-TFT vertical timing diagram                                          |     |
| Figure 71. | SDIO high-speed mode                                                     |     |
| Figure 72. | SD default mode                                                          |     |
| Figure 73. | LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline        |     |
| Figure 74. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package               |     |
| Ü          | recommended footprint                                                    | 187 |
| Figure 75. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package               |     |
| Ü          | top view example                                                         | 188 |
| Figure 76. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline       |     |
| Figure 77. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package               |     |
| J          | recommended footprint                                                    | 190 |
| Figure 78. | LQFP144, 20 x 20mm, 144-pin low-profile quad flat package                |     |
| <b>J</b>   | top view example                                                         | 191 |
| Figure 79. | TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array               |     |
| J 2 . 4.   | package outline                                                          | 192 |
| Figure 80. | TFBGA216, 13 x 13 x 0.8 mm thin fine-pitch ball grid array               |     |
| J. 2 22.   | package recommended footprint                                            | 193 |
| Figure 81. | TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array               |     |
| J = 2 · ·  | nackage ton view example                                                 | 194 |



DS12535 Rev 1 11/199

Introduction STM32F750x8

## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F750x8 microcontrollers.

This document should be ready in conjunction with the *STM32F75xxx* and *STM32F74xxx* advanced *Arm*<sup>®</sup>-based 32-bit MCUs reference manual (RM0385). The reference manual is available from the STMicroelectronics website www.st.com.

For information on the  $Arm^{\&(a)}$  Cortex $^\&$ -M7 core, refer to the Cortex $^\&$ -M7 technical reference manual available from the http://www.arm.com website.







a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

# 2 Description

The STM32F750x8 devices are based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M7 32-bit RISC core operating at up to 216 MHz frequency. The Cortex<sup>®</sup>-M7 core features a single floating point unit (SFPU) precision which supports all Arm<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances the application security.

The STM32F750x8 devices incorporate high-speed embedded memories with a Flash memory of 64 Kbytes, 320 Kbytes of SRAM (including 64 Kbytes of Data TCM RAM for critical real-time data), 16 Kbytes of instruction TCM RAM (for critical real-time routines), 4 Kbytes of backup SRAM available in the lowest power modes, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses, a 32-bit multi-AHB bus matrix and a multi layer AXI interconnect supporting internal and external memories access.

All the devices offer three 12-bit ADCs, two DACs, a low-power RTC, thirteen general-purpose 16-bit timers including two PWM timers for motor control and one low-power timer available in Stop mode, two general-purpose 32-bit timers, a true random number generator (RNG), and a cryptographic acceleration cell. They also feature standard and advanced communication interfaces.

- Up to four I<sup>2</sup>Cs
- Six SPIs, three I<sup>2</sup>Ss in duplex mode. To achieve the audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization.
- Four USARTs plus four UARTs
- An USB OTG full-speed and a USB OTG high-speed with full-speed capability (with the ULPI),
- Two CANs
- Two SAI serial audio interfaces
- An SDMMC host interface
- Ethernet and camera interfaces
- LCD-TFT display controller
- Chrom-ART Accelerator™
- SPDIFRX interface
- HDMI-CEC

Advanced peripherals include an SDMMC interface, a flexible memory control (FMC) interface, a Quad-SPI Flash memory interface, a camera interface for CMOS sensors and a cryptographic acceleration cell.

The STM32F750x8 devices operate in the –40 to +105 °C temperature range from a 1.7 to 3.6 V power supply. A dedicated supply input for USB (OTG\_FS and OTG\_HS) is available on all the packages except LQFP100 for a greater power supply choice.

The supply voltage can drop to 1.7 V with the use of an external power supply supervisor. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F750x8 devices offer devices in 3 packages ranging from 100 pins to 216 pins. The set of included peripherals changes with the device chosen.



DS12535 Rev 1 13/199

Description STM32F750x8

These features make the STM32F750x8 microcontrollers suitable for a wide range of applications.

- Motor drive and application control,
- · Medical equipment,
- Industrial applications: PLC, inverters, circuit breakers,
- · Printers, and scanners,
- Alarm systems, video intercom, and HVAC,
- Home audio appliances,
- Mobile applications, Internet of Things,
- Wearable devices: smartwatches.

Table 2. STM32F750x8 features and peripheral counts

| Peripher                       | als                    | STM32F750V8                  | STM32F750Z8        | STM32F750N8           |  |
|--------------------------------|------------------------|------------------------------|--------------------|-----------------------|--|
| Flash memory in Kbytes         |                        | 64                           |                    |                       |  |
|                                | System                 | 320(240+16+64)               |                    |                       |  |
| SRAM in Kbytes                 | Instruction            | 16                           |                    |                       |  |
|                                | Backup                 | 4                            |                    |                       |  |
| FMC memory controller          |                        |                              | Yes <sup>(1)</sup> |                       |  |
| Ethernet                       |                        |                              | Yes                |                       |  |
|                                | General-purpose        |                              | 10                 |                       |  |
| Timers                         | Advanced-<br>control   |                              | 2                  |                       |  |
|                                | Basic                  |                              | 2                  |                       |  |
|                                | Low-power              |                              | 1                  |                       |  |
| Random number general          | tor                    | Yes                          |                    |                       |  |
|                                | SPI / I <sup>2</sup> S | 4/3 (simplex) <sup>(2)</sup> | 6/3 (sin           | nplex) <sup>(2)</sup> |  |
|                                | I <sup>2</sup> C       | 4                            |                    |                       |  |
|                                | USART/UART             | 4/4                          |                    |                       |  |
|                                | USB OTG FS             | Yes                          |                    |                       |  |
| Communication interfaces       | USB OTG HS             | Yes                          |                    |                       |  |
|                                | CAN                    | 2                            |                    |                       |  |
|                                | SAI                    | 2                            |                    |                       |  |
|                                | SPDIFRX                | 4 inputs                     |                    |                       |  |
|                                | SDMMC                  | Yes                          |                    |                       |  |
| Camera interface               |                        | Yes                          |                    |                       |  |
| LCD-TFT                        |                        | Yes                          |                    |                       |  |
| Chrom-ART Accelerator™ (DMA2D) |                        | Yes                          |                    |                       |  |
| Cryptography                   |                        | Yes                          |                    |                       |  |
| GPIOs                          |                        | 82                           | 114                | 168                   |  |

Table 2. STM32F750x8 features and peripheral counts (continued)

| Peripherals                      | STM32F750V8                                         | STM32F750Z8       | STM32F750N8 |
|----------------------------------|-----------------------------------------------------|-------------------|-------------|
| 12-bit ADC                       |                                                     | 3                 |             |
| Number of channels               | 16                                                  | 2                 | 24          |
| 12-bit DAC<br>Number of channels | Yes<br>2                                            |                   |             |
| Maximum CPU frequency            | 216 MHz <sup>(3)</sup>                              |                   |             |
| Operating voltage                | 1.7 to 3.6 V <sup>(4)</sup>                         |                   |             |
| Operating temperatures           | Ambient temperatures: -40 to +85 °C /-40 to +105 °C |                   |             |
| Operating temperatures           | Junction te                                         | mperature: -40 to | + 125 °C    |
| Package                          | LQFP100                                             | LQFP144           | TFBGA216    |

For the LQFP100 package, only FMC Bank1 is available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select.

DS12535 Rev 1 15/199

<sup>2.</sup> The SPI1, SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode.

<sup>3. 216</sup> MHz maximum frequency for -40 $^{\circ}$ C to + 85 $^{\circ}$ C ambient temperature range (200 MHz maximum frequency for -40 $^{\circ}$ C to + 105 $^{\circ}$ C ambient temperature range).

<sup>4.</sup> V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the internal reset is OFF (refer to *Section 3.17.2: Internal reset OFF*).

Description STM32F750x8

## 2.1 Full compatibility throughout the family

The STM32F750x8 devices are fully pin-to-pin, compatible with the STM32F4xxxx devices, allowing the user to try different peripherals, and reaching higher performances (higher frequency) for a greater degree of freedom during the development cycle.

Figure 1 give compatible board designs between the STM32F4xx families.



Figure 1. Compatible board design for LQFP100 package

The STM32F750x8 LQFP144 and TFBGA216 packages are fully pin to pin compatible with STM32F4xxxx devices.



Figure 2. STM32F750x8 block diagram

47/

DS12535 Rev 1 17/199

The timers connected to APB2 are clocked from TIMxCLK up to 216 MHz, while the timers connected to APB1 are clocked from TIMxCLK either up to 108 MHz or 216 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register.

#### 3 Functional overview

## 3.1 Arm® Cortex®-M7 with FPU

The Arm<sup>®</sup> Cortex<sup>®</sup>-M7 with FPU processor is the latest generation of Arm processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and a low-power consumption, while delivering an outstanding computational performance and low interrupt latency.

The Cortex®-M7 processor is a highly efficient high-performance featuring:

- Six-stage dual-issue pipeline
- Dynamic branch prediction
- Harvard caches (4 Kbytes of I-cache and 4 Kbytes of D-cache)
- 64-bit AXI4 interface
- 64-bit ITCM interface
- 2x32-bit DTCM interfaces

The processor supports the following memory interfaces:

- Tightly Coupled Memory (TCM) interface.
- Harvard instruction and data caches and AXI master (AXIM) interface.
- Dedicated low-latency AHB-Lite peripheral (AHBP) interface.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up the software development by using metalanguage development tools, while avoiding saturation.

Figure 2 shows the general block diagram of the STM32F750x8 devices.

Note: Cortex<sup>®</sup>-M7 with FPU core is binary compatible with the Cortex<sup>®</sup>-M4 core.

# 3.2 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



#### 3.3 Embedded Flash memory

The STM32F750x8 devices embed a Flash memory of 64 Kbytes available for storing programs and data.

## 3.4 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify the data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a mean of verifying the Flash memory integrity. The CRC calculation unit helps to compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 3.5 Embedded SRAM

All the devices features:

- System SRAM up to 320 Kbytes:
  - SRAM1 on AHB bus Matrix: 240 Kbytes
  - SRAM2 on AHB bus Matrix: 16 Kbytes
  - DTCM-RAM on TCM interface (Tighly Coupled Memory interface): 64 Kbytes for critical real-time data.
- Instruction RAM (ITCM-RAM) 16 Kbytes:
  - It is mapped on TCM interface and reserved only for CPU Execution/Instruction useful for critical real-time routines.

The Data TCM RAM is accessible by the GP-DMAs and peripherals DMAs through specific AHB slave of the CPU. The TCM RAM instruction is reserved only for CPU. It is accessed at CPU clock speed with 0-wait states.

4 Kbytes of backup SRAM

This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode.

#### 3.6 AXI-AHB bus matrix

The STM32F750x8 system architecture is based on 2 sub-systems:

- An AXI to multi AHB bridge converting AXI4 protocol to AHB-Lite protocol:
  - 3x AXI to 32-bit AHB bridges connected to AHB bus matrix
  - 1x AXI to 64-bit AHB bridge connected to the embedded flash
- A multi-AHB Bus-Matrix:
  - The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS, LCD-TFT, and DMA2D) and the slaves (Flash memory, RAM, FMC, Quad-SPI, AHB and APB peripherals) and ensures a seamless and an efficient operation even when several high-speed peripherals work simultaneously.



DS12535 Rev 1 19/199



Figure 3. STM32F750x8 AXI-AHB bus matrix architecture

1. The above figure has large wires for 64-bits bus and thin wires for 32-bits bus.

# 3.7 DMA controller (DMA)

The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB).

The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code.

Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals:

- SPI and I<sup>2</sup>S
- I<sup>2</sup>C
- USART
- General-purpose, basic and advanced-control timers TIMx
- DAC
- SDMMC
- Cryptographic acceleration
- Camera interface (DCMI)
- ADC
- SAI
- SPDIFRX
- Quad-SPI
- HDMI-CEC

## 3.8 Flexible memory controller (FMC)

The Flexible memory controller (FMC) includes three memory controllers:

- The NOR/PSRAM memory controller
- The NAND/memory controller
- The Synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) controller

The main features of the FMC controller are the following:

- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM)
  - NOR Flash memory/OneNAND Flash memory
  - PSRAM (4 memory banks)
  - NAND Flash memory with ECC hardware to check up to 8 Kbytes of data
- Interface with synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) memories
- 8-,16-,32-bit data bus width
- Independent Chip Select control for each memory bank
- Independent configuration for each memory bank
- Write FIFO
- Read FIFO for SDRAM controller
- The Maximum FMC\_CLK/FMC\_SDCLK frequency for synchronous accesses is HCLK/2.

#### LCD parallel interface

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to



DS12535 Rev 1 21/199

specific LCD interfaces. This LCD parallel interface capability makes it easy to build costeffective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.

#### 3.9 Quad-SPI memory interface (QUADSPI)

All devices embed a Quad-SPI memory interface, which is a specialized communication interface targetting Single, Dual or Quad-SPI Flash memories. It can work in:

- Direct mode through registers.
- External flash status register polling mode.
- Memory mapped mode.

Up to 256 Mbytes external flash are memory mapped, supporting 8, 16 and 32-bit access. Code execution is supported.

The opcode and the frame format are fully programmable. Communication can be either in Single Data Rate or Dual Data Rate.

#### 3.10 LCD-TFT controller

The LCD-TFT display controller provides a 24-bit parallel digital RGB (Red, Green, Blue) and delivers all signals to interface directly to a broad range of LCD and TFT panels up to XGA (1024x768) resolution with the following features:

- 2 displays layers with dedicated FIFO (64x32-bit)
- Color Look-Up table (CLUT) up to 256 colors (256x24-bit) per layer
- Up to 8 Input color formats selectable per layer
- Flexible blending between two layers using alpha value (per pixel or constant)
- Flexible programmable parameters for each layer
- Color keying (transparency color)
- Up to 4 programmable interrupt events.

# 3.11 Chrom-ART Accelerator™ (DMA2D)

The Chrom-Art Accelerator™ (DMA2D) is a graphic accelerator which offers advanced bit blitting, row data copy and pixel format conversion. It supports the following functions:

- Rectangle filling with a fixed color
- Rectangle copy
- Rectangle copy with pixel format conversion
- Rectangle composition with blending and pixel format conversion.

Various image format coding are supported, from indirect 4bpp color mode up to 32bpp direct color. It embeds dedicated memory to store color lookup tables.

An interrupt can be generated when an operation is complete or at a programmed watermark.

All the operations are fully automatized and are running independently from the CPU or the DMAs.



#### 3.12 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 97 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M7 with FPU core.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.

#### 3.13 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 24 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 168 GPIOs can be connected to the 16 external interrupt lines.

## 3.14 Clocks and startup

On reset the 16 MHz internal HSI RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 216 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 216 MHz while the maximum frequency of the high-speed APB domains is 108 MHz. The maximum allowed frequency of the low-speed APB domain is 54 MHz.

The devices embed two dedicated PLL (PLLI2S and PLLSAI) which allow to achieve audio class performance. In this case, the I<sup>2</sup>S and SAI master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.



DS12535 Rev 1 23/199

#### 3.15 Boot modes

At startup, the boot memory space is selected by the BOOT pin and BOOT\_ADDx option bytes, allowing to program any boot memory address from 0x0000 0000 to 0x3FFF FFFF which includes:

- All Flash address space mapped on ITCM or AXIM interface
- All RAM address space: ITCM, DTCM RAMs and SRAMs mapped on AXIM interface
- The System memory bootloader

The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface.

#### 3.16 Power supply schemes

- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.
- V<sub>DD</sub> = 1.7 to 3.6 Vexternal power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- $V_{SSA}$ ,  $V_{DDA}$  = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, reset blocks, RCs and PLL.  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$ , respectively.

Note:

 $V_{DD}/V_{DDA}$  minimum value of 1.7 V is obtained when the internal reset is OFF (refer to Section 3.17.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option.

- V<sub>DDUSB</sub> can be connected either to V<sub>DD</sub> or an external independent power supply (3.0 to 3.6V) for USB transceivers (refer to *Figure 4* and *Figure 5*). For example, when device is powered at 1.8V, an independent power supply 3.3V can be connected to V<sub>DDUSB</sub>. When the V<sub>DDUSB</sub> is connected to a separated power supply, it is independent from V<sub>DD</sub> or V<sub>DDA</sub> but it must be the last supply to be provided and the first to disappear. The following conditions V<sub>DDUSB</sub> must be respected:
  - During power-on phase ( $V_{DD} < V_{DD\_MIN}$ ),  $V_{DDUSB}$  should be always lower than  $V_{DD}$
  - During power-down phase ( $V_{DD} < V_{DD\_MIN}$ ),  $V_{DDUSB}$  should be always lower than  $V_{DD}$
  - V<sub>DDSUB</sub> rising and falling time rate specifications must be respected (see *Table 19* and *Table 20*)
  - In operating mode phase, V<sub>DDUSB</sub> could be lower or higher than V<sub>DD</sub>.
    - If USB (USB OTG\_HS/OTG\_FS) is used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DDUSB\ MIN}$  and  $V_{DDUSB\ MAX}.$
    - The  $V_{DDUSB}$  supply both USB transceiver (USB OTG\_HS and USB OTG\_FS). If only one USB transceiver is used in the application, the GPIOs associated to the other USB transceiver are still supplied by  $V_{DDUSB}$ .
    - If USB (USB OTG\_HS/OTG\_FS) is not used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DD\_MIN}$  and  $V_{DD\_MAX}.$



Figure 5. V<sub>DDUSB</sub> connected to external power supply  $V_{\text{DDUSB\_MAX}}$ USB functional area  $V_{\text{DDUSB}}$  $V_{\text{DDUSB\_MIN}}$ USB non USB non functional  $V_{DD} = V_{DDA}$ functional area  $V_{\mathsf{DD\_MIN}}$ time Power-down Operating mode Power-on MS37590V1

#### 3.17 **Power supply supervisor**

#### 3.17.1 Internal reset ON

On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other packages, the power supply supervisor is always enabled.

The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is

DS12535 Rev 1 25/199

reached, the option byte loading process starts, either to confirm or modify default BOR thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for an external reset circuit.

The device also features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.17.2 Internal reset OFF

This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled through the PDR\_ON pin.

An external power supply supervisor should monitor  $V_{DD}$  and should maintain the device in reset mode as long as  $V_{DD}$  is below a specified threshold. PDR\_ON should be connected to  $V_{SS}$ . Refer to Figure 6: Power supply supervisor interconnection with internal reset OFF.



Figure 6. Power supply supervisor interconnection with internal reset OFF

The  $V_{DD}$  specified threshold, below which the device must be maintained under reset, is 1.7 V (see *Figure 7*).

A comprehensive set of power-saving mode allows to design low-power applications.

When the internal reset is OFF, the following integrated features are no more supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled
- The brownout reset (BOR) circuitry must be disabled
- The embedded programmable voltage detector (PVD) is disabled
- V<sub>BAT</sub> functionality is no more available and V<sub>BAT</sub> pin should be connected to V<sub>DD</sub>.

All the packages, except for the LQFP100, allow to disable the internal reset through the PDR\_ON signal when connected to  $V_{SS}$ .





Figure 7. PDR\_ON control with internal reset OFF

## 3.18 Voltage regulator

The regulator has four operating modes:

- Regulator ON
  - Main regulator mode (MR)
  - Low-power regulator (LPR)
  - Power-down
- Regulator OFF

#### 3.18.1 Regulator ON

On packages embedding the BYPASS\_REG pin, the regulator is enabled by holding BYPASS\_REG low. On all other packages, the regulator is always enabled.

There are three power modes configured by software when the regulator is ON:

- MR mode used in Run/sleep modes or in Stop modes
  - In Run/Sleep mode

The MR mode is used either in the normal mode (default mode) or the over-drive mode (enabled by software). Different voltages scaling are provided to reach the best compromise between the maximum frequency and dynamic power

consumption. The over-drive mode allows operating at a higher frequency than the normal mode for a given voltage scaling.

In Stop modes

The MR can be configured in two ways during Stop mode:
MR operates in normal mode (default mode of MR in Stop mode)
MR operates in under-drive mode (reduced leakage mode).

LPR is used in the Stop modes:

The LP regulator mode is configured by software when entering Stop mode.

Like the MR mode, the LPR can be configured in two ways during Stop mode:

- LPR operates in normal mode (default mode when LPR is ON)
- LPR operates in under-drive mode (reduced leakage mode).
- Power-down is used in Standby mode.

The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost.

Refer to Table 3 for a summary of voltage regulator modes versus device operating modes.

Two external ceramic capacitors should be connected on  $V_{CAP\_1}$  and  $V_{CAP\_2}$  pin.

All packages have the regulator ON feature.

Table 3. Voltage regulator configuration mode versus device operating mode<sup>(1)</sup>

| Voltage regulator configuration   | Run mode      | Sleep mode Stop mode |           | Standby mode |  |
|-----------------------------------|---------------|----------------------|-----------|--------------|--|
| Normal mode                       | MR            | MR                   | MR or LPR | -            |  |
| Over-drive<br>mode <sup>(2)</sup> | MR            | MR                   | -         | -            |  |
| Under-drive mode                  | ode MR or LPR |                      | MR or LPR | -            |  |
| Power-down mode                   | -             | -                    | -         | Yes          |  |

<sup>1. &#</sup>x27;-' means that the corresponding configuration is not available.

#### 3.18.2 Regulator OFF

This feature is available only on packages featuring the BYPASS\_REG pin. The regulator is disabled by holding BYPASS\_REG high. The regulator OFF mode allows to supply externally a  $V_{12}$  voltage source through  $V_{CAP\_1}$  and  $V_{CAP\_2}$  pins.

Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency. The two 2.2  $\mu$ F ceramic capacitors should be replaced by two 100 nF decoupling capacitors.

When the regulator is OFF, there is no more internal monitoring on  $V_{12}$ . An external power supply supervisor should be used to monitor the  $V_{12}$  of the logic power domain. PA0 pin should be used for this purpose, and act as power-on reset on  $V_{12}$  power domain.



<sup>2.</sup> The over-drive mode is not available when  $V_{DD}$  = 1.7 to 2.1 V.

In regulator OFF mode, the following features are no more supported:

- PA0 cannot be used as a GPIO pin since it allows to reset a part of the V<sub>12</sub> logic power domain which is not reset by the NRST pin.
- As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required.
- The over-drive and under-drive modes are not available.
- The Standby mode is not available.

Figure 8. Regulator OFF



The following conditions must be respected:

- V<sub>DD</sub> should always be higher than V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to avoid current injection between power domains.
- If the time for  $V_{CAP\_1}$  and  $V_{CAP\_2}$  to reach  $V_{12}$  minimum value is faster than the time for  $V_{DD}$  to reach 1.7 V, then PA0 should be kept low to cover both conditions: until  $V_{CAP\_1}$  and  $V_{CAP\_2}$  reach  $V_{12}$  minimum value and until  $V_{DD}$  reaches 1.7 V (see *Figure 9*).
- Otherwise, if the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is slower than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 could be asserted low externally (see Figure 10).
- If V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> go below V<sub>12</sub> minimum value and V<sub>DD</sub> is higher than 1.7 V, then a
  reset must be asserted on PA0 pin.

Note: The minimum value of  $V_{12}$  depends on the maximum frequency targeted in the application.

577

DS12535 Rev 1

29/199

Figure 9. Startup in regulator OFF: slow  $\rm V_{DD}$  slope - power-down reset risen after  $\rm V_{CAP~1}/V_{CAP~2}$  stabilization



1. This figure is valid whatever the internal reset mode (ON or OFF).

Figure 10. Startup in regulator OFF mode: fast  $V_{DD}$  slope - power-down reset risen before  $V_{CAP\ 1}/V_{CAP\ 2}$  stabilization



1. This figure is valid whatever the internal reset mode (ON or OFF).

#### 3.18.3 Regulator ON/OFF and internal reset ON/OFF availability

Table 4. Regulator ON/OFF and internal reset ON/OFF availability

| Package  | Regulator ON                          | Regulator OFF                         | Internal reset ON                | Internal reset OFF   |  |
|----------|---------------------------------------|---------------------------------------|----------------------------------|----------------------|--|
| LQFP100  | Yes                                   | No                                    | Yes                              | No                   |  |
| LQFP144  | 165                                   | NO.                                   | Yes                              | Yes                  |  |
| TFBGA216 | Yes BYPASS_REG set to V <sub>SS</sub> | Yes BYPASS_REG set to V <sub>DD</sub> | PDR_ON set to<br>V <sub>DD</sub> | PDR_ON set to<br>VSS |  |

## 3.19 Real-time clock (RTC), backup SRAM and backup registers

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month.
- Two programmable alarms.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to V<sub>BAT</sub> mode.
- 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period.

The RTC and the 32 backup registers are supplied through a switch that takes power either from the  $V_{DD}$  supply when present or from the  $V_{BAT}$  pin.

The backup registers are 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode.

The RTC clock sources can be:

- A 32.768 kHz external crystal (LSE)
- An external resonator or oscillator(LSE)
- The internal low-power RC oscillator (LSI, with typical frequency of 32 kHz)
- The high-speed external clock (HSE) divided by 32.

The RTC is functional in  $V_{BAT}$  mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in  $V_{BAT}$  mode, but is functional in all low-power modes.



DS12535 Rev 1 31/199

All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes.

#### 3.20 Low-power modes

The devices support three low-power modes to achieve the best compromise between low-power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Stop mode

The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled.

The voltage regulator can be put either in main regulator mode (MR) or in low-power mode (LPR). Both modes can be configured as follows (see *Table 5: Voltage regulator modes in Stop mode*):

- Normal mode (default mode when MR or LPR is enabled)
- Under-drive mode.

The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm / wakeup / tamper / time stamp events, the USB OTG FS/HS wakeup or the Ethernet wakeup and LPTIM1 asynchronous interrupt).

|                                 | 0 0                    | •                         |  |  |
|---------------------------------|------------------------|---------------------------|--|--|
| Voltage regulator configuration | Main regulator (MR)    | Low-power regulator (LPR) |  |  |
| Normal mode                     | MR ON                  | LPR ON                    |  |  |
| Under-drive mode                | MR in under-drive mode | LPR in under-drive mode   |  |  |

Table 5. Voltage regulator modes in Stop mode

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain and the backup SRAM when selected.

The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising or falling edge on one of the 6 WKUP pins (PA0, PA2, PC1, PC13, PI8, PI11), or an RTC alarm / wakeup / tamper /time stamp event occurs.

The Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power.



# 3.21 V<sub>BAT</sub> operation

The  $V_{BAT}$  pin allows to power the device  $V_{BAT}$  domain from an external battery, an external supercapacitor, or from  $V_{DD}$  when no external battery and an external supercapacitor are present.

 $V_{BAT}$  operation is activated when  $V_{DD}$  is not present.

The V<sub>BAT</sub> pin supplies the RTC, the backup registers and the backup SRAM.

Note: When the microcontroller is supplied from  $V_{BAT}$ , external interrupts and RTC alarm/events do not exit it from  $V_{BAT}$  operation.

When PDR\_ON pin is connected to  $V_{SS}$  (Internal Reset OFF), the  $V_{BAT}$  functionality is no more available and  $V_{BAT}$  pin should be connected to  $V_{DD}$ .

## 3.22 Timers and watchdogs

The devices include two advanced-control timers, eight general-purpose timers, two basic timers and two watchdog timers.

All timer counters can be frozen in debug mode.

Table 6 compares the features of the advanced-control, general-purpose and basic timers.



DS12535 Rev 1 33/199

Table 6. Timer feature comparison

| Timer<br>type        | Timer           | Counter resolution | Counter<br>type         | Prescaler factor                         | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complem entary output | Max<br>interfac<br>e clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) <sup>(1)</sup> |
|----------------------|-----------------|--------------------|-------------------------|------------------------------------------|------------------------------|---------------------------------|-----------------------|-------------------------------------|-----------------------------------------------|
| Advance<br>d-control | TIM1,<br>TIM8   | 16-bit             | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                   | 108                                 | 216                                           |
| General<br>purpose   | TIM2,<br>TIM5   | 32-bit             | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    | 54                                  | 108/216                                       |
|                      | TIM3,<br>TIM4   | 16-bit             | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    | 54                                  | 108/216                                       |
|                      | TIM9            | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 2                               | No                    | 108                                 | 216                                           |
|                      | TIM10,<br>TIM11 | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 1                               | No                    | 108                                 | 216                                           |
|                      | TIM12           | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 2                               | No                    | 54                                  | 108/216                                       |
|                      | TIM13,<br>TIM14 | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 1                               | No                    | 54                                  | 108/216                                       |
| Basic                | TIM6,<br>TIM7   | 16-bit             | Up                      | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                    | 54                                  | 108/216                                       |

The maximum timer clock is either 108 or 216 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register.

#### 3.22.1 Advanced-control timers (TIM1, TIM8)

The advanced-control timers (TIM1, TIM8) can be seen as three-phase PWM generators multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as 16-bit PWM generators, they have full modulation capability (0-100%).

The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 and TIM8 support independent DMA request generation.

#### 3.22.2 General-purpose timers (TIMx)

There are ten synchronizable general-purpose timers embedded in the STM32F74xxx devices (see *Table 6* for differences).

#### TIM2, TIM3, TIM4, TIM5

The STM32F750x8 include 4 full-featured general-purpose timers: TIM2, TIM5, TIM3, and TIM4. The TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. The TIM3 and TIM4 timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input capture/output compare/PWMs on the largest packages.

The TIM2, TIM3, TIM4, TIM5 general-purpose timers can work together, or with the other general-purpose timers and the advanced-control timers TIM1 and TIM8 via the Timer Link feature for synchronization or event chaining.

Any of these general-purpose timers can be used to generate PWM outputs.

TIM2, TIM3, TIM4, TIM5 all have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors.

#### TIM9, TIM10, TIM11, TIM12, TIM13, and TIM14

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10, TIM11, TIM13, and TIM14 feature one independent channel, whereas TIM9 and TIM12 have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4, TIM5 full-featured general-purpose timers. They can also be used as simple time bases.



DS12535 Rev 1 35/199

#### 3.22.3 Basic timers TIM6 and TIM7

These timers are mainly used for DAC trigger and waveform generation. They can also be used as a generic 16-bit time base.

TIM6 and TIM7 support independent DMA request generation.

#### 3.22.4 Low-power timer (LPTIM1)

The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous / one-shot mode
- Selectable software / hardware input trigger
- Selectable clock source:
- Internal clock source: LSE, LSI, HSI or APB clock
- External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application)
- Programmable digital glitch filter
- Encoder mode

#### 3.22.5 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

#### 3.22.6 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.22.7 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features:

- A 24-bit downcounter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.



## 3.23 Inter-integrated circuit interface (I<sup>2</sup>C)

The devices embed 4 I2C. Refer to *Table 7: I2C implementation* for the features implementation.

The I<sup>2</sup>C bus interface handles communication between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing.

### The I2C peripheral supports:

- I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility:
  - Slave and master modes, multimaster capability
  - Standard-mode (Sm), with a bitrate up to 100 kbit/s
  - Fast-mode (Fm), with a bitrate up to 400 kbit/s
  - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
  - Programmable setup and hold times
  - Optional clock stretching
- System Management Bus (SMBus) specification rev 2.0 compatibility:
  - Hardware PEC (Packet Error Checking) generation and verification with ACK control
  - Address resolution protocol (ARP) support
  - SMBus alert
- Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming.
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

**Table 7. I2C implementation** 

| I2C features <sup>(1)</sup>                   | I2C1 | I2C2 | I2C3 | I2C4 |
|-----------------------------------------------|------|------|------|------|
| Standard-mode (up to 100 kbit/s)              | Χ    | X    | X    | X    |
| Fast-mode (up to 400 kbit/s)                  | Х    | Х    | Х    | Х    |
| Programmable analog and digital noise filters | X    | Х    | Х    | Х    |
| SMBus/PMBus hardware support                  | Х    | Х    | Х    | Х    |
| Independent clock                             | Х    | Х    | Х    | Х    |

1. X: supported

DS12535 Rev 1 37/199

Functional overview STM32F750x8

## 3.24 Universal synchronous/asynchronous receiver transmitters (USART)

The devices embed USART. Refer to *Table 8: USART implementation* for the features implementation.

The universal synchronous asynchronous receiver transmitter (USART) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format.

The USART peripheral supports:

- Full-duplex asynchronous communications
- Configurable oversampling method by 16 or 8 to give flexibility between speed and clock tolerance
- Dual clock domain allowing convenient baud rate programming independent from the PCLK reprogramming
- A common programmable transmit and receive baud rate of up to 27 Mbit/s when USART clock source is system clock frequency (Max is 216 MHz) and oversampling by 8 is used.
- Auto baud rate detection
- Programmable data word length (7 or 8 or 9 bits) word length
- Programmable data order with MSB-first or LSB-first shifting
- Programmable parity (odd, even, no parity)
- Configurable stop bits (1 or 1.5 or 2 stop bits)
- Synchronous mode and clock output for synchronous communications
- Single-wire half-duplex communications
- Separate signal polarity control for transmission and reception
- Swappable Tx/Rx pin configuration
- Hardware flow control for modem and RS-485 transceiver
- Multiprocessor communications
- LIN master synchronous break send capability and LIN slave break detection capability
- IrDA SIR encoder decoder supporting 3/16 bit duration for normal mode
- Smartcard mode ( T=0 and T=1 asynchronous protocols for Smartcards as defined in the ISO/IEC 7816-3 standard )
- Support for Modbus communication

The table below summarizes the implementation of all U(S)ARTs instances

**Table 8. USART implementation** 

| features <sup>(1)</sup>            | USART1/2/3/6 | UART4/5/7/8 |
|------------------------------------|--------------|-------------|
| Data Length                        | 7, 8 and     | l 9 bits    |
| Hardware flow control for modem    | Х            | Х           |
| Continuous communication using DMA | Х            | Х           |
| Multiprocessor communication       | Х            | Х           |
| Synchronous mode                   | X            | -           |



| features <sup>(1)</sup>               | USART1/2/3/6 | UART4/5/7/8 |
|---------------------------------------|--------------|-------------|
| Smartcard mode                        | Х            | -           |
| Single-wire half-duplex communication | Х            | Х           |
| IrDA SIR ENDEC block                  | Х            | Х           |
| LIN mode                              | Х            | Х           |
| Dual clock domain                     | Х            | Х           |
| Receiver timeout interrupt            | Х            | Х           |
| Modbus communication                  | Х            | Х           |
| Auto baud rate detection              | Х            | Х           |
| Driver Enable                         | X            | Х           |

Table 8. USART implementation (continued)

# 3.25 Serial peripheral interface (SPI)/inter- integrated sound interfaces (I2S)

The devices feature up to six SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1, SPI4, SPI5, and SPI6 can communicate at up to 50 Mbits/s, SPI2 and SPI3 can communicate at up to 25 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable from 4 to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation. All SPIs can be served by the DMA controller.

Three standard I<sup>2</sup>S interfaces (multiplexed with SPI1, SPI2 and SPI3) are available. They can be operated in master or slave mode, in simplex communication modes, and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All I2Sx can be served by the DMA controller.

## 3.26 Serial audio interface (SAI)

The devices embed two serial audio interfaces.

The serial audio interface is based on two independent audio subblocks which can operate as transmitter or receiver with their FIFO. Many audio protocols are supported by each block: I2S standards, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF output, supporting audio sampling frequencies from 8 kHz up to 192 kHz. Both subblocks can be configured in master or in slave mode.

In master mode, the master clock can be output to the external DAC/CODEC at 256 times of the sampling frequency.

The two sub-blocks can be configured in synchronous mode when full-duplex mode is required.



DS12535 Rev 1 39/199

<sup>1.</sup> X: supported.

Functional overview STM32F750x8

SAI1 and SAI2 can be served by the DMA controller

### 3.27 SPDIFRX Receiver Interface (SPDIFRX)

The SPDIFRX peripheral, is designed to receive an S/PDIF flow compliant with IEC-60958 and IEC-61937. These standards support simple stereo streams up to high sample rate, and compressed multi-channel surround sound, such as those defined by Dolby or DTS (up to 5.1).

The main features of the SPDIFRX are the following:

- Up to 4 inputs available
- Automatic symbol rate detection
- Maximum symbol rate: 12.288 MHz
- Stereo stream from 32 to 192 kHz supported
- Supports Audio IEC-60958 and IEC-61937, consumer applications
- · Parity bit management
- Communication using DMA for audio samples
- Communication using DMA for control and user channel information
- Interrupt capabilities

The SPDIFRX receiver provides all the necessary features to detect the symbol rate, and decode the incoming data stream. The user can select the wanted SPDIF input, and when a valid signal will be available, the SPDIFRX will re-sample the incoming signal, decode the manchester stream, recognize frames, sub-frames and blocks elements. It delivers to the CPU decoded data, and associated status flags.

The SPDIFRX also offers a signal named spdif\_frame\_sync, which toggles at the S/PDIF sub-frame rate that will be used to compute the exact sample rate for clock drift algorithms.

### 3.28 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S and SAI applications. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance, while using USB peripherals.

The PLLI2S configuration can be modified to manage an I<sup>2</sup>S/SAI sample rate change without disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz.

In addition to the audio PLL, a master clock input pin can be used to synchronize the  $I^2S/SAI$  flow with an external PLL (or Codec output).



### 3.29 Audio and LCD PLL(PLLSAI)

An additional PLL dedicated to audio and LCD-TFT is used for SAI1 peripheral in case the PLLI2S is programmed to achieve another audio sampling frequency (49.152 MHz or 11.2896 MHz) and the audio application requires both sampling frequencies simultaneously.

The PLLSAI is also used to generate the LCD-TFT clock.

### 3.30 SD/SDIO/MMC card host interface (SDMMC)

An SDMMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.

The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory card specification version 2.0.

The SDMMC card specification version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDMMC/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

The SDMMC can be served by the DMA controller

# 3.31 Ethernet MAC interface with dedicated DMA and IEEE 1588 support

The devices provide an IEEE-802.3-2002-compliant media access controller (MAC) for ethernet LAN communications through an industry-standard medium-independent interface (MII) or a reduced medium-independent interface (RMII). The microcontroller requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to the device MII port using 17 signals for MII or 9 signals for RMII, and can be clocked using the 25 MHz (MII) from the microcontroller.

The devices include the following features:

- Support of 10 and 100 Mbit/s rates
- Dedicated DMA controller allowing high-speed transfers between the dedicated SRAM and the descriptors
- Tagged MAC frame support (VLAN support)
- Half-duplex (CSMA/CD) and full-duplex operation
- MAC control sublayer (control frames) support
- 32-bit CRC generation and removal
- Several address filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 2 Kbytes.
- Supports hardware PTP (precision time protocol) in accordance with IEEE 1588 2008 (PTP V2) with the time stamp comparator connected to the TIM2 input
- Triggers interrupt when system time becomes greater than target time



DS12535 Rev 1 41/199

Functional overview STM32F750x8

### 3.32 Controller area network (bxCAN)

The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1 Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 bytes of SRAM are allocated for each CAN.

### 3.33 Universal serial bus on-the-go full-speed (OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1.28 Kbytes with dynamic FIFO sizing
- Support of the session request protocol (SRP) and host negotiation protocol (HNP)
- 1 bidirectional control endpoint + 5 IN endpoints + 5 OUT endpoints
- 12 host channels with periodic OUT support
- Software configurable to OTG1.3 and OTG2.0 modes of operation
- USB 2.0 LPM (Link Power Management) support
- Internal FS OTG PHY support
- HNP/SNP/IP inside (no need for any external resistor)

For OTG/Host modes, a power switch is needed in case bus-powered devices are connected

## 3.34 Universal serial bus on-the-go high-speed (OTG\_HS)

The devices embed a USB OTG high-speed (up to 480 Mb/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 MB/s) and features a UTMI low-pin interface (ULPI) for high-speed operation (480 MB/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.



The major features are:

- Combined Rx and Tx FIFO size of 4 Kbytes with dynamic FIFO sizing
- Support of the session request protocol (SRP) and host negotiation protocol (HNP)
- 8 bidirectional endpoints
- 16 host channels with periodic OUT support
- Software configurable to OTG1.3 and OTG2.0 modes of operation
- USB 2.0 LPM (Link Power Management) support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected

# 3.35 High-definition multimedia interface (HDMI) - consumer electronics control (CEC)

The devices embed a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard).

This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI-CEC controller to wakeup the MCU from Stop mode on data reception.

## 3.36 Digital camera interface (DCMI)

The devices embed a camera interface that can connect with camera modules and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The camera interface can sustain a data transfer rate up to 54 Mbyte/s at 54 MHz. It features:

- Programmable polarity for the input pixel clock and synchronization signals
- Parallel data communication can be 8-, 10-, 12- or 14-bit
- Supports 8-bit progressive video monochrome or raw bayer format, YCbCr 4:2:2 progressive video, RGB 565 progressive video or compressed data (like JPEG)
- Supports continuous mode or snapshot (a single frame) mode
- Capability to automatically crop the image

## 3.37 Cryptographic acceleration

The devices embed a cryptographic accelerator. This cryptographic accelerator provides a set of hardware acceleration for the advanced cryptographic algorithms usually needed to

57

DS12535 Rev 1 43/199

Functional overview STM32F750x8

provide confidentiality, authentication, data integrity and non repudiation when exchanging messages with a peer.

These algorithms consists of:

**Encryption/Decryption** 

- DES/TDES (data encryption standard/triple data encryption standard): ECB (electronic codebook) and CBC (cipher block chaining) chaining algorithms, 64-, 128- or 192-bit key
- AES (advanced encryption standard): ECB, CBC, GCM, CCM, and CTR (counter mode) chaining algorithms, 128, 192 or 256-bit key

#### Universal hash

- SHA-1 and SHA-2 (secure hash algorithms)
- MD5
- HMAC

The cryptographic accelerator supports DMA request generation.

### 3.38 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

### 3.39 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 108 MHz.

## 3.40 Analog-to-digital converters (ADCs)

Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.



### 3.41 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the same input channel as  $V_{BAT}$ , ADC1\_IN18, which is used to convert the sensor output voltage into a digital value. When the temperature sensor and  $V_{BAT}$  conversion are enabled at the same time, only  $V_{BAT}$  conversion is performed.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

### 3.42 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 12-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>RFF+</sub>

Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.

## 3.43 Serial wire JTAG debug port (SWJ-DP)

The Arm SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

### 3.44 Embedded Trace Macrocell™

The Arm Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F74xxx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or



DS12535 Rev 1 45/199

Functional overview STM32F750x8

any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.

## 4 Pinouts and pin description



Figure 11. STM32F750V8 LQFP100 pinout

2. The above figure shows the package top view.



DS12535 Rev 1 47/199

ai18496c

V<sub>DD</sub> V<sub>SS</sub> 108 107 PE 4 ☐ 3 106 VCAP\_2 105 PA 13 104 PA 12 103 PA 11 PC13 □ PA 10 102 PC14 E 8 PC15 E 9 101 PA 9 □ PA 8 100 PF0 ☐ 10 99 | PC9 98 PC8 97 PC7 PF3 🗖 13 96 PC6 95 V<sub>DDUSB</sub> PF4 🗖 14 94 V<sub>SS</sub> 93 PG8 92 | PG7 91 | PG6 PF7 | 19 PF8 | 20 LQFP144 90 PG5 89 □ PG4 PF9 21 PF10 22 88 | PG3 87 H PG2 86 PD15 85 PD14 84 F <sub>VDD</sub> 83 V<sub>SS</sub> 82 PD13 81 PD12 PC3 29 80 PD11 79 PD10 V<sub>DD</sub> 30 V<sub>SSA</sub> 31 V<sub>REF+</sub> 32 V<sub>DDA</sub> 33 PA 0 34 PA 1 35 PA 2 36 78 | PD9 77 □PD8 76 PB 15 75 □PB 14 74 PB 13 73 PB 12 

Figure 12. STM32F750Z8 LQFP144 pinout

1. The above figure shows the package top view.



Figure 13. STM32F750N8 TFBGA216 ballout

| PF10   PF9   PF8   PC3   BYPA\$\$ VSS   VDD   VD |   | 1     | 2   | 3     | 4    | 5     | 6     | 7    | 8      | 9      | 10   | 11                   | 12   | 13   | 14   | 15   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-----|-------|------|-------|-------|------|--------|--------|------|----------------------|------|------|------|------|
| VBAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Α | PE4   | PE3 | (PE2) | PG14 | PE1   | PE0   | PB8  | PB5    | PB4    | PB3  | PD7                  | PC12 | PA15 | PA14 | PA13 |
| PC13   PF0   P15   P17   P110   P16   PK4   PK3   PC9   PJ15   PD4   PD2   PP115   P11   PA10     PC14   PF1   P112   P19   PDR   BOOTD   VDD   VDD   VDD   VDD   VDD   VDD   PP113   PP114   P10   PA9     PC15   VSS   P111   VDD   VDD   VSS   VSS   VSS   VSS   VSS   VDD   PK1   PK2   PC9   PA8     PH0   PF2   P113   P115   VDD   VSS   VSS   VSS   VSS   VDD   PK1   PK2   PC9   PA8     PH0   PF2   P113   P115   VDD   VSS   VSS   VSS   VSS   VDD   PJ11   PK0   PC8   PC7     PH1   PF3   P114   PH4   VDD   VSS   VSS   VSS   VSS   VDD   PJ8   PJ10   PG8   PC6     WRST   PF4   PH5   PH3   VDD   VSS   VSS   VSS   VSS   VSS   VSS   VDD   PJ7   PJ9   PG7   PG6     PF7   PF6   PF5   PH2   VDD   VSS   PD11   PS12   PD9   PD8     VSSA   PC0   PC1   PC2   PB2   PF12   PG1   PF15   PJ4   PD12   PD13   PG3   PG2   PJ5   PH12     VREF   PA1   PA0   PA4   PC4   PF13   PG0   PJ3   PE8   PD11   PG5   PG4   PH7   PH9   PH11     VREF   PA2   PA6   PA5   PC5   PF14   PJ2   PF11   PE9   PE11   PE14   PB10   PH6   PH6   PH10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | В | PE5   | PE6 | PG13  | PB9  | (РВ7) | РВ6   | PG15 | PG11   | (PJ13) | PJ12 | PD6                  | PD0  | PC11 | PC10 | PA12 |
| PC14  PF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2 | VBAT  | PI8 | PI4   | PK7  | PK6   | PK5   | PG12 | (PG10) | PJ14   | PD5  | PD3                  | PD1  | PI3  | PI2  | PA11 |
| PC15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ) | PC13  | PF0 | PI5   | PI7  | PI10  | PI6   | PK4  | PK3    | PG9    | PJ15 | PD4                  | PD2  | PH15 | PI1  | PA10 |
| PHO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   | PC14  | PF1 | PI12  | PI9  |       | ВООТО | VDD  | VDD    | VDD    | VDD  | (CAP_2               | PH13 | PH14 | PIO  | PA9  |
| PH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   | PC15  | vss | PI11  | VDD  | VDD   | vss   | VSS  | vss    | vss    | vss  | VDD                  | PK1  | PK2  | PC9  | PA8  |
| NRST   PF4   PH5   PH3   VDD   VSS   VSS   VSS   VDD   PJ7   PJ9   PG7   PG6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   | PH0   | PF2 | PI13  | PI15 | VDD   | vss   |      |        |        | vss  | VDDUSB               | PJ11 | РК0  | PC8  | PC7  |
| PF7         PF6         PF5         PH2         VDD         VSS         VSS         VSS         VDD         PJ6         PD15         PB13         PD10           PF10         PF9         PF8         PC3         BYPA\$S         VSS         VDD         VDD         VDD         VDD         VDD         PD14         PB12         PD9         PD8           VSSA         PC0         PC1         PC2         PB2         PF12         PG1         PF15         PJ4         PD12         PD13         PG3         PG2         PJ5         PH12           VREF         PA1         PA0         PA4         PC4         PF13         PG0         PJ3         PE8         PD11         PG5         PG4         PH7         PH9         PH11           VREF         PA2         PA6         PA5         PC5         PF14         PJ2         PF11         PE9         PE11         PE14         PB10         PH6         PH8         PH10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | PH1   | PF3 | PI14  | PH4  | VDD   | vss   |      |        |        | vss  | $\boxed{\text{VDD}}$ | PJ8  | PJ10 | PG8  | PC6  |
| PF10   PF9   PF8   PC3   BYPA\$S   VSS   VDD     |   | NRST  | PF4 | PH5   | PH3  | VDD   | vss   |      |        |        | vss  | $\boxed{\text{VDD}}$ | PJ7  | PJ9  | PG7  | PG6  |
| PF10   PF9   PF8   PC3   REG   VSS   VDD   |   | PF7   | PF6 | PF5   | PH2  | VDD   | vss   | vss  | vss    | vss    | vss  | $\boxed{VDD}$        | PJ6  | PD15 | PB13 | PD10 |
| (REF)         PA1         PA0         PA4         PC4         (PF13)         PG0         (PJ3)         PE8         (PD11)         PG5         (PG4)         (PH7)         (PH9)         (PH11)           (REF)         (PA2)         (PA6)         (PA5)         (PC5)         (PF14)         (PJ2)         (PF11)         (PE9)         (PE11)         (PE14)         (PB10)         (PH6)         (PH8)         (PH10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | PF10  | PF9 | PF8   | PC3  |       | SVSS  | VDD  | VDD    | VDD    | VDD  | (CAP)1               | PD14 | PB12 | PD9  | PD8  |
| (REF)         PA2         PA6         PA5         PC5         PF14         PJ2         PF11         PE9         PE11         PE14         PB10         PH6         PH8         PH10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   | VSSA  | PC0 | PC1   | PC2  | PB2   | PF12  | PG1  | PF15   | PJ4    | PD12 | PD13                 | PG3  | PG2  | PJ5  | PH12 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   | VREF- | PA1 | PA0   | PA4  | PC4   | PF13  | PG0  | PJ3    | PE8    | PD11 | PG5                  | PG4  | PH7  | PH9  | PH11 |
| (VDDA)         (PA3)         (PA7)         (PB1)         (PB0)         (PJ0)         (PJ1)         (PE10)         (PE12)         (PE15)         (PE13)         (PB14)         (PB15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   | VREF+ | PA2 | PA6   | PA5  | PC5   | PF14  | PJ2  | PF11   | PE9    | PE11 | PE14                 | PB10 | PH6  | PH8  | PH10 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2 | VDDA  | PA3 | PA7   | PB1  | PB0   | PJ0   | PJ1  | PE7    | PE10   | PE12 | PE15                 | PE13 | PB11 | PB14 | PB15 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |       |     |       |      |       |       |      |        |        |      |                      |      |      |      |      |

1. The above figure shows the package top view.

47/

DS12535 Rev 1

49/199

Table 9. Legend/abbreviations used in the pinout table

| Name                                                                                  | Abbreviation                                      | Definition                                                                                         |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin name                                                                              |                                                   | specified in brackets below the pin name, the pin function during and after as the actual pin name |  |  |  |  |  |  |
|                                                                                       | S                                                 | Supply pin                                                                                         |  |  |  |  |  |  |
| Pin type                                                                              | I                                                 | Input only pin                                                                                     |  |  |  |  |  |  |
|                                                                                       | I/O                                               | Input / output pin                                                                                 |  |  |  |  |  |  |
|                                                                                       | FT                                                | 5 V tolerant I/O                                                                                   |  |  |  |  |  |  |
| I/O structure                                                                         | TTa                                               | 3.3 V tolerant I/O directly connected to ADC                                                       |  |  |  |  |  |  |
| "O structure                                                                          | В                                                 | Dedicated BOOT pin                                                                                 |  |  |  |  |  |  |
|                                                                                       | RST                                               | Bidirectional reset pin with weak pull-up resistor                                                 |  |  |  |  |  |  |
| Notes                                                                                 | Unless otherwise                                  | specified by a note, all I/Os are set as floating inputs during and after reset                    |  |  |  |  |  |  |
| Alternate functions                                                                   | Leunctions selected through (FPIC)x AER registers |                                                                                                    |  |  |  |  |  |  |
| Additional functions Functions directly selected/enabled through peripheral registers |                                                   |                                                                                                    |  |  |  |  |  |  |

Table 10. STM32F750x8 pin and ball definition

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                         |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                     | Additional<br>functions |
| 1       | 1       | A3       | PE2                                                  | I/O      | FT            | -     | TRACECLK, SPI4_SCK, SAI1_MCLK_A,<br>QUADSPI_BK1_IO2, ETH_MII_TXD3,<br>FMC_A23, EVENTOUT | -                       |
| 2       | 2       | A2       | PE3                                                  | I/O      | FT            | -     | TRACED0, SAI1_SD_B, FMC_A19,<br>EVENTOUT                                                | -                       |
| 3       | 3       | A1       | PE4                                                  | I/O      | FT            | -     | TRACED1, SPI4_NSS, SAI1_FS_A,<br>FMC_A20, DCMI_D4, LCD_B0,<br>EVENTOUT                  | -                       |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |            |                                                                                                              |                                        |
|---------|---------|----------|------------------------------------------------------|----------|---------------|------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes      | Alternate functions                                                                                          | Additional<br>functions                |
| 4       | 4       | B1       | PE5                                                  | I/O      | FT            | 1          | TRACED2, TIM9_CH1, SPI4_MISO,<br>SAI1_SCK_A, FMC_A21, DCMI_D6,<br>LCD_G0, EVENTOUT                           | -                                      |
| 5       | 5       | B2       | PE6                                                  | I/O      | FT            | 1          | TRACED3, TIM1_BKIN2, TIM9_CH2,<br>SPI4_MOSI, SAI1_SD_A, SAI2_MCK_B,<br>FMC_A22, DCMI_D7, LCD_G1,<br>EVENTOUT | -                                      |
| -       | -       | G6       | VSS                                                  | S        | -             | -          | -                                                                                                            | -                                      |
| -       | -       | F5       | VDD                                                  | S        | -             | -          | -                                                                                                            | -                                      |
| 6       | 6       | C1       | VBAT                                                 | S        | -             | -          | -                                                                                                            | -                                      |
| -       | -       | C2       | PI8                                                  | I/O      | FT            | (2)<br>(3) | EVENTOUT                                                                                                     | RTC_TAMP2/<br>RTC_TS,WKUP5             |
| 7       | 7       | D1       | PC13                                                 | I/O      | FT            | (2)        | EVENTOUT                                                                                                     | RTC_TAMP1/<br>RTC_TS/RTC_OUT<br>,WKUP4 |
| 8       | 8       | E1       | PC14-<br>OSC32_IN(PC14)                              | I/O      | FT            | (2)<br>(3) | EVENTOUT                                                                                                     | OSC32_IN                               |
| 9       | 9       | F1       | PC15-<br>OSC32_OUT(PC<br>15)                         | I/O      | FT            | (2)        | EVENTOUT                                                                                                     | OSC32_OUT                              |
| -       | -       | G5       | VDD                                                  | S        | -             | -          | -                                                                                                            | -                                      |
| -       | -       | E4       | PI9                                                  | I/O      | FT            | -          | CAN1_RX, FMC_D30, LCD_VSYNC,<br>EVENTOUT                                                                     | -                                      |
| -       | -       | D5       | PI10                                                 | I/O      | FT            | 1          | ETH_MII_RX_ER, FMC_D31,<br>LCD_HSYNC, EVENTOUT                                                               | -                                      |
| -       | -       | F3       | PI11                                                 | I/O      | FT            | -          | OTG_HS_ULPI_DIR, EVENTOUT                                                                                    | WKUP6                                  |
| -       | -       | F2       | VSS                                                  | S        | -             | -          | -                                                                                                            | -                                      |
| -       | -       | F4       | VDD                                                  | S        | -             | -          | -                                                                                                            | -                                      |
| -       | 10      | D2       | PF0                                                  | I/O      | FT            | -          | I2C2_SDA, FMC_A0, EVENTOUT                                                                                   | -                                      |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                              |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                          | Additional<br>functions |
| -       | 11      | E2       | PF1                                                  | I/O      | FT            | -     | I2C2_SCL, FMC_A1, EVENTOUT                                                   | -                       |
| -       | 12      | G2       | PF2                                                  | I/O      | FT            | -     | I2C2_SMBA, FMC_A2, EVENTOUT                                                  | -                       |
| -       | -       | E3       | PI12                                                 | I/O      | FT            | -     | LCD_HSYNC, EVENTOUT                                                          | -                       |
| -       | -       | G3       | PI13                                                 | I/O      | FT            | -     | LCD_VSYNC, EVENTOUT                                                          | -                       |
| -       | 1       | Н3       | PI14                                                 | I/O      | FT            | -     | LCD_CLK, EVENTOUT                                                            | -                       |
| -       | 13      | H2       | PF3                                                  | I/O      | FT            | -     | FMC_A3, EVENTOUT                                                             | ADC3_IN9                |
| -       | 14      | J2       | PF4                                                  | I/O      | FT            | -     | FMC_A4, EVENTOUT                                                             | ADC3_IN14               |
| -       | 15      | K3       | PF5                                                  | I/O      | FT            | -     | FMC_A5, EVENTOUT                                                             | ADC3_IN15               |
| 10      | 16      | H6       | VSS                                                  | S        | -             | -     | -                                                                            | -                       |
| 11      | 17      | H5       | VDD                                                  | S        | -             | -     | -                                                                            | -                       |
| -       | 18      | K2       | PF6                                                  | I/O      | FT            | -     | TIM10_CH1, SPI5_NSS, SAI1_SD_B,<br>UART7_Rx, QUADSPI_BK1_IO3,<br>EVENTOUT    | ADC3_IN4                |
| -       | 19      | K1       | PF7                                                  | I/O      | FT            | -     | TIM11_CH1, SPI5_SCK, SAI1_MCLK_B,<br>UART7_Tx, QUADSPI_BK1_IO2,<br>EVENTOUT  | ADC3_IN5                |
| -       | 20      | L3       | PF8                                                  | I/O      | FT            | _     | SPI5_MISO, SAI1_SCK_B, UART7_RTS,<br>TIM13_CH1, QUADSPI_BK1_IO0,<br>EVENTOUT | ADC3_IN6                |
| -       | 21      | L2       | PF9                                                  | I/O      | FT            | -     | SPI5_MOSI, SAI1_FS_B, UART7_CTS,<br>TIM14_CH1, QUADSPI_BK1_IO1,<br>EVENTOUT  | ADC3_IN7                |
| -       | 22      | L1       | PF10                                                 | I/O      | FT            | -     | DCMI_D11, LCD_DE, EVENTOUT                                                   | ADC3_IN8                |
| 12      | 23      | G1       | PH0-<br>OSC_IN(PH0)                                  | I/O      | FT            | -     | EVENTOUT                                                                     | OSC_IN <sup>(4)</sup>   |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                               |                                     |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------|-------------------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                           | Additional<br>functions             |
| 13      | 24      | H1       | PH1-<br>OSC_OUT(PH1)                                 | I/O      | FT            | -     | EVENTOUT                                                                                      | OSC_OUT <sup>(4)</sup>              |
| 14      | 25      | J1       | NRST                                                 | I/O      | RS<br>T       | -     | -                                                                                             | -                                   |
| 15      | 26      | M2       | PC0                                                  | I/O      | FT            | (4)   | SAI2_FS_B, OTG_HS_ULPI_STP,<br>FMC_SDNWE, LCD_R5, EVENTOUT                                    | ADC123_IN10                         |
| 16      | 27      | М3       | PC1                                                  | I/O      | FT            | (4)   | TRACED0, SPI2_MOSI/I2S2_SD,<br>SAI1_SD_A, ETH_MDC, EVENTOUT                                   | ADC123_IN11,<br>RTC_TAMP3,<br>WKUP3 |
| 17      | 28      | M4       | PC2                                                  | I/O      | FT            | (4)   | SPI2_MISO, OTG_HS_ULPI_DIR,<br>ETH_MII_TXD2, FMC_SDNE0,<br>EVENTOUT                           | ADC123_IN12                         |
| 18      | 29      | L4       | PC3                                                  | I/O      | FT            | (4)   | SPI2_MOSI/I2S2_SD, OTG_HS_ULPI_NXT, ETH_MII_TX_CLK, FMC_SDCKE0, EVENTOUT                      | ADC123_IN13                         |
| -       | 30      | J5       | VDD                                                  | S        | -             | -     | -                                                                                             | -                                   |
| -       | -       | J6       | VSS                                                  | S        | -             | -     | -                                                                                             | -                                   |
| 19      | 31      | M1       | VSSA                                                 | S        | -             | -     | -                                                                                             | -                                   |
| -       | -       | N1       | VREF-                                                | S        | -             | -     | -                                                                                             | -                                   |
| 20      | 32      | P1       | VREF+                                                | S        | _             | -     | -                                                                                             | -                                   |
| 21      | 33      | R1       | VDDA                                                 | S        | _             | -     | -                                                                                             | -                                   |
| 22      | 34      | N3       | PA0-WKUP(PA0)                                        | I/O      | FT            | (5)   | TIM2_CH1/TIM2_ETR, TIM5_CH1, TIM8_ETR, USART2_CTS, UART4_TX, SAI2_SD_B, ETH_MII_CRS, EVENTOUT | ADC123_IN0,<br>WKUP1 <sup>(4)</sup> |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                                                                       |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                                                   | Additional<br>functions |
| 23      | 35      | N2       | PA1                                                  | I/O      | FT            | (4)   | TIM2_CH2, TIM5_CH2, USART2_RTS,<br>UART4_RX, QUADSPI_BK1_IO3,<br>SAI2_MCK_B,<br>ETH_MII_RX_CLK/ETH_RMII_REF_CLK<br>, LCD_R2, EVENTOUT | ADC123_IN1              |
| 24      | 36      | P2       | PA2                                                  | I/O      | FT            | (4)   | TIM2_CH3, TIM5_CH3, TIM9_CH1,<br>USART2_TX, SAI2_SCK_B, ETH_MDIO,<br>LCD_R1, EVENTOUT                                                 | ADC123_IN2,<br>WKUP2    |
| -       | -       | K4       | PH2                                                  | I/O      | FT            |       | LPTIM1_IN2, QUADSPI_BK2_IO0,<br>SAI2_SCK_B, ETH_MII_CRS,<br>FMC_SDCKE0, LCD_R0, EVENTOUT                                              | -                       |
| -       | -       | J4       | PH3                                                  | I/O      | FT            | 1     | QUADSPI_BK2_IO1, SAI2_MCK_B,<br>ETH_MII_COL, FMC_SDNE0, LCD_R1,<br>EVENTOUT                                                           | -                       |
| -       | 1       | H4       | PH4                                                  | I/O      | FT            | 1     | I2C2_SCL, OTG_HS_ULPI_NXT,<br>EVENTOUT                                                                                                | -                       |
| -       | -       | J3       | PH5                                                  | I/O      | FT            | -     | I2C2_SDA, SPI5_NSS, FMC_SDNWE,<br>EVENTOUT                                                                                            | -                       |
| 25      | 37      | R2       | PA3                                                  | I/O      | FT            | (4)   | TIM2_CH4, TIM5_CH4, TIM9_CH2,<br>USART2_RX, OTG_HS_ULPI_D0,<br>ETH_MII_COL, LCD_B5, EVENTOUT                                          | ADC123_IN3              |
| 26      | 38      | K6       | VSS                                                  | S        | -             | -     | -                                                                                                                                     | -                       |
| -       | 1       | L5       | BYPASS_REG                                           | Ι        | FT            | 1     | -                                                                                                                                     | -                       |
| 27      | 39      | K5       | VDD                                                  | S        | -             | 1     | -                                                                                                                                     | -                       |
| 28      | 40      | N4       | PA4                                                  | I/O      | ТТа           | (4)   | SPI1_NSS/I2S1_WS, SPI3_NSS/I2S3_WS, USART2_CK, OTG_HS_SOF, DCMI_HSYNC, LCD_VSYNC, EVENTOUT                                            | ADC12_IN4,<br>DAC_OUT1  |
| 29      | 41      | P4       | PA5                                                  | I/O      | ТТа           | (4)   | TIM2_CH1/TIM2_ETR, TIM8_CH1N, SPI1_SCK/I2S1_CK, OTG_HS_ULPI_CK, LCD_R4, EVENTOUT                                                      | ADC12_IN5,<br>DAC_OUT2  |
| 30      | 42      | P3       | PA6                                                  | I/O      | FT            | (4)   | TIM1_BKIN, TIM3_CH1, TIM8_BKIN,<br>SPI1_MISO, TIM13_CH1,<br>DCMI_PIXCLK, LCD_G2, EVENTOUT                                             | ADC12_IN6               |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                                                           |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                                       | Additional<br>functions |
| 31      | 43      | R3       | PA7                                                  | I/O      | FT            | (4)   | TIM1_CH1N, TIM3_CH2, TIM8_CH1N,<br>SPI1_MOSI/I2S1_SD, TIM14_CH1,<br>ETH_MII_RX_DV/ETH_RMII_CRS_DV,<br>FMC_SDNWE, EVENTOUT | ADC12_IN7               |
| 32      | 44      | N5       | PC4                                                  | I/O      | FT            | (4)   | I2S1_MCK, SPDIFRX_IN2,<br>ETH_MII_RXD0/ETH_RMII_RXD0,<br>FMC_SDNE0, EVENTOUT                                              | ADC12_IN14              |
| 33      | 45      | P5       | PC5                                                  | I/O      | FT            | (4)   | SPDIFRX_IN3, ETH_MII_RXD1/ETH_RMII_RXD1, FMC_SDCKE0, EVENTOUT                                                             | ADC12_IN15              |
| -       | -       | L7       | VDD                                                  | S        | -             | -     | -                                                                                                                         | -                       |
| -       | -       | L6       | VSS                                                  | S        | -             | -     | -                                                                                                                         | -                       |
| 34      | 46      | R5       | PB0                                                  | I/O      | FT            | (4)   | TIM1_CH2N, TIM3_CH3, TIM8_CH2N, UART4_CTS, LCD_R3, OTG_HS_ULPI_D1, ETH_MII_RXD2, EVENTOUT                                 | ADC12_IN8               |
| 35      | 47      | R4       | PB1                                                  | I/O      | FT            | (4)   | TIM1_CH3N, TIM3_CH4, TIM8_CH3N,<br>LCD_R6, OTG_HS_ULPI_D2,<br>ETH_MII_RXD3, EVENTOUT                                      | ADC12_IN9               |
| 36      | 48      | M5       | PB2                                                  | I/O      | FT            | -     | SAI1_SD_A, SPI3_MOSI/I2S3_SD,<br>QUADSPI_CLK, EVENTOUT                                                                    | -                       |
| -       | ı       | G4       | PI15                                                 | I/O      | FT            | -     | LCD_R0, EVENTOUT                                                                                                          | 1                       |
| -       | 1       | R6       | PJ0                                                  | I/O      | FT            | -     | LCD_R1, EVENTOUT                                                                                                          | -                       |
| -       | 1       | R7       | PJ1                                                  | I/O      | FT            | -     | LCD_R2, EVENTOUT                                                                                                          | -                       |
| -       | ı       | P7       | PJ2                                                  | I/O      | FT            | -     | LCD_R3, EVENTOUT                                                                                                          | -                       |
| -       | -       | N8       | PJ3                                                  | I/O      | FT            | -     | LCD_R4, EVENTOUT                                                                                                          | -                       |
| -       | -       | M9       | PJ4                                                  | I/O      | FT            | -     | LCD_R5, EVENTOUT                                                                                                          | -                       |
| 1       | 49      | P8       | PF11                                                 | I/O      | FT            | -     | SPI5_MOSI, SAI2_SD_B,<br>FMC_SDNRAS, DCMI_D12, EVENTOUT                                                                   | <u>-</u>                |
| -       | 50      | M6       | PF12                                                 | I/O      | FT            | -     | FMC_A6, EVENTOUT                                                                                                          | -                       |
| -       | 51      | K7       | VSS                                                  | S        | -             | -     | -                                                                                                                         | -                       |
| -       | 52      | L8       | VDD                                                  | S        | -             | -     | -                                                                                                                         | -                       |
|         | 53      | N6       | PF13                                                 | I/O      | FT            | -     | I2C4_SMBA, FMC_A7, EVENTOUT                                                                                               | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       | pin and ball definition (continued)                                                                       |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                       | Additional<br>functions |
| -       | 54      | P6       | PF14                                                 | I/O      | FT            | -     | I2C4_SCL, FMC_A8, EVENTOUT                                                                                | -                       |
| -       | 55      | M8       | PF15                                                 | I/O      | FT            | ı     | I2C4_SDA, FMC_A9, EVENTOUT                                                                                | -                       |
| -       | 56      | N7       | PG0                                                  | I/O      | FT            | -     | FMC_A10, EVENTOUT                                                                                         | -                       |
| -       | 57      | M7       | PG1                                                  | I/O      | FT            | ı     | FMC_A11, EVENTOUT                                                                                         | -                       |
| 37      | 58      | R8       | PE7                                                  | I/O      | FT            | 1     | TIM1_ETR, UART7_Rx,<br>QUADSPI_BK2_IO0, FMC_D4,<br>EVENTOUT                                               | -                       |
| 38      | 59      | N9       | PE8                                                  | I/O      | FT            | 1     | TIM1_CH1N, UART7_Tx,<br>QUADSPI_BK2_IO1, FMC_D5,<br>EVENTOUT                                              | -                       |
| 39      | 60      | P9       | PE9                                                  | I/O      | FT            | 1     | TIM1_CH1, UART7_RTS,<br>QUADSPI_BK2_IO2, FMC_D6,<br>EVENTOUT                                              | -                       |
| -       | 61      | K8       | VSS                                                  | S        | -             | -     | -                                                                                                         | -                       |
| -       | 62      | L9       | VDD                                                  | S        | -             | ı     | -                                                                                                         | -                       |
| 40      | 63      | R9       | PE10                                                 | I/O      | FT            | 1     | TIM1_CH2N, UART7_CTS,<br>QUADSPI_BK2_IO3, FMC_D7,<br>EVENTOUT                                             | -                       |
| 41      | 64      | P10      | PE11                                                 | I/O      | FT            | -     | TIM1_CH2, SPI4_NSS, SAI2_SD_B, FMC_D8, LCD_G3, EVENTOUT                                                   | -                       |
| 42      | 65      | R10      | PE12                                                 | I/O      | FT            | -     | TIM1_CH3N, SPI4_SCK, SAI2_SCK_B, FMC_D9, LCD_B4, EVENTOUT                                                 | -                       |
| 43      | 66      | R12      | PE13                                                 | I/O      | FT            | ı     | TIM1_CH3, SPI4_MISO, SAI2_FS_B, FMC_D10, LCD_DE, EVENTOUT                                                 | -                       |
| 44      | 67      | P11      | PE14                                                 | I/O      | FT            | -     | TIM1_CH4, SPI4_MOSI, SAI2_MCK_B, FMC_D11, LCD_CLK, EVENTOUT                                               | -                       |
| 45      | 68      | R11      | PE15                                                 | I/O      | FT            | ı     | TIM1_BKIN, FMC_D12, LCD_R7,<br>EVENTOUT                                                                   | -                       |
| 46      | 69      | P12      | PB10                                                 | I/O      | FT            | -     | TIM2_CH3, I2C2_SCL,<br>SPI2_SCK/I2S2_CK, USART3_TX,<br>OTG_HS_ULPI_D3, ETH_MII_RX_ER,<br>LCD_G4, EVENTOUT | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Pin Number |          |                                                      |          |               |                                                                            |                                                                                                                             |                         |
|---------|------------|----------|------------------------------------------------------|----------|---------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144    | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes                                                                      | Alternate functions                                                                                                         | Additional<br>functions |
| 47      | 70         | R13      | PB11                                                 | I/O      | FT            | 1                                                                          | TIM2_CH4, I2C2_SDA, USART3_RX,<br>OTG_HS_ULPI_D4,<br>ETH_MII_TX_EN/ETH_RMII_TX_EN,<br>LCD_G5, EVENTOUT                      | -                       |
| 48      | 71         | L11      | VCAP_1                                               | S        | -             | ı                                                                          | -                                                                                                                           | -                       |
| 49      | ı          | K9       | VSS                                                  | S        | -             | •                                                                          | -                                                                                                                           | -                       |
| 50      | 72         | L10      | VDD                                                  | S        | -             | -                                                                          | -                                                                                                                           | -                       |
| -       | -          | M1<br>4  | PJ5                                                  | I/O      | FT            | -                                                                          | LCD_R6, EVENTOUT                                                                                                            | -                       |
| -       | ı          | P13      | PH6                                                  | I/O      | FT            | I2C2_SMBA, SPI5_SCK, TIM12_CH1, ETH_MII_RXD2, FMC_SDNE1, DCMI_D8, EVENTOUT |                                                                                                                             | -                       |
| -       | -          | N13      | PH7                                                  | I/O      | FT            | -                                                                          | I2C3_SCL, SPI5_MISO, ETH_MII_RXD3, FMC_SDCKE1, DCMI_D9, EVENTOUT                                                            | -                       |
| -       | -          | P14      | PH8                                                  | I/O      | FT            | -                                                                          | I2C3_SDA, FMC_D16, DCMI_HSYNC,<br>LCD_R2, EVENTOUT                                                                          | -                       |
| -       | -          | N14      | PH9                                                  | I/O      | FT            | -                                                                          | I2C3_SMBA, TIM12_CH2, FMC_D17,<br>DCMI_D0, LCD_R3, EVENTOUT                                                                 | -                       |
| -       | -          | P15      | PH10                                                 | I/O      | FT            | -                                                                          | TIM5_CH1, I2C4_SMBA, FMC_D18,<br>DCMI_D1, LCD_R4, EVENTOUT                                                                  | -                       |
| -       | -          | N15      | PH11                                                 | I/O      | FT            | -                                                                          | TIM5_CH2, I2C4_SCL, FMC_D19,<br>DCMI_D2, LCD_R5, EVENTOUT                                                                   | -                       |
| -       | -          | M1<br>5  | PH12                                                 | I/O      | FT            | -                                                                          | TIM5_CH3, I2C4_SDA, FMC_D20,<br>DCMI_D3, LCD_R6, EVENTOUT                                                                   | -                       |
| -       | -          | K10      | VSS                                                  | S        | -             | -                                                                          | -                                                                                                                           | -                       |
| -       |            | K11      | VDD                                                  | S        | _             |                                                                            | -                                                                                                                           | -                       |
| 51      | 73         | L13      | PB12                                                 | I/O      | FT            | -                                                                          | TIM1_BKIN, I2C2_SMBA, SPI2_NSS/I2S2_WS, USART3_CK, CAN2_RX, OTG_HS_ULPI_D5, ETH_MII_TXD0/ETH_RMII_TXD0, OTG_HS_ID, EVENTOUT | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      | 10.00                                                |          |               |       | pin and ball definition (continued)                                                                        |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                        | Additional<br>functions |
| 52      | 74      | K14      | PB13                                                 | I/O      | FT            | ı     | TIM1_CH1N, SPI2_SCK/I2S2_CK, USART3_CTS, CAN2_TX, OTG_HS_ULPI_D6, ETH_MII_TXD1/ETH_RMII_TXD1, EVENTOUT     | OTG_HS_VBUS             |
| 53      | 75      | R14      | PB14                                                 | I/O      | FT            | 1     | TIM1_CH2N, TIM8_CH2N, SPI2_MISO,<br>USART3_RTS, TIM12_CH1,<br>OTG_HS_DM, EVENTOUT                          | -                       |
| 54      | 76      | R15      | PB15                                                 | I/O      | FT            | 1     | RTC_REFIN, TIM1_CH3N, TIM8_CH3N,<br>SPI2_MOSI/I2S2_SD, TIM12_CH2,<br>OTG_HS_DP, EVENTOUT                   | -                       |
| 55      | 77      | L15      | PD8                                                  | I/O      | FT            | -     | USART3_TX, SPDIFRX_IN11,<br>FMC_D13, EVENTOUT                                                              | -                       |
| 56      | 78      | L14      | PD9                                                  | I/O      | FT            | -     | USART3_RX, FMC_D14, EVENTOUT                                                                               | -                       |
| 57      | 79      | K15      | PD10                                                 | I/O      | FT            | 1     | USART3_CK, FMC_D15, LCD_B3,<br>EVENTOUT                                                                    | -                       |
| 58      | 80      | N10      | PD11                                                 | I/O      | FT            |       | I2C4_SMBA, USART3_CTS,<br>QUADSPI_BK1_IO0, SAI2_SD_A,<br>FMC_A16/FMC_CLE, EVENTOUT                         | -                       |
| 59      | 81      | M1<br>0  | PD12                                                 | I/O      | FT            | 1     | TIM4_CH1, LPTIM1_IN1, I2C4_SCL,<br>USART3_RTS, QUADSPI_BK1_IO1,<br>SAI2_FS_A, FMC_A17/FMC_ALE,<br>EVENTOUT | -                       |
| 60      | 82      | M11      | PD13                                                 | I/O      | FT            | 1     | TIM4_CH2, LPTIM1_OUT, I2C4_SDA,<br>QUADSPI_BK1_IO3, SAI2_SCK_A,<br>FMC_A18, EVENTOUT                       | -                       |
| -       | 83      | J10      | VSS                                                  | S        | 1             | 1     | -                                                                                                          | -                       |
| -       | 84      | J11      | VDD                                                  | S        | ı             | 1     | -                                                                                                          | -                       |
| 61      | 85      | L12      | PD14                                                 | I/O      | FT            | ı     | TIM4_CH3, UART8_CTS, FMC_D0,<br>EVENTOUT                                                                   | -                       |
| 62      | 86      | K13      | PD15                                                 | I/O      | FT            | 1     | TIM4_CH4, UART8_RTS, FMC_D1,<br>EVENTOUT                                                                   | -                       |
| -       | 1       | K12      | PJ6                                                  | I/O      | FT            | -     | LCD_R7, EVENTOUT                                                                                           | -                       |
| -       | -       | J12      | PJ7                                                  | I/O      | FT            | -     | LCD_G0, EVENTOUT                                                                                           | -                       |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                        |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                    | Additional<br>functions |
| -       | -       | H12      | PJ8                                                  | I/O      | FT            | -     | LCD_G1, EVENTOUT                                                                       | -                       |
| -       | -       | J13      | PJ9                                                  | I/O      | FT            | -     | LCD_G2, EVENTOUT                                                                       | -                       |
| -       | -       | H13      | PJ10                                                 | I/O      | FT            | -     | LCD_G3, EVENTOUT                                                                       | -                       |
| -       | -       | G12      | PJ11                                                 | I/O      | FT            | -     | LCD_G4, EVENTOUT                                                                       | -                       |
| -       | -       | H11      | VDD                                                  | S        | -             | 1     | -                                                                                      | -                       |
| -       | -       | H10      | VSS                                                  | S        | -             | -     | -                                                                                      | -                       |
| -       | -       | G13      | PK0                                                  | I/O      | FT            | -     | LCD_G5, EVENTOUT                                                                       | -                       |
| -       | -       | F12      | PK1                                                  | I/O      | FT            | 1     | LCD_G6, EVENTOUT                                                                       | -                       |
| -       | -       | F13      | PK2                                                  | I/O      | FT            | 1     | LCD_G7, EVENTOUT                                                                       | -                       |
| -       | 87      | M1<br>3  | PG2                                                  | I/O      | FT            | -     | FMC_A12, EVENTOUT                                                                      | -                       |
| -       | 88      | M1<br>2  | PG3                                                  | I/O      | FT            | 1     | FMC_A13, EVENTOUT                                                                      | -                       |
| -       | 89      | N12      | PG4                                                  | I/O      | FT            | -     | FMC_A14/FMC_BA0, EVENTOUT                                                              | -                       |
| -       | 90      | N11      | PG5                                                  | I/O      | FT            | ı     | FMC_A15/FMC_BA1, EVENTOUT                                                              | -                       |
| -       | 91      | J15      | PG6                                                  | I/O      | FT            | -     | DCMI_D12, LCD_R7, EVENTOUT                                                             | -                       |
| -       | 92      | J14      | PG7                                                  | I/O      | FT            | 1     | USART6_CK, FMC_INT, DCMI_D13,<br>LCD_CLK, EVENTOUT                                     | -                       |
| -       | 93      | H14      | PG8                                                  | I/O      | FT            | 1     | SPI6_NSS, SPDIFRX_IN2,<br>USART6_RTS, ETH_PPS_OUT,<br>FMC_SDCLK, EVENTOUT              | -                       |
| -       | 94      | G10      | VSS                                                  | S        | -             | -     | -                                                                                      | -                       |
| -       | 95      | G11      | VDDUSB                                               | S        | -             | -     | -                                                                                      | -                       |
| 63      | 96      | H15      | PC6                                                  | I/O      | FT            | -     | TIM3_CH1, TIM8_CH1, I2S2_MCK,<br>USART6_TX, SDMMC1_D6, DCMI_D0,<br>LCD_HSYNC, EVENTOUT | -                       |
| 64      | 97      | G15      | PC7                                                  | I/O      | FT            | 1     | TIM3_CH2, TIM8_CH2, I2S3_MCK,<br>USART6_RX, SDMMC1_D7, DCMI_D1,<br>LCD_G6, EVENTOUT    | -                       |
| 65      | 98      | G14      | PC8                                                  | I/O      | FT            | -     | TRACED1, TIM3_CH3, TIM8_CH3, UART5_RTS, USART6_CK, SDMMC1_D0, DCMI_D2, EVENTOUT        | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                                        |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                    | Additional<br>functions |
| 66      | 99      | F14      | PC9                                                  | I/O      | FT            | -     | MCO2, TIM3_CH4, TIM8_CH4, I2C3_SDA, I2S_CKIN, UART5_CTS, QUADSPI_BK1_IO0, SDMMC1_D1, DCMI_D3, EVENTOUT | -                       |
| 67      | 100     | F15      | PA8                                                  | I/O      | FT            | 1     | MCO1, TIM1_CH1, TIM8_BKIN2,<br>I2C3_SCL, USART1_CK, OTG_FS_SOF,<br>LCD_R6, EVENTOUT                    | -                       |
| 68      | 101     | E15      | PA9                                                  | I/O      | FT            | -     | TIM1_CH2, I2C3_SMBA,<br>SPI2_SCK/I2S2_CK, USART1_TX,<br>DCMI_D0, EVENTOUT                              | OTG_FS_VBUS             |
| 69      | 102     | D15      | PA10                                                 | I/O      | FT            | -     | TIM1_CH3, USART1_RX, OTG_FS_ID, DCMI_D1, EVENTOUT                                                      | -                       |
| 70      | 103     | C15      | PA11                                                 | I/O      | FT            | -     | TIM1_CH4, USART1_CTS, CAN1_RX,<br>OTG_FS_DM, LCD_R4, EVENTOUT                                          | -                       |
| 71      | 104     | B15      | PA12                                                 | I/O      | FT            | 1     | TIM1_ETR, USART1_RTS, SAI2_FS_B,<br>CAN1_TX, OTG_FS_DP, LCD_R5,<br>EVENTOUT                            | -                       |
| 72      | 105     | A15      | PA13(JTMS-<br>SWDIO)                                 | I/O      | FT            | -     | JTMS-SWDIO, EVENTOUT                                                                                   | -                       |
| 73      | 106     | E11      | VCAP_2                                               | S        | -             | -     | -                                                                                                      | -                       |
| 74      | 107     | F10      | VSS                                                  | S        | -             | -     | -                                                                                                      | -                       |
| 75      | 108     | F11      | VDD                                                  | S        | -             | -     | -                                                                                                      | -                       |
| -       | -       | E12      | PH13                                                 | I/O      | FT            | -     | TIM8_CH1N, CAN1_TX, FMC_D21,<br>LCD_G2, EVENTOUT                                                       | -                       |
| -       | -       | E13      | PH14                                                 | I/O      | FT            | -     | TIM8_CH2N, FMC_D22, DCMI_D4,<br>LCD_G3, EVENTOUT                                                       | -                       |
| -       | ı       | D13      | PH15                                                 | I/O      | FT            | 1     | TIM8_CH3N, FMC_D23, DCMI_D11,<br>LCD_G4, EVENTOUT                                                      |                         |
| -       | -       | E14      | PI0                                                  | I/O      | FT            | ı     | TIM5_CH4, SPI2_NSS/I2S2_WS,<br>FMC_D24, DCMI_D13, LCD_G5,<br>EVENTOUT                                  | -                       |
| -       | -       | D14      | PI1                                                  | I/O      | FT            | -     | TIM8_BKIN2, SPI2_SCK/I2S2_CK,<br>FMC_D25, DCMI_D8, LCD_G6,<br>EVENTOUT                                 | -                       |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                                       |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                   | Additional<br>functions |
| -       | -       | C14      | Pl2                                                  | I/O      | FT            | -     | TIM8_CH4, SPI2_MISO, FMC_D26,<br>DCMI_D9, LCD_G7, EVENTOUT                                            | -                       |
| -       | -       | C13      | PI3                                                  | I/O      | FT            | 1     | TIM8_ETR, SPI2_MOSI/I2S2_SD,<br>FMC_D27, DCMI_D10, EVENTOUT                                           | -                       |
| -       | -       | F9       | VSS                                                  | S        | -             | -     | -                                                                                                     | -                       |
| -       | -       | E10      | VDD                                                  | S        | -             | -     | -                                                                                                     | -                       |
| 76      | 109     | A14      | PA14(JTCK-<br>SWCLK)                                 | I/O      | FT            | 1     | JTCK-SWCLK, EVENTOUT                                                                                  | -                       |
| 77      | 110     | A13      | PA15(JTDI)                                           | I/O      | FT            | 1     | JTDI, TIM2_CH1/TIM2_ETR, HDMI-CEC,<br>SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS, UART4_RTS,<br>EVENTOUT   | -                       |
| 78      | 111     | B14      | PC10                                                 | I/O      | FT            | ı     | SPI3_SCK/I2S3_CK, USART3_TX,<br>UART4_TX, QUADSPI_BK1_IO1,<br>SDMMC1_D2, DCMI_D8, LCD_R2,<br>EVENTOUT | -                       |
| 79      | 112     | B13      | PC11                                                 | I/O      | FT            | 1     | SPI3_MISO, USART3_RX, UART4_RX,<br>QUADSPI_BK2_NCS, SDMMC1_D3,<br>DCMI_D4, EVENTOUT                   | -                       |
| 80      | 113     | A12      | PC12                                                 | I/O      | FT            | 1     | TRACED3, SPI3_MOSI/I2S3_SD,<br>USART3_CK, UART5_TX,<br>SDMMC1_CK, DCMI_D9, EVENTOUT                   | -                       |
| 81      | 114     | B12      | PD0                                                  | I/O      | FT            | -     | CAN1_RX, FMC_D2, EVENTOUT                                                                             | -                       |
| 82      | 115     | C12      | PD1                                                  | I/O      | FT            | -     | CAN1_TX, FMC_D3, EVENTOUT                                                                             |                         |
| 83      | 116     | D12      | PD2                                                  | I/O      | FT            | 1     | TRACED2, TIM3_ETR, UART5_RX,<br>SDMMC1_CMD, DCMI_D11,<br>EVENTOUT                                     | -                       |
| 84      | 117     | C11      | PD3                                                  | I/O      | FT            | -     | SPI2_SCK/I2S2_CK, USART2_CTS,<br>FMC_CLK, DCMI_D5, LCD_G7,<br>EVENTOUT                                | -                       |
| 85      | 118     | D11      | PD4                                                  | I/O      | FT            | -     | USART2_RTS, FMC_NOE, EVENTOUT                                                                         | -                       |
| 86      | 119     | C10      | PD5                                                  | I/O      | FT            | ı     | USART2_TX, FMC_NWE, EVENTOUT                                                                          | -                       |
| -       | 120     | F8       | VSS                                                  | S        | -             | -     | -                                                                                                     | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                                                                  |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                              | Additional<br>functions |
| -       | 121     | E9       | VDD                                                  | S        | -             | -     | -                                                                                                | -                       |
| 87      | 122     | B11      | PD6                                                  | I/O      | FT            | -     | SPI3_MOSI/I2S3_SD, SAI1_SD_A,<br>USART2_RX, FMC_NWAIT, DCMI_D10,<br>LCD_B2, EVENTOUT             | -                       |
| 88      | 123     | A11      | PD7                                                  | I/O      | FT            | -     | USART2_CK, SPDIFRX_IN0, FMC_NE1,<br>EVENTOUT                                                     | -                       |
| -       | -       | B10      | PJ12                                                 | I/O      | FT            | -     | LCD_B0, EVENTOUT                                                                                 | -                       |
| -       | -       | В9       | PJ13                                                 | I/O      | FT            | -     | LCD_B1, EVENTOUT                                                                                 | -                       |
| -       | -       | C9       | PJ14                                                 | I/O      | FT            | -     | LCD_B2, EVENTOUT                                                                                 | -                       |
| -       | -       | D10      | PJ15                                                 | I/O      | FT            | -     | LCD_B3, EVENTOUT                                                                                 | -                       |
| -       | 124     | D9       | PG9                                                  | I/O      | FT            | -     | SPDIFRX_IN3, USART6_RX, QUADSPI_BK2_IO2, SAI2_FS_B, FMC_NE2/FMC_NCE, DCMI_VSYNC, EVENTOUT        | -                       |
| -       | 125     | C8       | PG10                                                 | I/O      | FT            | -     | LCD_G3, SAI2_SD_B, FMC_NE3,<br>DCMI_D2, LCD_B2, EVENTOUT                                         | -                       |
| -       | 126     | В8       | PG11                                                 | I/O      | FT            | -     | SPDIFRX_IN0,<br>ETH_MII_TX_EN/ETH_RMII_TX_EN,<br>DCMI_D3, LCD_B3, EVENTOUT                       | 1                       |
| -       | 127     | C7       | PG12                                                 | I/O      | FT            | -     | LPTIM1_IN1, SPI6_MISO,<br>SPDIFRX_IN1, USART6_RTS, LCD_B4,<br>FMC_NE4, LCD_B1, EVENTOUT          | -                       |
| -       | 128     | В3       | PG13                                                 | I/O      | FT            | ı     | TRACEDO, LPTIM1_OUT, SPI6_SCK, USART6_CTS, ETH_MII_TXD0/ETH_RMII_TXD0, FMC_A24, LCD_R0, EVENTOUT | -                       |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |                     | pin and ban definition (continued)                                                                                              |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Alternate functions |                                                                                                                                 | Additional<br>functions |
| -       | 129     | A4       | PG14                                                 | I/O      | FT            | -                   | TRACED1, LPTIM1_ETR, SPI6_MOSI,<br>USART6_TX, QUADSPI_BK2_IO3,<br>ETH_MII_TXD1/ETH_RMII_TXD1,<br>FMC_A25, LCD_B0, EVENTOUT      | -                       |
| -       | 130     | F7       | VSS                                                  | S        | ı             | -                   | -                                                                                                                               | -                       |
| -       | 131     | E8       | VDD                                                  | S        | -             | -                   | -                                                                                                                               | -                       |
| -       | -       | D8       | PK3                                                  | I/O      | FT            | -                   | LCD_B4, EVENTOUT                                                                                                                | -                       |
| -       | -       | D7       | PK4                                                  | I/O      | FT            | -                   | LCD_B5, EVENTOUT                                                                                                                | -                       |
| -       | -       | C6       | PK5                                                  | I/O      | FT            | -                   | LCD_B6, EVENTOUT                                                                                                                | -                       |
| -       | -       | C5       | PK6                                                  | I/O      | FT            | -                   | LCD_B7, EVENTOUT                                                                                                                | -                       |
| -       | -       | C4       | PK7                                                  | I/O      | FT            | -                   | LCD_DE, EVENTOUT                                                                                                                | -                       |
| -       | 132     | В7       | PG15                                                 | I/O      | FT            | -                   | USART6_CTS, FMC_SDNCAS,<br>DCMI_D13, EVENTOUT                                                                                   | -                       |
| 89      | 133     | A10      | PB3(JTDO/TRAC<br>ESWO)                               | I/O      | FT            | -                   | JTDO/TRACESWO, TIM2_CH2,<br>SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK, EVENTOUT                                                     | -                       |
| 90      | 134     | A9       | PB4(NJTRST)                                          | I/O      | FT            | -                   | NJTRST, TIM3_CH1, SPI1_MISO,<br>SPI3_MISO, SPI2_NSS/I2S2_WS,<br>EVENTOUT                                                        | -                       |
| 91      | 135     | A8       | PB5                                                  | I/O      | FT            | -                   | TIM3_CH2, I2C1_SMBA, SPI1_MOSI/I2S1_SD, SPI3_MOSI/I2S3_SD, CAN2_RX, OTG_HS_ULPI_D7, ETH_PPS_OUT, FMC_SDCKE1, DCMI_D10, EVENTOUT | -                       |
| 92      | 136     | В6       | PB6                                                  | I/O      | FT            | -                   | TIM4_CH1, HDMI-CEC, I2C1_SCL,<br>USART1_TX, CAN2_TX,<br>QUADSPI_BK1_NCS, FMC_SDNE1,<br>DCMI_D5, EVENTOUT                        | -                       |



Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber        |                                                      |          |               |       | pin and ban definition (continued)                                                                      |                         |
|---------|---------|------------|------------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216   | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                     | Additional<br>functions |
| 93      | 137     | B5         | PB7                                                  | I/O      | FT            | 1     | TIM4_CH2, I2C1_SDA, USART1_RX,<br>FMC_NL, DCMI_VSYNC, EVENTOUT                                          | -                       |
| 94      | 138     | E6         | BOOT                                                 | I        | В             | 1     | -                                                                                                       | VPP                     |
| 95      | 139     | A7         | PB8                                                  | I/O      | FT            | -     | TIM4_CH3, TIM10_CH1, I2C1_SCL,<br>CAN1_RX, ETH_MII_TXD3,<br>SDMMC1_D4, DCMI_D6, LCD_B6,<br>EVENTOUT     | -                       |
| 96      | 140     | B4         | PB9                                                  | I/O      | FT            | 1     | TIM4_CH4, TIM11_CH1, I2C1_SDA,<br>SPI2_NSS/I2S2_WS, CAN1_TX,<br>SDMMC1_D5, DCMI_D7, LCD_B7,<br>EVENTOUT | -                       |
| 97      | 141     | A6         | PE0                                                  | I/O      | FT            | 1     | TIM4_ETR, LPTIM1_ETR, UART8_Rx,<br>SAI2_MCK_A, FMC_NBL0, DCMI_D2,<br>EVENTOUT                           | -                       |
| 98      | 142     | <b>A</b> 5 | PE1                                                  | I/O      | FT            | 1     | LPTIM1_IN2, UART8_Tx, FMC_NBL1,<br>DCMI_D3, EVENTOUT                                                    | -                       |
| 99      | -       | F6         | VSS                                                  | S        | -             | 1     | -                                                                                                       | -                       |
|         | 143     | E5         | PDR_ON                                               | S        | ı             | -     | -                                                                                                       | -                       |
| 100     | 144     | E7         | VDD                                                  | S        | -             | -     |                                                                                                         | -                       |
| -       | -       | СЗ         | PI4                                                  | I/O      | FT            | -     | TIM8_BKIN, SAI2_MCK_A, FMC_NBL2,<br>DCMI_D5, LCD_B4, EVENTOUT                                           | -                       |
| -       | -       | D3         | PI5                                                  | I/O      | FT            | 1     | TIM8_CH1, SAI2_SCK_A, FMC_NBL3,<br>DCMI_VSYNC, LCD_B5, EVENTOUT                                         | -                       |

Table 10. STM32F750x8 pin and ball definition (continued)

| Pin     | Num     | ber      |                                                      |          |               |       |                                                            |                         |
|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                        | Additional<br>functions |
| -       | -       | D6       | Pl6                                                  | I/O      | FT            | 1     | TIM8_CH2, SAI2_SD_A, FMC_D28,<br>DCMI_D6, LCD_B6, EVENTOUT | -                       |
| -       | -       | D4       | PI7                                                  | I/O      | FT            | ı     | TIM8_CH3, SAI2_FS_A, FMC_D29,<br>DCMI_D7, LCD_B7, EVENTOUT | -                       |

- 1. Function availability depends on the chosen device.
- 2. PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited:
  - The speed should not exceed 2 MHz with a maximum load of 30 pF.
  - These I/Os must not be used as a current source (e.g. to drive an LED).
- 3. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F75xxx and STM32F74xxx reference manual.
- 4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).
- 5. If the device is delivered in a TFBGA216 package, and the BYPASS\_REG pin is set to VDD (Regulator OFF/internal reset ON mode), then PA0 is used as an internal Reset (active low).

5

DS12535 Rev 1 65/199

Table 11. FMC pin definition

| NOD/DEDAM/CD NOD/DEDAM |                    |                  |        |       |  |  |  |  |  |  |
|------------------------|--------------------|------------------|--------|-------|--|--|--|--|--|--|
| Pin name               | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM |  |  |  |  |  |  |
| PF0                    | A0                 | -                | -      | A0    |  |  |  |  |  |  |
| PF1                    | A1                 | -                | -      | A1    |  |  |  |  |  |  |
| PF2                    | A2                 | -                | -      | A2    |  |  |  |  |  |  |
| PF3                    | A3                 | -                | -      | A3    |  |  |  |  |  |  |
| PF4                    | A4                 | -                | -      | A4    |  |  |  |  |  |  |
| PF5                    | A5                 | -                | -      | A5    |  |  |  |  |  |  |
| PF12                   | A6                 | -                | -      | A6    |  |  |  |  |  |  |
| PF13                   | A7                 | -                | -      | A7    |  |  |  |  |  |  |
| PF14                   | A8                 | -                | -      | A8    |  |  |  |  |  |  |
| PF15                   | A9                 | -                | -      | A9    |  |  |  |  |  |  |
| PG0                    | A10                | -                | -      | A10   |  |  |  |  |  |  |
| PG1                    | A11                | -                | -      | A11   |  |  |  |  |  |  |
| PG2                    | A12                | -                | -      | A12   |  |  |  |  |  |  |
| PG3                    | A13                | -                | -      | -     |  |  |  |  |  |  |
| PG4                    | A14                | -                | -      | BA0   |  |  |  |  |  |  |
| PG5                    | A15                | -                | -      | BA1   |  |  |  |  |  |  |
| PD11                   | A16                | A16              | CLE    | -     |  |  |  |  |  |  |
| PD12                   | A17                | A17              | ALE    | -     |  |  |  |  |  |  |
| PD13                   | A18                | A18              | -      | -     |  |  |  |  |  |  |
| PE3                    | A19                | A19              | -      | -     |  |  |  |  |  |  |
| PE4                    | A20                | A20              | -      | -     |  |  |  |  |  |  |
| PE5                    | A21                | A21              | -      | -     |  |  |  |  |  |  |
| PE6                    | A22                | A22              | -      | -     |  |  |  |  |  |  |
| PE2                    | A23                | A23              | -      | -     |  |  |  |  |  |  |
| PG13                   | A24                | A24              | -      | -     |  |  |  |  |  |  |
| PG14                   | A25                | A25              | -      | -     |  |  |  |  |  |  |
| PD14                   | D0                 | DA0              | D0     | D0    |  |  |  |  |  |  |
| PD15                   | D1                 | DA1              | D1     | D1    |  |  |  |  |  |  |
| PD0                    | D2                 | DA2              | D2     | D2    |  |  |  |  |  |  |
| PD1                    | D3                 | DA3              | D3     | D3    |  |  |  |  |  |  |
| PE7                    | D4                 | DA4              | D4     | D4    |  |  |  |  |  |  |
| PE8                    | D5                 | DA5              | D5     | D5    |  |  |  |  |  |  |
| PE9                    | D6                 | DA6              | D6     | D6    |  |  |  |  |  |  |
| PE10                   | D7                 | DA7              | D7     | D7    |  |  |  |  |  |  |



Table 11. FMC pin definition (continued)

| Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM |
|----------|--------------------|------------------|--------|-------|
| PE11     | D8                 | DA8              | D8     | D8    |
| PE12     | D9                 | DA9              | D9     | D9    |
| PE13     | D10                | DA10             | D10    | D10   |
| PE14     | D11                | DA11             | D11    | D11   |
| PE15     | D12                | DA12             | D12    | D12   |
| PD8      | D13                | DA13             | D13    | D13   |
| PD9      | D14                | DA14             | D14    | D14   |
| PD10     | D15                | DA15             | D15    | D15   |
| PH8      | D16                | -                | -      | D16   |
| PH9      | D17                | -                | -      | D17   |
| PH10     | D18                | -                | -      | D18   |
| PH11     | D19                | -                | -      | D19   |
| PH12     | D20                | -                | -      | D20   |
| PH13     | D21                | -                | -      | D21   |
| PH14     | D22                | -                | -      | D22   |
| PH15     | D23                | -                | -      | D23   |
| PI0      | D24                | -                | -      | D24   |
| PI1      | D25                | -                | -      | D25   |
| PI2      | D26                | -                | -      | D26   |
| PI3      | D27                | -                | -      | D27   |
| PI6      | D28                | -                | -      | D28   |
| PI7      | D29                | -                | -      | D29   |
| PI9      | D30                | -                | -      | D30   |
| PI10     | D31                | -                | -      | D31   |
| PD7      | NE1                | NE1              | -      | -     |
| PG9      | NE2                | NE2              | NCE    | -     |
| PG10     | NE3                | NE3              | -      | -     |
| PG11     | -                  | -                | -      | -     |
| PG12     | NE4                | NE4              | -      | -     |
| PD3      | CLK                | CLK              | -      | -     |
| PD4      | NOE                | NOE              | NOE    | -     |
| PD5      | NWE                | NWE              | NWE    | -     |
| PD6      | NWAIT              | NWAIT            | NWAIT  | -     |
| PB7      | NADV               | NADV             | -      | -     |



Table 11. FMC pin definition (continued)

| Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM  |
|----------|--------------------|------------------|--------|--------|
| PF6      | -                  | -                | -      | -      |
| PF7      | -                  | -                | -      | -      |
| PF8      | -                  | -                | -      | -      |
| PF9      | -                  | -                | -      | -      |
| PF10     | -                  | -                | -      | -      |
| PG6      | -                  | -                | -      | -      |
| PG7      | -                  | -                | INT    | -      |
| PE0      | NBL0               | NBL0             | -      | NBL0   |
| PE1      | NBL1               | NBL1             | -      | NBL1   |
| PI4      | NBL2               | -                | -      | NBL2   |
| PI5      | NBL3               | -                | -      | NBL3   |
| PG8      | -                  | -                | -      | SDCLK  |
| PC0      | -                  | -                | -      | SDNWE  |
| PF11     | -                  | -                | -      | SDNRAS |
| PG15     | -                  | -                | -      | SDNCAS |
| PH2      | -                  | -                | -      | SDCKE0 |
| PH3      | -                  | -                | -      | SDNE0  |
| PH6      | -                  | -                | -      | SDNE1  |
| PH7      | -                  | -                | -      | SDCKE1 |
| PH5      | -                  | -                | -      | SDNWE  |
| PC2      | -                  | -                | -      | SDNE0  |
| PC3      | -                  | -                | -      | SDCKE0 |
| PB5      | -                  | -                | -      | SDCKE1 |
| PB6      | -                  | -                | -      | SDNE1  |

Table 12. STM32F750x8 alternate function mapping

| Table 12. STM32F750X8 alternate function mapping |      |      |                           |              |                                 |                    |                           |                          |                                             |                                                 |                                            |                                          |                                                 |                            |                 |               |              |
|--------------------------------------------------|------|------|---------------------------|--------------|---------------------------------|--------------------|---------------------------|--------------------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------|----------------------------|-----------------|---------------|--------------|
|                                                  |      | AF0  | AF1                       | AF2          | AF3                             | AF4                | AF5                       | AF6                      | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11                                            | AF12                       | AF13            | AF14          | AF15         |
| Po                                               | Port |      | TIM1/2                    | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6        | SPI3/<br>SAI1            | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS                                 | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI            | LCD           | sys          |
|                                                  | PA0  | -    | TIM2_C<br>H1/TIM2<br>_ETR | TIM5_C<br>H1 | TIM8_ET<br>R                    | -                  | -                         | -                        | USART2<br>_CTS                              | UART4_<br>TX                                    | -                                          | SAI2_SD_<br>B                            | ETH_MII_<br>CRS                                 | -                          | -               | -             | EVEN<br>TOUT |
|                                                  | PA1  | -    | TIM2_C<br>H2              | TIM5_C<br>H2 | -                               | -                  | -                         | -                        | USART2<br>_RTS                              | UART4_<br>RX                                    | QUADSP<br>I_BK1_IO<br>3                    | SAI2_MC<br>K_B                           | ETH_MII_<br>RX_CLK/<br>ETH_RMI<br>I_REF_C<br>LK | -                          | -               | LCD_R2        | EVEN<br>TOUT |
|                                                  | PA2  | -    | TIM2_C<br>H3              | TIM5_C<br>H3 | TIM9_CH<br>1                    | -                  | -                         | -                        | USART2<br>_TX                               | SAI2_SC<br>K_B                                  | -                                          | -                                        | ETH_MDI<br>O                                    | -                          | -               | LCD_R1        | EVEN<br>TOUT |
|                                                  | PA3  | -    | TIM2_C<br>H4              | TIM5_C<br>H4 | TIM9_CH<br>2                    | -                  | -                         | -                        | USART2<br>_RX                               | -                                               | -                                          | OTG_HS_<br>ULPI_D0                       | ETH_MII_<br>COL                                 | -                          | -               | LCD_B5        | EVEN<br>TOUT |
|                                                  | PA4  | -    | -                         | -            | -                               | -                  | SPI1_NS<br>S/I2S1_<br>WS  | SPI3_NS<br>S/I2S3_<br>WS | USART2<br>_CK                               | -                                               | -                                          | -                                        | -                                               | OTG_HS<br>_SOF             | DCMI_H<br>SYNC  | LCD_VS<br>YNC | EVEN<br>TOUT |
| Port A                                           | PA5  | -    | TIM2_C<br>H1/TIM2<br>_ETR | -            | TIM8_CH<br>1N                   | -                  | SPI1_SC<br>K/I2S1_<br>CK  | -                        | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_CK                       | -                                               | -                          | -               | LCD_R4        | EVEN<br>TOUT |
|                                                  | PA6  | -    | TIM1_B<br>KIN             | TIM3_C<br>H1 | TIM8_BKI<br>N                   | -                  | SPI1_MI<br>SO             | -                        | -                                           | -                                               | TIM13_C<br>H1                              | -                                        | -                                               | -                          | DCMI_PI<br>XCLK | LCD_G2        | EVEN<br>TOUT |
|                                                  | PA7  | -    | TIM1_C<br>H1N             | TIM3_C<br>H2 | TIM8_CH<br>1N                   | -                  | SPI1_M<br>OSI/I2S1<br>_SD | -                        | -                                           | -                                               | TIM14_C<br>H1                              | -                                        | ETH_MII_<br>RX_DV/E<br>TH_RMII_<br>CRS_DV       | FMC_SD<br>NWE              | -               | -             | EVEN<br>TOUT |
|                                                  | PA8  | MCO1 | TIM1_C<br>H1              | -            | TIM8_BKI<br>N2                  | I2C3_SC<br>L       | -                         | -                        | USART1<br>_CK                               | -                                               | -                                          | OTG_FS_<br>SOF                           | -                                               | -                          | -               | LCD_R6        | EVEN<br>TOUT |
|                                                  | PA9  | -    | TIM1_C<br>H2              | -            | -                               | I2C3_SM<br>BA      | SPI2_SC<br>K/I2S2_<br>CK  | -                        | USART1<br>_TX                               | -                                               | -                                          | -                                        | -                                               | -                          | DCMI_D<br>0     | -             | EVEN<br>TOUT |
|                                                  | PA10 | 1    | TIM1_C<br>H3              | -            | -                               | -                  | -                         | -                        | USART1<br>_RX                               | -                                               | -                                          | OTG_FS_<br>ID                            | -                                               | -                          | DCMI_D<br>1     | -             | EVEN<br>TOUT |
|                                                  | PA11 | -    | TIM1_C<br>H4              | -            | -                               | -                  | -                         | -                        | USART1<br>_CTS                              | -                                               | CAN1_R<br>X                                | OTG_FS_<br>DM                            | -                                               | -                          | -               | LCD_R4        | EVEN<br>TOUT |

Pinouts and pin description

|        |      |                       |                           |              | Table 1                         | 2. STM3            | 2F750x                    | 8 altern                  | ate fund                                    | tion ma                                         | pping (d                                   | ontinue                                  | d)               |                            |                |        |              |
|--------|------|-----------------------|---------------------------|--------------|---------------------------------|--------------------|---------------------------|---------------------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|------------------|----------------------------|----------------|--------|--------------|
|        |      | AF0                   | AF1                       | AF2          | AF3                             | AF4                | AF5                       | AF6                       | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11             | AF12                       | AF13           | AF14   | AF15         |
| P      | Port |                       | TIM1/2                    | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6        | SPI3/<br>SAI1             | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS  | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI           | LCD    | sys          |
|        | PA12 | -                     | TIM1_ET<br>R              | -            | -                               | -                  | -                         | -                         | USART1<br>_RTS                              | SAI2_FS<br>_B                                   | CAN1_T<br>X                                | OTG_FS_<br>DP                            | -                | -                          | -              | LCD_R5 | EVEN<br>TOUT |
|        | PA13 | JTMS-<br>SWDIO        | -                         | -            | -                               | -                  | -                         | -                         | -                                           | -                                               | -                                          | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
| Port A | PA14 | JTCK-<br>SWCLK        | -                         | -            | -                               | -                  | -                         | -                         | -                                           | -                                               | -                                          | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
|        | PA15 | JTDI                  | TIM2_C<br>H1/TIM2<br>_ETR | -            | -                               | HDMI-<br>CEC       | SPI1_NS<br>S/I2S1_<br>WS  | SPI3_NS<br>S/I2S3_<br>WS  | -                                           | UART4_<br>RTS                                   | -                                          | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
|        | PB0  | -                     | TIM1_C<br>H2N             | TIM3_C<br>H3 | TIM8_CH<br>2N                   | -                  | -                         | -                         | -                                           | UART4_<br>CTS                                   | LCD_R3                                     | OTG_HS_<br>ULPI_D1                       | ETH_MII_<br>RXD2 | -                          | -              | -      | EVEN<br>TOUT |
|        | PB1  | -                     | TIM1_C<br>H3N             | TIM3_C<br>H4 | TIM8_CH<br>3N                   | -                  | -                         | -                         | -                                           | -                                               | LCD_R6                                     | OTG_HS_<br>ULPI_D2                       | ETH_MII_<br>RXD3 | -                          | -              | -      | EVEN<br>TOUT |
|        | PB2  | -                     | -                         | -            | -                               | -                  | -                         | SAI1_SD<br>_A             | SPI3_MO<br>SI/I2S3_<br>SD                   |                                                 | QUADSP<br>I_CLK                            | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
|        | PB3  | JTDO/T<br>RACES<br>WO | TIM2_C<br>H2              | -            | -                               | -                  | SPI1_SC<br>K/I2S1_<br>CK  | SPI3_SC<br>K/I2S3_<br>CK  | -                                           | -                                               | -                                          | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
| Port B | PB4  | NJTRST                | -                         | TIM3_C<br>H1 | -                               | -                  | SPI1_MI<br>SO             | SPI3_MI<br>SO             | SPI2_NS<br>S/I2S2_<br>WS                    | -                                               | -                                          | -                                        | -                | -                          | -              | -      | EVEN<br>TOUT |
|        | PB5  | -                     | -                         | TIM3_C<br>H2 | -                               | I2C1_SM<br>BA      | SPI1_M<br>OSI/I2S1<br>_SD | SPI3_M<br>OSI/I2S3<br>_SD | -                                           | -                                               | CAN2_R<br>X                                | OTG_HS_<br>ULPI_D7                       | ETH_PPS<br>_OUT  | FMC_SD<br>CKE1             | DCMI_D<br>10   | -      | EVEN<br>TOUT |
|        | PB6  | -                     | -                         | TIM4_C<br>H1 | HDMI-<br>CEC                    | I2C1_SC<br>L       | -                         | -                         | USART1<br>_TX                               | -                                               | CAN2_T<br>X                                | QUADSPI<br>_BK1_NC<br>S                  | -                | FMC_SD<br>NE1              | DCMI_D<br>5    | -      | EVEN<br>TOUT |
|        | PB7  | -                     | -                         | TIM4_C<br>H2 | -                               | I2C1_SD<br>A       | =                         | ı                         | USART1<br>_RX                               | -                                               | -                                          | -                                        | -                | FMC_NL                     | DCMI_V<br>SYNC | -      | EVEN<br>TOUT |
|        | PB8  | -                     | -                         | TIM4_C<br>H3 | TIM10_C<br>H1                   | I2C1_SC<br>L       | -                         | -                         | -                                           | -                                               | CAN1_R<br>X                                |                                          | ETH_MII_<br>TXD3 | SDMMC<br>1_D4              | DCMI_D<br>6    | LCD_B6 | EVEN<br>TOUT |



Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |               |               |              | 14516 1                         |                    | I                         | 1             |                                             | l                                               |                                            |                                          |                                          |                            |             |        |              |
|--------|------|---------------|---------------|--------------|---------------------------------|--------------------|---------------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|----------------------------|-------------|--------|--------------|
|        |      | AF0           | AF1           | AF2          | AF3                             | AF4                | AF5                       | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11                                     | AF12                       | AF13        | AF14   | AF15         |
| Po     | Port |               | TIM1/2        | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6        | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS                          | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI        | LCD    | sys          |
|        | PB9  | -             | -             | TIM4_C<br>H4 | TIM11_CH<br>1                   | I2C1_SD<br>A       | SPI2_NS<br>S/I2S2_<br>WS  | -             | -                                           | -                                               | CAN1_T                                     | -                                        | -                                        | SDMMC<br>1_D5              | DCMI_D<br>7 | LCD_B7 | EVEN<br>TOUT |
|        | PB10 | -             | TIM2_C<br>H3  | -            | -                               | I2C2_SC<br>L       | SPI2_SC<br>K/I2S2_<br>CK  | -             | USART3<br>_TX                               | -                                               | -                                          | OTG_HS_<br>ULPI_D3                       | ETH_MII_<br>RX_ER                        | -                          | -           | LCD_G4 | EVEN<br>TOUT |
|        | PB11 | -             | TIM2_C<br>H4  | -            | -                               | I2C2_SD<br>A       | -                         | -             | USART3<br>_RX                               | -                                               | -                                          | OTG_HS_<br>ULPI_D4                       | ETH_MII_<br>TX_EN/E<br>TH_RMII_<br>TX_EN | -                          | -           | LCD_G5 | EVEN<br>TOUT |
| Port B | PB12 | -             | TIM1_B<br>KIN | -            | -                               | I2C2_SM<br>BA      | SPI2_NS<br>S/I2S2_<br>WS  | -             | USART3<br>_CK                               | -                                               | CAN2_R<br>X                                | OTG_HS_<br>ULPI_D5                       | ETH_MII_<br>TXD0/ET<br>H_RMII_T<br>XD0   | OTG_HS<br>_ID              | -           | -      | EVEN<br>TOUT |
|        | PB13 | -             | TIM1_C<br>H1N | -            | -                               | -                  | SPI2_SC<br>K/I2S2_<br>CK  | -             | USART3<br>_CTS                              | -                                               | CAN2_T<br>X                                | OTG_HS_<br>ULPI_D6                       | ETH_MII_<br>TXD1/ET<br>H_RMII_T<br>XD1   | -                          | -           | -      | EVEN<br>TOUT |
|        | PB14 | -             | TIM1_C<br>H2N | -            | TIM8_CH<br>2N                   | -                  | SPI2_MI<br>SO             | -             | USART3<br>_RTS                              | =                                               | TIM12_C<br>H1                              | -                                        | -                                        | OTG_HS<br>_DM              | -           | -      | EVEN<br>TOUT |
|        | PB15 | RTC_R<br>EFIN | TIM1_C<br>H3N | -            | TIM8_CH<br>3N                   | -                  | SPI2_M<br>OSI/I2S2<br>_SD | -             | -                                           | -                                               | TIM12_C<br>H2                              | 1                                        | 1                                        | OTG_HS<br>_DP              | -           | 1      | EVEN<br>TOUT |
|        | PC0  | ı             | ı             | -            | ı                               | ı                  | ı                         | -             | ı                                           | SAI2_FS<br>_B                                   | -                                          | OTG_HS_<br>ULPI_ST<br>P                  | ı                                        | FMC_SD<br>NWE              | 1           | LCD_R5 | EVEN<br>TOUT |
| Port C | PC1  | TRACE<br>D0   | -             | -            | 1                               | -                  | SPI2_M<br>OSI/I2S2<br>_SD | SAI1_SD<br>_A | -                                           | -                                               | -                                          | -                                        | ETH_MD<br>C                              | -                          | 1           | -      | EVEN<br>TOUT |
|        | PC2  | -             | ı             | -            | -                               | -                  | SPI2_MI<br>SO             | -             | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_DIR                      | ETH_MII_<br>TXD2                         | FMC_SD<br>NE0              | =           | -      | EVEN<br>TOUT |
|        | PC3  | -             | -             | -            | -                               | -                  | SPI2_M<br>OSI/I2S2<br>_SD | -             | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_NX<br>T                  | ETH_MII_<br>TX_CLK                       | FMC_SD<br>CKE0             | -           | -      | EVEN<br>TOUT |

**EVEN** 

TOUT

Table 12. STM32F750x8 alternate function mapping (continued) AF14 AF0 AF1 AF2 AF3 AF4 AF5 AF6 AF7 AF8 AF9 AF10 AF11 AF12 AF13 AF15 SAI2/US SPI2/3/U CAN1/2/T SAI2/QU Port TIM8/9/10/ ART6/UA FMC/SD I2C1/2/3/ SPI1/2/3/ **SART1/2/** IM12/13/ ADSPI/O SPI3/ MMC1/O TG2\_FS SYS TIM1/2 TIM3/4/5 11/LPTIM RT4/5/7/8 DCMI LCD SYS TG2\_HS/ OTG1\_FS 4/CEC 4/5/6 SAI1 3/UART5/ 14/QUAD 1/CEC /SPDIFR **SPDIFRX** SPI/LCD OTG1 FS ETH MII I2S1\_M CK **SPDIFRX** RXD0/ET FMC SD **EVEN** PC4 \_IN2 H\_RMII\_ NE0 TOUT RXD0 ETH MII RXD1/ET FMC\_SD CKE0 EVEN TOUT **SPDIFRX** PC5 H RMII \_IN3 RXD1 I2S2\_M CK TIM8 CH DCMI D LCD HS **EVEN** TIM3 C **USART6** SDMMC PC6 YNC TOUT H1 1 D6 \_TX DCMI\_D TIM3\_C TIM8\_ 12S3\_M **USART6** SDMMC **EVEN** PC7 LCD\_G6 H2 CH2  $_{\mathsf{RX}}$ 1\_D7 TOUT TIM3\_C H3 TRACE UART5 **USART6** SDMMC DCMI\_D **EVEN** TIM8 PC8 CH3 RTS \_CK TOUT 1 D0 QUADSP TIM3\_C H4 I2C3\_SD A I2S\_CKI N TIM8 UART5\_ SDMMC DCMI\_D **EVEN** I\_BK1\_IO PC9 MCO2 CH4 CTS 1 D1 3 TOUT Port C QUADSP I\_BK1\_IO SPI3\_SC USART3 UART4\_T SDMMC DCMI D EVEN TOUT LCD R2 PC10 K/I2S3\_ \_TX 1 D2 QUADSP UART4\_ SPI3 MI USART3 SDMMC DCMI D **EVEN** I\_BK2\_N CS PC11 so RX TOUT \_RX 1 D3 SPI3\_M **TRACE** USART3 UART5\_T **SDMMC** DCMI D **EVEN** PC12 OSI/I2S3 \_CK Χ 1\_CK 9 TOUT \_SD **EVEN** PC13 TOUT **EVEN** PC14 TOUT



PC15

Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |             | •      |              |                                 |                    |                           | <u> </u>      | <u> </u>                                    |                                                 | PP9 (                                      | onunue                                   | <u>.,</u>       |                            |              |        |              |
|--------|------|-------------|--------|--------------|---------------------------------|--------------------|---------------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|--------------|--------|--------------|
|        |      | AF0         | AF1    | AF2          | AF3                             | AF4                | AF5                       | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13         | AF14   | AF15         |
| P      | ort  | sys         | TIM1/2 | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6        | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI         | LCD    | sys          |
|        | PD0  | -           | ı      | -            | -                               | -                  | -                         | 1             | ı                                           | -                                               | CAN1_R<br>X                                | -                                        | -               | FMC_D2                     | -            | -      | EVEN<br>TOUT |
|        | PD1  | -           | ı      | -            | -                               | 1                  | -                         | -             | 1                                           | -                                               | CAN1_T<br>X                                | -                                        | -               | FMC_D3                     | 1            | -      | EVEN<br>TOUT |
|        | PD2  | TRACE<br>D2 | ı      | TIM3_ET<br>R | ı                               | ı                  | -                         | ı             | ı                                           | UART5_<br>RX                                    | -                                          | -                                        | ı               | SDMMC<br>1_CMD             | DCMI_D<br>11 | -      | EVEN<br>TOUT |
|        | PD3  | 1           | -      | -            | 1                               | -                  | SPI2_SC<br>K/I2S2_<br>CK  | -             | USART2<br>_CTS                              | -                                               | -                                          | -                                        | -               | FMC_CL<br>K                | DCMI_D<br>5  | LCD_G7 | EVEN<br>TOUT |
|        | PD4  | -           | -      | -            | -                               | -                  | -                         | -             | USART2<br>_RTS                              | -                                               | -                                          | -                                        | -               | FMC_N<br>OE                | -            | -      | EVEN<br>TOUT |
|        | PD5  | -           | -      | -            | -                               | -                  | -                         | -             | USART2<br>_TX                               | -                                               | -                                          | -                                        | -               | FMC_N<br>WE                | -            | -      | EVEN<br>TOUT |
|        | PD6  | -           | -      | -            | -                               | -                  | SPI3_M<br>OSI/I2S3<br>_SD | SAI1_SD<br>_A | USART2<br>_RX                               | -                                               | -                                          | -                                        | -               | FMC_N<br>WAIT              | DCMI_D<br>10 | LCD_B2 | EVEN<br>TOUT |
| Port D | PD7  | -           | -      | -            | -                               | -                  | -                         | -             | USART2<br>_CK                               | SPDIFRX<br>_IN0                                 | -                                          | -                                        | -               | FMC_NE<br>1                | -            | -      | EVEN<br>TOUT |
|        | PD8  | -           | -      | -            | -                               | -                  | -                         | -             | USART3<br>_TX                               | SPDIFRX<br>_IN1                                 | -                                          | -                                        | -               | FMC_D1                     | -            | -      | EVEN<br>TOUT |
|        | PD9  | -           | -      | -            | -                               | -                  | -                         | -             | USART3<br>_RX                               | -                                               | -                                          | -                                        | -               | FMC_D1                     | -            | -      | EVEN<br>TOUT |
|        | PD10 | -           | -      | -            | -                               | -                  | -                         | -             | USART3<br>_CK                               | -                                               | -                                          | -                                        | -               | FMC_D1<br>5                | -            | LCD_B3 | EVEN<br>TOUT |
|        | PD11 | -           | -      | -            | -                               | I2C4_SM<br>BA      | -                         | -             | USART3<br>_CTS                              | -                                               | QUADSP<br>I_BK1_IO<br>0                    | SAI2_SD_<br>A                            | -               | FMC_A1<br>6/FMC_<br>CLE    | -            | -      | EVEN<br>TOUT |
|        | PD12 | -           | 1      | TIM4_C<br>H1 | LPTIM1_I<br>N1                  | I2C4_SC<br>L       | -                         | -             | USART3<br>_RTS                              | -                                               | QUADSP<br>I_BK1_IO<br>1                    | SAI2_FS_<br>A                            | -               | FMC_A1<br>7/FMC_<br>ALE    | -            | -      | EVEN<br>TOUT |
|        | PD13 | -           | -      | TIM4_C<br>H2 | LPTIM1_<br>OUT                  | I2C4_SD<br>A       | -                         | -             | -                                           | -                                               | QUADSP<br>I_BK1_IO<br>3                    | SAI2_SC<br>K_A                           | -               | FMC_A1                     | -            | -      | EVEN<br>TOUT |

Pinouts and pin description

| Table 1 | 2. STM3 | 2F750x | 8 altern | ate fund | tion ma | pping (c | ontinue | d) |
|---------|---------|--------|----------|----------|---------|----------|---------|----|
| AF3     | AF4     | AF5    | AF6      | AF7      | AF8     | AF9      | AF10    | 1  |

|        |      | AF0          | AF1            | AF2          | AF3                             | AF4                | AF5                | AF6             | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11             | AF12                       | AF13        | AF14   | AF15         |
|--------|------|--------------|----------------|--------------|---------------------------------|--------------------|--------------------|-----------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|------------------|----------------------------|-------------|--------|--------------|
| P      | ort  | sys          | TIM1/2         | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1   | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS  | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI        | LCD    | sys          |
| Port D | PD14 | -            | -              | TIM4_C<br>H3 | -                               | -                  | -                  | =               | -                                           | UART8_<br>CTS                                   | -                                          | -                                        | -                | FMC_D0                     | -           | -      | EVEN<br>TOUT |
| POILD  | PD15 | -            | -              | TIM4_C<br>H4 | -                               | -                  | -                  | -               | -                                           | UART8_<br>RTS                                   | -                                          | -                                        | -                | FMC_D1                     | -           | -      | EVEN<br>TOUT |
|        | PE0  | -            | -              | TIM4_ET<br>R | LPTIM1_E<br>TR                  | -                  | -                  | -               | -                                           | UART8_<br>Rx                                    | -                                          | SAI2_MC<br>K_A                           | -                | FMC_NB<br>L0               | DCMI_D<br>2 | -      | EVEN<br>TOUT |
|        | PE1  | -            | -              | -            | LPTIM1_I<br>N2                  | -                  | -                  | -               | -                                           | UART8_T<br>x                                    | -                                          | -                                        | -                | FMC_NB<br>L1               | DCMI_D<br>3 | -      | EVEN<br>TOUT |
|        | PE2  | TRACE<br>CLK | -              | -            | -                               | -                  | SPI4_SC<br>K       | SAI1_M<br>CLK_A | -                                           | -                                               | QUADSP<br>I_BK1_IO<br>2                    | -                                        | ETH_MII_<br>TXD3 | FMC_A2                     | -           | -      | EVEN<br>TOUT |
|        | PE3  | TRACE<br>D0  | -              | -            | -                               | -                  | -                  | SAI1_SD<br>_B   | -                                           | -                                               | -                                          | -                                        | -                | FMC_A1                     | -           | -      | EVEN<br>TOUT |
|        | PE4  | TRACE<br>D1  | -              | -            | -                               | -                  | SPI4_NS<br>S       | SAI1_FS<br>_A   | -                                           | -                                               | -                                          | -                                        | -                | FMC_A2                     | DCMI_D<br>4 | LCD_B0 | EVEN<br>TOUT |
|        | PE5  | TRACE<br>D2  | -              | -            | TIM9_CH<br>1                    | -                  | SPI4_MI<br>SO      | SAI1_SC<br>K_A  | -                                           | -                                               | -                                          | -                                        | -                | FMC_A2                     | DCMI_D<br>6 | LCD_G0 | EVEN<br>TOUT |
| Port E | PE6  | TRACE<br>D3  | TIM1_B<br>KIN2 | -            | TIM9_CH<br>2                    | -                  | SPI4_M<br>OSI      | SAI1_SD<br>_A   | -                                           | -                                               | -                                          | SAI2_MC<br>K_B                           | -                | FMC_A2                     | DCMI_D<br>7 | LCD_G1 | EVEN<br>TOUT |
|        | PE7  | -            | TIM1_ET<br>R   | -            | -                               | -                  | -                  | -               | -                                           | UART7_<br>Rx                                    | -                                          | QUADSPI<br>_BK2_IO0                      | -                | FMC_D4                     | -           | -      | EVEN<br>TOUT |
|        | PE8  | -            | TIM1_C<br>H1N  | -            | -                               | -                  | -                  | -               | -                                           | UART7_T<br>x                                    | -                                          | QUADSPI<br>_BK2_IO1                      | -                | FMC_D5                     | -           | -      | EVEN<br>TOUT |
|        | PE9  | -            | TIM1_C<br>H1   | -            | -                               | -                  | -                  | -               | -                                           | UART7_<br>RTS                                   | -                                          | QUADSPI<br>_BK2_IO2                      | -                | FMC_D6                     | -           | -      | EVEN<br>TOUT |
|        | PE10 | -            | TIM1_C<br>H2N  | -            | -                               | -                  | -                  | -               | -                                           | UART7_<br>CTS                                   | -                                          | QUADSPI<br>_BK2_IO3                      | -                | FMC_D7                     | -           | -      | EVEN<br>TOUT |
|        | PE11 | -            | TIM1_C<br>H2   | -            | -                               | -                  | SPI4_NS<br>S       | -               | -                                           | -                                               | -                                          | SAI2_SD_<br>B                            | -                | FMC_D8                     | -           | LCD_G3 | EVEN<br>TOUT |
|        | PE12 | -            | TIM1_C<br>H3N  | -            | -                               | -                  | SPI4_SC<br>K       | -               | -                                           | -                                               | -                                          | SAI2_SC<br>K_B                           | -                | FMC_D9                     | -           | LCD_B4 | EVEN<br>TOUT |
|        | PE13 | -            | TIM1_C<br>H3   | -            | -                               | -                  | SPI4_MI<br>SO      | -               | -                                           | -                                               | -                                          | SAI2_FS_<br>B                            | -                | FMC_D1                     | -           | LCD_DE | EVEN<br>TOUT |

Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |     |               |          |                                 |                    |                    |                 |                                             |                                                 | PP 3 (                                     | onunue                                   | <del>,</del>    |                            |              |             |              |
|--------|------|-----|---------------|----------|---------------------------------|--------------------|--------------------|-----------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|--------------|-------------|--------------|
|        |      | AF0 | AF1           | AF2      | AF3                             | AF4                | AF5                | AF6             | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13         | AF14        | AF15         |
| Po     | ort  | sys | TIM1/2        | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1   | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI         | LCD         | sys          |
| Port E | PE14 | -   | TIM1_C<br>H4  | -        | -                               | -                  | SPI4_M<br>OSI      | -               | -                                           | -                                               | -                                          | SAI2_MC<br>K_B                           | -               | FMC_D1                     | -            | LCD_CL<br>K | EVEN<br>TOUT |
| FOILE  | PE15 | -   | TIM1_B<br>KIN | -        | 1                               | ı                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_D1                     | ı            | LCD_R7      | EVEN<br>TOUT |
|        | PF0  | -   | -             | -        | -                               | I2C2_SD<br>A       | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A0                     | -            | -           | EVEN<br>TOUT |
|        | PF1  | -   | -             | -        | -                               | I2C2_SC<br>L       | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -            | -           | EVEN<br>TOUT |
|        | PF2  | -   | -             | -        | ı                               | I2C2_SM<br>BA      | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A2                     | ı            | -           | EVEN<br>TOUT |
|        | PF3  | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A3                     | -            | -           | EVEN<br>TOUT |
|        | PF4  | -   | -             | -        | ı                               | ı                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A4                     | ı            | -           | EVEN<br>TOUT |
|        | PF5  | -   | -             | -        | ı                               | ı                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A5                     | ı            | -           | EVEN<br>TOUT |
| Port F | PF6  | -   | -             | -        | TIM10_C<br>H1                   | -                  | SPI5_NS<br>S       | SAI1_SD<br>_B   | -                                           | UART7_<br>Rx                                    | QUADSP<br>I_BK1_IO<br>3                    | -                                        | -               | -                          | -            | -           | EVEN<br>TOUT |
|        | PF7  | -   | -             | -        | TIM11_CH<br>1                   | -                  | SPI5_SC<br>K       | SAI1_M<br>CLK_B | -                                           | UART7_T                                         | QUADSP<br>I_BK1_IO<br>2                    | -                                        | -               | -                          | -            | -           | EVEN<br>TOUT |
|        | PF8  | -   | -             | -        | -                               | -                  | SPI5_MI<br>SO      | SAI1_SC<br>K_B  | -                                           | UART7_<br>RTS                                   | TIM13_C<br>H1                              | QUADSPI<br>_BK1_IO0                      | -               | -                          | -            | -           | EVEN<br>TOUT |
|        | PF9  | -   | -             | -        | -                               | -                  | SPI5_M<br>OSI      | SAI1_FS<br>_B   | -                                           | UART7_<br>CTS                                   | TIM14_C<br>H1                              | QUADSPI<br>_BK1_IO1                      | -               | -                          | -            | -           | EVEN<br>TOUT |
|        | PF10 | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | -                          | DCMI_D<br>11 | LCD_DE      | EVEN<br>TOUT |
|        | PF11 | -   | -             | -        | -                               | -                  | SPI5_M<br>OSI      | -               | -                                           | -                                               | -                                          | SAI2_SD_<br>B                            | -               | FMC_SD<br>NRAS             | DCMI_D<br>12 | -           | EVEN<br>TOUT |
|        | PF12 | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A6                     | -            | -           | EVEN<br>TOUT |

Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |     | I      |          | Table I                         | Z. 01 W            | 721 7 30X          |               |                                             |                                                 | 1 3 (                                      | Jonanae                                  |                 |                            |                |             |              |
|--------|------|-----|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|----------------|-------------|--------------|
|        |      | AF0 | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13           | AF14        | AF15         |
| P      | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI           | LCD         | sys          |
|        | PF13 | 1   | -      | -        | -                               | I2C4_SM<br>BA      | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A7                     | -              | -           | EVEN<br>TOUT |
| Port F | PF14 | -   | -      | -        | -                               | I2C4_SC<br>L       | -                  | 1             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A8                     | -              | -           | EVEN<br>TOUT |
|        | PF15 | -   | -      | -        | -                               | I2C4_SD<br>A       | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A9                     | -              | -           | EVEN<br>TOUT |
|        | PG0  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -              | -           | EVEN<br>TOUT |
|        | PG1  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -              | -           | EVEN<br>TOUT |
|        | PG2  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -              | -           | EVEN<br>TOUT |
|        | PG3  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -              | -           | EVEN<br>TOUT |
|        | PG4  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1<br>4/FMC_<br>BA0    | -              | -           | EVEN<br>TOUT |
| Port G | PG5  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1<br>5/FMC_<br>BA1    | -              | -           | EVEN<br>TOUT |
|        | PG6  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | DCMI_D<br>12   | LCD_R7      | EVEN<br>TOUT |
|        | PG7  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | USART6<br>_CK                                   | -                                          | -                                        | -               | FMC_IN<br>T                | DCMI_D<br>13   | LCD_CL<br>K | EVEN<br>TOUT |
|        | PG8  | -   | -      | -        | -                               | -                  | SPI6_NS<br>S       | -             | SPDIFRX<br>_IN2                             | USART6<br>_RTS                                  | -                                          | -                                        | ETH_PPS<br>_OUT | FMC_SD<br>CLK              | -              | -           | EVEN<br>TOUT |
|        | PG9  | -   | -      | -        | -                               | -                  | -                  | -             | SPDIFRX<br>_IN3                             | USART6<br>_RX                                   | QUADSP<br>I_BK2_IO<br>2                    | SAI2_FS_<br>B                            | -               | FMC_NE<br>2/FMC_<br>NCE    | DCMI_V<br>SYNC | -           | EVEN<br>TOUT |
|        | PG10 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | LCD_G3                                     | SAI2_SD_<br>B                            | -               | FMC_NE                     | DCMI_D<br>2    | LCD_B2      | EVEN<br>TOUT |

Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |             |        |          | Table I                         | 2. 3 I WIS         | 21 / JUX           | o aitein      | ate runc                                    | LIOII IIIa                                      | pping (c                                   | ontinue                                  | u)                                       |                            |              |        |              |
|--------|------|-------------|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|----------------------------|--------------|--------|--------------|
|        |      | AF0         | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11                                     | AF12                       | AF13         | AF14   | AF15         |
| Po     | ort  | sys         | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS                          | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI         | LCD    | SYS          |
|        | PG11 | ı           | ı      | -        | ı                               | ı                  | -                  | ı             | SPDIFRX<br>_IN0                             | ı                                               | -                                          | -                                        | ETH_MII_<br>TX_EN/E<br>TH_RMII_<br>TX_EN | -                          | DCMI_D<br>3  | LCD_B3 | EVEN<br>TOUT |
|        | PG12 | -           | -      | -        | LPTIM1_I<br>N1                  | -                  | SPI6_MI<br>SO      | -             | SPDIFRX<br>_IN1                             | USART6<br>_RTS                                  | LCD_B4                                     | -                                        | -                                        | FMC_NE<br>4                | -            | LCD_B1 | EVEN<br>TOUT |
| Port G | PG13 | TRACE<br>D0 | -      | -        | LPTIM1_<br>OUT                  | -                  | SPI6_SC<br>K       | -             | -                                           | USART6<br>_CTS                                  | -                                          | -                                        | ETH_MII_<br>TXD0/ET<br>H_RMII_T<br>XD0   | FMC_A2                     | -            | LCD_R0 | EVEN<br>TOUT |
|        | PG14 | TRACE<br>D1 | -      | -        | LPTIM1_E<br>TR                  | -                  | SPI6_M<br>OSI      | -             | -                                           | USART6<br>_TX                                   | QUADSP<br>I_BK2_IO<br>3                    | -                                        | ETH_MII_<br>TXD1/ET<br>H_RMII_T<br>XD1   | FMC_A2<br>5                | 1            | LCD_B0 | EVEN<br>TOUT |
|        | PG15 | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | USART6<br>_CTS                                  | -                                          | -                                        | -                                        | FMC_SD<br>NCAS             | DCMI_D<br>13 | -      | EVEN<br>TOUT |
|        | PH0  | 1           | i      | -        | 1                               | 1                  | -                  | 1             | 1                                           | 1                                               | -                                          | -                                        | -                                        | -                          | 1            | 1      | EVEN<br>TOUT |
|        | PH1  | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -                                        | -                          | -            | -      | EVEN<br>TOUT |
|        | PH2  | -           | -      | -        | LPTIM1_I<br>N2                  | -                  | -                  | -             | -                                           | -                                               | QUADSP<br>I_BK2_IO<br>0                    | SAI2_SC<br>K_B                           | ETH_MII_<br>CRS                          | FMC_SD<br>CKE0             | -            | LCD_R0 | EVEN<br>TOUT |
| Port H | PH3  | 1           | -      | -        | 1                               | -                  | -                  | -             | -                                           | -                                               | QUADSP<br>I_BK2_IO<br>1                    | SAI2_MC<br>K_B                           | ETH_MII_<br>COL                          | FMC_SD<br>NE0              | 1            | LCD_R1 | EVEN<br>TOUT |
|        | PH4  | -           | -      | -        | -                               | I2C2_SC<br>L       | -                  | -             | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_NX<br>T                  | -                                        | -                          | -            | =      | EVEN<br>TOUT |
|        | PH5  | -           | -      | -        | -                               | I2C2_SD<br>A       | SPI5_NS<br>S       | -             | -                                           | -                                               | -                                          | -                                        | -                                        | FMC_SD<br>NWE              | -            | -      | EVEN<br>TOUT |
|        | PH6  | ı           | 1      | -        | ı                               | I2C2_SM<br>BA      | SPI5_SC<br>K       | -             | -                                           | -                                               | TIM12_C<br>H1                              | -                                        | ETH_MII_<br>RXD2                         | FMC_SD<br>NE1              | DCMI_D<br>8  | -      | EVEN<br>TOUT |
|        | PH7  | -           | -      | -        | -                               | I2C3_SC<br>L       | SPI5_MI<br>SO      | -             | -                                           | -                                               | -                                          | -                                        | ETH_MII_<br>RXD3                         | FMC_SD<br>CKE1             | DCMI_D<br>9  | -      | EVEN<br>TOUT |

|        |      | AF0 | AF1    | AF2          | AF3                             | AF4                | AF5                       | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13           | AF14   | AF15         |
|--------|------|-----|--------|--------------|---------------------------------|--------------------|---------------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|----------------|--------|--------------|
| Po     | ort  | sys | TIM1/2 | TIM3/4/5     | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6        | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI           | LCD    | sys          |
|        | PH8  | -   | -      | -            | -                               | I2C3_SD<br>A       | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D1                     | DCMI_H<br>SYNC | LCD_R2 | EVEN<br>TOUT |
|        | PH9  | -   | -      | -            | -                               | I2C3_SM<br>BA      | -                         | -             | -                                           | -                                               | TIM12_C<br>H2                              | -                                        | -               | FMC_D1                     | DCMI_D<br>0    | LCD_R3 | EVEN<br>TOUT |
|        | PH10 | -   | -      | TIM5_C<br>H1 | -                               | I2C4_SM<br>BA      | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D1<br>8                | DCMI_D<br>1    | LCD_R4 | EVEN<br>TOUT |
| Dartil | PH11 | -   | -      | TIM5_C<br>H2 | -                               | I2C4_SC<br>L       | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D1                     | DCMI_D<br>2    | LCD_R5 | EVEN<br>TOUT |
| Port H | PH12 | -   | -      | TIM5_C<br>H3 | -                               | I2C4_SD<br>A       | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D         | LCD_R6 | EVEN<br>TOUT |
|        | PH13 | -   | -      | -            | TIM8_CH<br>1N                   | -                  | -                         | -             | -                                           | -                                               | CAN1_T                                     | -                                        | -               | FMC_D2                     | -              | LCD_G2 | EVEN<br>TOUT |
|        | PH14 | -   | -      | -            | TIM8_CH<br>2N                   | -                  | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>4    | LCD_G3 | EVEN<br>TOUT |
|        | PH15 | -   | -      | -            | TIM8_CH<br>3N                   | -                  | -                         | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>11   | LCD_G4 | EVEN<br>TOUT |
|        | PI0  | -   | -      | TIM5_C<br>H4 | -                               | -                  | SPI2_NS<br>S/I2S2_<br>WS  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>13   | LCD_G5 | EVEN<br>TOUT |
|        | PI1  | -   | -      | -            | TIM8_BKI<br>N2                  | -                  | SPI2_SC<br>K/I2S2_<br>CK  | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>8    | LCD_G6 | EVEN<br>TOUT |
|        | PI2  | -   | -      | -            | TIM8_CH<br>4                    | -                  | SPI2_MI<br>SO             | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>9    | LCD_G7 | EVEN<br>TOUT |
| Port I | PI3  | -   | -      | -            | TIM8_ET<br>R                    | -                  | SPI2_M<br>OSI/I2S2<br>_SD | -             | -                                           | -                                               | -                                          | -                                        | -               | FMC_D2                     | DCMI_D<br>10   | -      | EVEN<br>TOUT |
|        | PI4  | -   | -      | -            | TIM8_BKI<br>N                   | -                  | -                         | -             | -                                           | -                                               | -                                          | SAI2_MC<br>K_A                           | -               | FMC_NB<br>L2               | DCMI_D<br>5    | LCD_B4 | EVEN<br>TOUT |
|        | PI5  | -   | -      | -            | TIM8_CH<br>1                    | -                  | -                         | -             | -                                           | -                                               | -                                          | SAI2_SC<br>K_A                           | -               | FMC_NB<br>L3               | DCMI_V<br>SYNC | LCD_B5 | EVEN<br>TOUT |
|        | PI6  | -   | -      | -            | TIM8_CH<br>2                    | -                  | -                         | -             | -                                           | -                                               | -                                          | SAI2_SD_<br>A                            | -               | FMC_D2<br>8                | DCMI_D<br>6    | LCD_B6 | EVEN<br>TOUT |



Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |     |        |          |                                 |                    |                    |               |                                             |                                                 | PP9 (                                      | ontinue                                  | ,                 | 1                          | 1           | 1             |              |
|--------|------|-----|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-------------------|----------------------------|-------------|---------------|--------------|
|        |      | AF0 | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11              | AF12                       | AF13        | AF14          | AF15         |
| Po     | ort  | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS   | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI        | LCD           | sys          |
|        | PI7  | -   | -      | -        | TIM8_CH<br>3                    | -                  | -                  | -             | -                                           | -                                               | -                                          | SAI2_FS_<br>A                            | -                 | FMC_D2<br>9                | DCMI_D<br>7 | LCD_B7        | EVEN<br>TOUT |
|        | PI8  | -   | -      | -        | -                               | ı                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | -             | EVEN<br>TOUT |
|        | PI9  | -   | -      | -        | =                               | 1                  | -                  | 1             | -                                           | -                                               | CAN1_R<br>X                                | -                                        | ı                 | FMC_D3                     | ı           | LCD_VS<br>YNC | EVEN<br>TOUT |
|        | PI10 | 1   | -      | -        | -                               | ı                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | ETH_MII_<br>RX_ER | FMC_D3                     | 1           | LCD_HS<br>YNC | EVEN<br>TOUT |
| Port I | PI11 | -   | -      | -        | -                               | i                  | -                  | ı             | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_DIR                      | 1                 | -                          | ı           | -             | EVEN<br>TOUT |
|        | PI12 | -   | -      | -        | -                               | -                  | -                  | 1             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | LCD_HS<br>YNC | EVEN<br>TOUT |
|        | PI13 | -   | -      | -        | -                               | i                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | 1                 | -                          | ı           | LCD_VS<br>YNC | EVEN<br>TOUT |
|        | PI14 | -   | -      | -        | -                               | i                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | 1                 | -                          | ı           | LCD_CL<br>K   | EVEN<br>TOUT |
|        | PI15 | -   | -      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | LCD_R0        | EVEN<br>TOUT |
|        | PJ0  | -   | -      | -        | -                               | i                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | 1                 | -                          | ı           | LCD_R1        | EVEN<br>TOUT |
|        | PJ1  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | LCD_R2        | EVEN<br>TOUT |
|        | PJ2  | 1   | -      | -        | -                               | ı                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | 1                 | -                          | 1           | LCD_R3        | EVEN<br>TOUT |
| Port J | PJ3  | -   | -      | -        | -                               | i                  | -                  | i             | -                                           | -                                               | -                                          | -                                        | ı                 | -                          | ı           | LCD_R4        | EVEN<br>TOUT |
|        | PJ4  | -   | -      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | LCD_R5        | EVEN<br>TOUT |
|        | PJ5  | -   | -      | -        | -                               | ı                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | 1                 | -                          | ı           | LCD_R6        | EVEN<br>TOUT |
|        | PJ6  | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -                 | -                          | -           | LCD_R7        | EVEN<br>TOUT |

Pinouts and pin description

Table 12. STM32F750x8 alternate function mapping (continued)

|        |      |     |        | 1        |                                 |                    |                    |               |                                             | , cion ina                                      | 1 1 5 (                                    |                                          | ,               | 1                          |      |        |              |
|--------|------|-----|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|------|--------|--------------|
|        |      | AF0 | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13 | AF14   | AF15         |
| Pe     | ort  | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI | LCD    | sys          |
|        | PJ7  | -   | -      | -        | -                               | ı                  | -                  | i             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G0 | EVEN<br>TOUT |
|        | PJ8  | -   | -      | -        | -                               | ı                  | -                  | i             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G1 | EVEN<br>TOUT |
|        | PJ9  | ı   | -      | -        | -                               | 1                  | -                  | ī             | -                                           | -                                               | 1                                          | -                                        | -               | -                          | ı    | LCD_G2 | EVEN<br>TOUT |
|        | PJ10 | -   | -      | -        | -                               | -                  | -                  | 1             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G3 | EVEN<br>TOUT |
| Port J | PJ11 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G4 | EVEN<br>TOUT |
|        | PJ12 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B0 | EVEN<br>TOUT |
|        | PJ13 | -   | -      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B1 | EVEN<br>TOUT |
|        | PJ14 | -   | -      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B2 | EVEN<br>TOUT |
|        | PJ15 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B3 | EVEN<br>TOUT |

### Table 12. STM32F750x8 alternate function mapping (continued)

|        |     |     |        |          |                                 |                    |                    |               |                                             |                                                 | FF 5 (                                     | Jonanac                                  | - /             |                            |      |        |              |
|--------|-----|-----|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|------|--------|--------------|
|        |     | AF0 | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13 | AF14   | AF15         |
| Pe     | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI | LCD    | sys          |
|        | PK0 | -   | -      | -        | -                               | -                  | -                  | 1             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G5 | EVEN<br>TOUT |
|        | PK1 | -   | -      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_G6 | EVEN<br>TOUT |
|        | PK2 | -   | ı      | -        | -                               | -                  | -                  | ı             | -                                           | -                                               | -                                          | -                                        | -               | -                          | ı    | LCD_G7 | EVEN<br>TOUT |
| Port K | PK3 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B4 | EVEN<br>TOUT |
| POILK  | PK4 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B5 | EVEN<br>TOUT |
|        | PK5 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B6 | EVEN<br>TOUT |
|        | PK6 | -   | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_B7 | EVEN<br>TOUT |
|        | PK7 | -   | -      | _        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -               | -                          | -    | LCD_DE | EVEN<br>TOUT |

Memory mapping STM32F750x8

# 5 Memory mapping

Refer to the product line reference manual for details on the memory mapping as well as the boundary addresses for all peripherals.



### 6 Electrical characteristics

### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

### 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3 $\sigma$ ).

### 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 3.3 V (for the 1.7 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2σ).

### 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 14.

### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 15*.



DS12535 Rev 1 83/199

### 6.1.6 Power supply scheme

 $V_{BAT}$ Backup circuitry Power switch (OSC32K,RTC, VBAT = Wakeup logic 1.65 to 3.6V Backup registers, backup RĂM) 10 shif GP I/Os Logic ভ Kernel logic (CPU, V<sub>CAP</sub> digital & RAM)  $V_{DD}$ V<sub>DD.</sub> ..14/20 Voltage regulator 19 × 100 nF + 1 × 4.7 µF BYPASS\_REG Flash memory V<sub>DDUSB</sub> **V<sub>DDUSB</sub>** OTG FS PHY 100 nF Reset PDR\_ON controller  $V_{DD}$  $V_{DDA}$ V<sub>REF+</sub> Analog: 100 nF 100 nF V<sub>REF</sub> **ADC** RCs, PLI + 1 µF  $V_{SSA}$ MSv35942V1

Figure 16. Power supply scheme

- To connect BYPASS\_REG and PDR\_ON pins, refer to Section 3.17: Power supply supervisor and Section 3.18: Voltage regulator
- 2. The two 2.2 μF ceramic capacitors should be replaced by two 100 nF decoupling capacitors when the voltage regulator is OFF.
- 3. The 4.7  $\mu F$  ceramic capacitor must be connected to one of the  $V_{DD}$  pin.
- 4.  $V_{DDA}=V_{DD}$  and  $V_{SSA}=V_{SS}$ .

**Caution:** Each power supply pair (V<sub>DD</sub>/V<sub>SS</sub>, V<sub>DDA</sub>/V<sub>SSA</sub> ...) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device.



### 6.1.7 Current consumption measurement

IDD\_VBAT VBAT VDD VDD VDDA

Figure 17. Current consumption measurement scheme

### 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 13: Voltage characteristics*, *Table 14: Current characteristics*, and *Table 15: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                                                                            | Min                                                      | Max                  | Unit  |
|-----------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|-------|
| V <sub>DD</sub> -V <sub>SS</sub>  | External main supply voltage (including $V_{DDA}$ , $V_{DD,}$ $V_{BAT}$ and $V_{DDUSB}$ ) $^{(1)}$ | - 0.3                                                    | 4.0                  |       |
|                                   | Input voltage on FT pins <sup>(2)</sup>                                                            | V <sub>SS</sub> - 0.3                                    | V <sub>DD</sub> +4.0 | ] , , |
| V                                 | Input voltage on TTa pins                                                                          | V <sub>SS</sub> - 0.3                                    | 4.0                  | V     |
| V <sub>IN</sub>                   | Input voltage on any other pin                                                                     | V <sub>SS</sub> - 0.3                                    | 4.0                  |       |
|                                   | Input voltage on BOOT pin                                                                          | $V_{SS}$                                                 | 9.0                  |       |
| ΔV <sub>DDx</sub>                 | Variations between different V <sub>DD</sub> power pins                                            | -                                                        | 50                   | mV    |
| V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins <sup>(3)</sup>                                    | -                                                        | 50                   | IIIV  |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (human body model)                                                 | see Sectio<br>Absolute n<br>ratings (ele<br>sensitivity) | naximum<br>ectrical  | -     |

Table 13. Voltage characteristics

- 1. All main power  $(V_{DD}, V_{DDA}, V_{DDUSB})$  and ground  $(V_{SS}, V_{SSA})$  pins must always be connected to the external power supply, in the permitted range.
- V<sub>IN</sub> maximum value must always be respected. Refer to Table 14 for the values of the maximum allowed injected current.
- 3. Include VREF- pin.

**Table 14. Current characteristics** 

| Symbol                             | Ratings                                                                              | Max.   | Unit |
|------------------------------------|--------------------------------------------------------------------------------------|--------|------|
| $\Sigma I_{VDD}$                   | Total current into sum of all V <sub>DD_x</sub> power lines (source) <sup>(1)</sup>  | 320    |      |
| Σ I <sub>VSS</sub>                 | Total current out of sum of all V <sub>SS_x</sub> ground lines (sink) <sup>(1)</sup> | - 320  | =    |
| Σ I <sub>VDDUSB</sub>              | Total current into V <sub>DDUSB</sub> power line (source)                            | 25     |      |
| I <sub>VDD</sub>                   | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup>       | 100    |      |
| I <sub>VSS</sub>                   | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup>      | - 100  |      |
|                                    | Output current sunk by any I/O and control pin                                       | 25     | =    |
| I <sub>IO</sub>                    | Output current sourced by any I/Os and control pin                                   | - 25   | mA   |
|                                    | Total output current sunk by sum of all I/O and control pins (2)                     | 120    |      |
| $\Sigma I_{IO}$                    | Total output current sunk by sum of all USB I/Os                                     | 25     |      |
|                                    | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup>      | - 120  |      |
| ,                                  | Injected current on FT, FTf, RST and B pins (3)                                      | - 5/+0 |      |
| I <sub>INJ(PIN)</sub>              | Injected current on TTa pins <sup>(4)</sup>                                          | ±5     |      |
| $\Sigma I_{\text{INJ(PIN)}}^{(4)}$ | Total injected current (sum of all I/O and control pins) <sup>(5)</sup>              | ±25    |      |

All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

- 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
- 4. A positive injection is induced by V<sub>IN</sub>>V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 13: Voltage characteristics* for the values of the maximum allowed input voltage.
- 5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

**Table 15. Thermal characteristics** 

| Symbol           | Ratings                      | Value        | Unit |
|------------------|------------------------------|--------------|------|
| T <sub>STG</sub> | Storage temperature range    | - 65 to +150 | °C   |
| T <sub>J</sub>   | Maximum junction temperature | 125          | O    |



<sup>2.</sup> This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.

## 6.3 Operating conditions

### 6.3.1 General operating conditions

Table 16. General operating conditions

| Symbol                          | Parameter                                               | Conditions <sup>(1)</sup>                                                       |                       | Min                | Тур | Max                | Unit |
|---------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------|--------------------|-----|--------------------|------|
|                                 |                                                         | Power Scale 3 (VOS[1:0] bits in PWR_CR register = 0x01), ReguON, over-drive OFF | 0                     | -                  | 144 |                    |      |
|                                 | Internal AHB clock frequency                            | Power Scale 2 (VOS[1:0] bits in                                                 | Over-<br>drive<br>OFF |                    | -   | 168                |      |
| f <sub>HCLK</sub>               |                                                         | PWR_CR register = 0x10),<br>Regulator ON                                        | Over-<br>drive<br>ON  | 0                  | 1   | 180                |      |
|                                 |                                                         | Power Scale 1 (VOS[1:0] bits in PWR_CR register= 0x11),                         | Over-<br>drive<br>OFF | 0                  | -   | 180                | MHz  |
|                                 |                                                         | Regulator ON                                                                    | Over-<br>drive<br>ON  |                    | -   | 216 <sup>(2)</sup> |      |
| f                               | Internal APB1 clock frequency                           | Over-drive OFF                                                                  | 0                     | -                  | 45  |                    |      |
| f <sub>PCLK1</sub>              | internal APB I clock frequency                          | Over-drive ON                                                                   |                       | 0                  | -   | 54                 | ]    |
| f <sub>PCLK2</sub>              | Internal APB2 clock frequency                           | Over-drive OFF                                                                  |                       | 0                  | ı   | 90                 |      |
| PCLK2                           | Internal Al B2 Glock frequency                          | Over-drive ON                                                                   |                       | 0                  | ı   | 108                |      |
| $V_{DD}$                        | Standard operating voltage                              | -                                                                               |                       | 1.7 <sup>(3)</sup> | 1   | 3.6                |      |
| V <sub>DDA</sub> <sup>(4)</sup> | Analog operating voltage (ADC limited to 1.2 M samples) | Must be the same potential as V                                                 | (6)                   | 1.7 <sup>(3)</sup> | -   | 2.4                |      |
| (5)                             | Analog operating voltage (ADC limited to 2.4 M samples) | inust be the same potential as v                                                | DD` ´                 | 2.4                | -   | 3.6                | V    |
|                                 | USB supply voltage (supply                              | USB not used                                                                    |                       |                    | 3.3 | 3.6                |      |
| V <sub>DDUSB</sub>              | voltage for PA11,PA12, PB14<br>and PB15 pins)           | USB used                                                                        | 3.0                   | -                  | 3.6 |                    |      |
| $V_{BAT}$                       | Backup operating voltage                                | -                                                                               |                       | 1.65               | -   | 3.6                |      |

Table 16. General operating conditions (continued)

| Symbol          | Parameter Conditions <sup>(1)</sup>                                                 |                                                                                                                                        | Min   | Тур  | Max                       | Unit |  |
|-----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|------|---------------------------|------|--|
|                 |                                                                                     | Power Scale 3 ((VOS[1:0] bits in PWR_CR register = 0x01), 144 MHz HCLK max frequency                                                   | 1.08  | 1.14 | 1.20                      |      |  |
| V <sub>12</sub> | Regulator ON: 1.2 V internal voltage on V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins | Power Scale 2 ((VOS[1:0] bits in PWR_CR register = 0x10), 168 MHz HCLK max frequency with over-drive OFF or 180 MHz with over-drive ON | 1.20  | 1.26 | 1.32                      |      |  |
|                 |                                                                                     | Power Scale 1 ((VOS[1:0] bits in PWR_CR register = 0x11), 180 MHz HCLK max frequency with over-drive OFF or 216 MHz with over-drive ON | 1.26  | 1.32 | 1.40                      | V    |  |
|                 | Regulator OFF: 1.2 V external                                                       | Max frequency 144 MHz                                                                                                                  | 1.10  | 1.14 | 1.20                      |      |  |
|                 | voltage must be supplied from external regulator on                                 | Max frequency 168MHz                                                                                                                   | 1.20  | 1.26 | 1.32                      |      |  |
|                 | V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins <sup>(7)</sup>                          | Max frequency 180 MHz                                                                                                                  | 1.26  | 1.32 | 1.38                      |      |  |
|                 | Input voltage on RST and FT                                                         | 2 V ≤V <sub>DD</sub> ≤3.6 V                                                                                                            | - 0.3 | -    | 5.5                       |      |  |
|                 | pins <sup>(8)</sup>                                                                 | V <sub>DD</sub> ≤2 V                                                                                                                   | - 0.3 | -    | 5.2                       |      |  |
| $V_{IN}$        | Input voltage on TTa pins                                                           | -                                                                                                                                      | - 0.3 | -    | V <sub>DDA</sub> +<br>0.3 |      |  |
|                 | Input voltage on BOOT pin                                                           | -                                                                                                                                      | 0     | -    | 9                         |      |  |
|                 | Power dissipation at T <sub>A</sub> = 85 °C                                         | LQFP100                                                                                                                                | -     | -    | 465                       |      |  |
| $P_{D}$         | for suffix 6 or T <sub>A</sub> = 105 °C for                                         | 1.0=5.4.4                                                                                                                              |       | -    | 500                       | mW   |  |
|                 | suffix 7 <sup>(9)</sup>                                                             | TFBGA216                                                                                                                               | -     | -    | 690                       | ]    |  |
|                 | Ambient temperature for 6 suffix                                                    | Maximum power dissipation                                                                                                              | - 40  | -    | 85                        | °C   |  |
| Ta              | version                                                                             | Low power dissipation <sup>(10)</sup>                                                                                                  | - 40  | -    | 105                       |      |  |
| 17              | Ambient temperature for 7 suffix                                                    | Maximum power dissipation                                                                                                              | - 40  | -    | 105                       | - °C |  |
|                 | version                                                                             | Low power dissipation <sup>(10)</sup>                                                                                                  | - 40  | -    | 125                       |      |  |
| TJ              | Junction temperature range                                                          | 6 suffix version                                                                                                                       | - 40  | -    | 105                       | °C   |  |
| IJ              | danotion temperature range                                                          | 7 suffix version                                                                                                                       | - 40  | -    | 125                       |      |  |

- 1. The over-drive mode is not supported at the voltage ranges from 1.7 to 2.1 V.
- 2. 216 MHz maximum frequency for 6 suffix version (200 MHz maximum frequency for 7 suffix version).
- 3. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
- 4. When the ADC is used, refer to *Table 61: ADC characteristics*.
- 5. If  $V_{REF+}$  pin is present, it must respect the following condition:  $V_{DDA}$ - $V_{REF+}$  < 1.2 V.
- It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and power-down operation.
- 7. The over-drive mode is not supported when the internal regulator is OFF.
- 8. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled
- 9. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ .
- 10. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$ .

|                                              | Table 111 Emittations deponding on the operating power supply range |                                                                                                |                                                                    |                        |                                         |  |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|-----------------------------------------|--|--|--|--|
| Operating power supply range                 | ADC operation                                                       | Maximum Flash<br>memory access<br>frequency with<br>no wait states<br>(f <sub>Flashmax</sub> ) | Maximum HCLK<br>frequency vs Flash<br>memory wait states<br>(1)(2) | I/O operation          | Possible Flash<br>memory<br>operations  |  |  |  |  |
| V <sub>DD</sub> =1.7 to 2.1 V <sup>(3)</sup> | Conversion time up to 1.2 Msps                                      | 20 MHz                                                                                         | 180 MHz with 8 wait states and over-drive OFF                      | No I/O compensation    | 8-bit erase and program operations only |  |  |  |  |
| V <sub>DD</sub> = 2.1 to<br>2.4 V            | Conversion time up to 1.2 Msps                                      | 22 MHz                                                                                         | 216 MHz with 9 wait states and over-drive ON                       | No I/O compensation    | 16-bit erase and program operations     |  |  |  |  |
| V <sub>DD</sub> = 2.4 to 2.7 V               | Conversion time up to 2.4 Msps                                      | 24 MHz                                                                                         | 216 MHz with 8 wait states and over-drive ON                       | I/O compensation works | 16-bit erase and program operations     |  |  |  |  |
| $V_{DD} = 2.7 \text{ to}$ 3.6 $V^{(4)}$      | Conversion time up to 2.4 Msps                                      | 30 MHz                                                                                         | 216 MHz with 7 wait states and over-drive ON                       | I/O compensation works | 32-bit erase and program operations     |  |  |  |  |

Table 17. Limitations depending on the operating power supply range

### 6.3.2 VCAP1/VCAP2 external capacitor

Stabilization for the main regulator is achieved by connecting an external capacitor  $C_{\text{EXT}}$  to the VCAP1/VCAP2 pins.  $C_{\text{EXT}}$  is specified in *Table 18*.

Figure 18. External capacitor C<sub>EXT</sub>

C

ESR

R Leak

MS19044V2

1. Legend: ESR is the equivalent series resistance.

Table 18. VCAP1/VCAP2 operating conditions<sup>(1)</sup>

| Symbol | Parameter                         | Conditions |
|--------|-----------------------------------|------------|
| CEXT   | Capacitance of external capacitor | 2.2 µF     |
| ESR    | ESR of external capacitor         | < 2 Ω      |

<sup>1.</sup> When bypassing the voltage regulator, the two 2.2  $\mu$ F V<sub>CAP</sub> capacitors are not required and should be replaced by two 100 nF decoupling capacitors.

577

DS12535 Rev 1 89/199

Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.

<sup>2.</sup> Thanks to the ART accelerator on ITCM interface and L1-cache on AXI interface, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator or L1-cache allows to achieve a performance equivalent to 0-wait state program execution.

<sup>3.</sup> V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).

<sup>4.</sup> The voltage range for USB full speed PHYs can drop down to 2.7 V. However the electrical characteristics of D- and D+ pins will be degraded between 2.7 and 3 V.

### 6.3.3 Operating conditions at power-up / power-down (regulator ON)

Subject to general operating conditions for T<sub>A</sub>.

Table 19. Operating conditions at power-up / power-down (regulator ON)

| Symbol | Parameter                      | Min | Max | Unit  |  |
|--------|--------------------------------|-----|-----|-------|--|
| t      | V <sub>DD</sub> rise time rate | 20  | 8   | µs/V  |  |
| τ∨DD   | V <sub>DD</sub> fall time rate | 20  | ∞   | μ5/ ν |  |

### 6.3.4 Operating conditions at power-up / power-down (regulator OFF)

Subject to general operating conditions for T<sub>A</sub>.

Table 20. Operating conditions at power-up / power-down (regulator OFF)<sup>(1)</sup>

| Symbol            | Parameter                                                | Conditions | Min | Max | Unit  |
|-------------------|----------------------------------------------------------|------------|-----|-----|-------|
| +                 | V <sub>DD</sub> rise time rate                           | Power-up   | 20  | ∞   |       |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate                           | Power-down | 20  | ∞   | μs/V  |
|                   | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> rise time rate | Power-up   | 20  | ∞   | μ5/ ν |
| t <sub>VCAP</sub> | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> fall time rate | Power-down | 20  | ~   |       |

<sup>1.</sup> To reset the internal logic at power-down, a reset must be applied on pin PA0 when  $V_{DD}$  reach below 1.08 V.

### 6.3.5 Reset and power control block characteristics

The parameters given in *Table 21* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 21. reset and power control block characteristics

| Symbol                              | Parameter                                                                           | Conditions                                                                                | Min  | Тур  | Max  | Unit |
|-------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
|                                     |                                                                                     | PLS[2:0]=000 (rising edge)                                                                | 2.09 | 2.14 | 2.19 | V    |
|                                     |                                                                                     | PLS[2:0]=000 (falling edge)                                                               | 1.98 | 2.04 | 2.08 | V    |
|                                     |                                                                                     | PLS[2:0]=001 (rising edge)                                                                | 2.23 | 2.30 | 2.37 | V    |
|                                     |                                                                                     | PLS[2:0]=001 (falling edge)                                                               | 2.13 | 2.19 | 2.25 | V    |
|                                     |                                                                                     | PLS[2:0]=010 (rising edge)                                                                | 2.39 | 2.45 | 2.51 | V    |
|                                     |                                                                                     | PLS[2:0]=010 (falling edge)                                                               | 2.29 | 2.35 | 2.39 | V    |
|                                     |                                                                                     | PLS[2:0]=011 (rising edge)                                                                | 2.54 | 2.60 | 2.65 | V    |
| W                                   | Programmable voltage                                                                | PLS[2:0]=011 (falling edge)                                                               | 2.44 | 2.51 | 2.56 | V    |
| V <sub>PVD</sub>                    | detector level selection                                                            | PLS[2:0]=100 (rising edge)                                                                | 2.70 | 2.76 | 2.82 | V    |
|                                     |                                                                                     | PLS[2:0]=100 (falling edge)                                                               | 2.59 | 2.66 | 2.71 | V    |
|                                     |                                                                                     | PLS[2:0]=101 (rising edge)                                                                | 2.86 | 2.93 | 2.99 | V    |
|                                     |                                                                                     | PLS[2:0]=101 (falling edge)                                                               | 2.65 | 2.84 | 2.92 | V    |
|                                     |                                                                                     | PLS[2:0]=110 (rising edge)                                                                | 2.96 | 3.03 | 3.10 | V    |
|                                     |                                                                                     | PLS[2:0]=110 (falling edge)                                                               | 2.85 | 2.93 | 2.99 | V    |
|                                     |                                                                                     | PLS[2:0]=111 (rising edge)                                                                | 3.07 | 3.14 | 3.21 | V    |
|                                     |                                                                                     | PLS[2:0]=111 (falling edge)                                                               | 2.95 | 3.03 | 3.09 | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis                                                                      | -                                                                                         | -    | 100  | -    | mV   |
| V                                   | Power-on/power-down                                                                 | Falling edge                                                                              | 1.60 | 1.68 | 1.76 | V    |
| V <sub>POR/PDR</sub>                | reset threshold                                                                     | Rising edge                                                                               | 1.64 | 1.72 | 1.80 | V    |
| V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis                                                                      | -                                                                                         | -    | 40   | -    | mV   |
| V                                   | Brownout level 1                                                                    | Falling edge                                                                              | 2.13 | 2.19 | 2.24 | V    |
| V <sub>BOR1</sub>                   | threshold                                                                           | Rising edge                                                                               | 2.23 | 2.29 | 2.33 | V    |
| V                                   | Brownout level 2                                                                    | Falling edge                                                                              | 2.44 | 2.50 | 2.56 | V    |
| V <sub>BOR2</sub>                   | threshold                                                                           | Rising edge                                                                               | 2.53 | 2.59 | 2.63 | ٧    |
| V                                   | Brownout level 3                                                                    | Falling edge                                                                              | 2.75 | 2.83 | 2.88 | V    |
| V <sub>BOR3</sub>                   | threshold                                                                           | Rising edge                                                                               | 2.85 | 2.92 | 2.97 | V    |
| V <sub>BORhyst</sub> <sup>(1)</sup> | BOR hysteresis                                                                      | -                                                                                         | -    | 100  | -    | mV   |
| T <sub>RSTTEMPO</sub>               | POR reset temporization                                                             | -                                                                                         | 0.5  | 1.5  | 3.0  | ms   |
| I <sub>RUSH</sub> <sup>(1)</sup>    | InRush current on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby) | -                                                                                         | -    | 160  | 250  | mA   |
| E <sub>RUSH</sub> <sup>(1)</sup>    | InRush energy on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby)  | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | -    | -    | 5.4  | μC   |



- 1. Guaranteed by design.
- 2. The reset temporization is measured from the power-on (POR reset or wakeup from  $V_{BAT}$ ) to the instant when first instruction is read by the user application code.

### 6.3.6 Over-drive switching characteristics

When the over-drive mode switches from enabled to disabled or disabled to enabled, the system clock is stalled during the internal voltage set-up.

The over-drive switching characteristics are given in *Table 22*. They are sbject to general operating conditions for  $T_A$ .

| Symbol    | Parameter                      | Conditions                              | Min | Тур | Max | Unit |
|-----------|--------------------------------|-----------------------------------------|-----|-----|-----|------|
| Tod_swen  | Over_drive switch enable time  | HSI                                     | -   | 45  | -   |      |
|           |                                | HSE max for 4 MHz<br>and min for 26 MHz | 45  | -   | 100 |      |
|           |                                | External HSE<br>50 MHz                  | -   | 40  | -   | ue   |
|           | Over_drive switch disable time | HSI                                     | -   | 20  | -   | μs   |
| Tod_swdis |                                | HSE max for 4 MHz and min for 26 MHz.   | 20  | -   | 80  |      |
|           |                                | External HSE<br>50 MHz                  | -   | 15  | -   |      |

Table 22. Over-drive switching characteristics<sup>(1)</sup>

### 6.3.7 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 17: Current consumption measurement scheme*.

All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.



<sup>1.</sup> Guaranteed by design.

### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load).
- · All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted both to f<sub>HCLK</sub> frequency and V<sub>DD</sub> range (see *Table 17: Limitations depending on the operating power supply range*).
- When the regulator is ON, the voltage scaling and over-drive mode are adjusted to f<sub>HCLK</sub> frequency as follows:
  - Scale 3 for f<sub>HCLK</sub> ≤ 144 MHz
  - Scale 2 for 144 MHz < f<sub>HCLK</sub> ≤ 168 MHz
  - Scale 1 for 168 MHz <  $f_{HCLK}$  ≤ 216 MHz. The over-drive is only ON at 216 MHz.
- When the regulator is OFF, the V12 is provided externally as described in *Table 16:* General operating conditions:
- The system clock is HCLK,  $f_{PCLK1} = f_{HCLK}/4$ , and  $f_{PCLK2} = f_{HCLK}/2$ .
- External clock frequency is 25 MHz and PLL is ON when f<sub>HCLK</sub> is higher than 25 MHz.
- The typical current consumption values are obtained for 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V voltage range and for T<sub>A</sub>= 25 °C unless otherwise specified.
- The maximum values are obtained for 1.7 V ≤ V<sub>DD</sub> ≤ 3.6 V voltage range and a maximum ambient temperature (T<sub>A</sub>) unless otherwise specified.
- For the voltage range 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V, the maximum frequency is 180 MHz.

Table 23. Typical and maximum current consumption in Run mode, code with data processing running from ITCM RAM, regulator ON

| Cumbal          | Parameter              | Conditions                                | £ (MILI-)  | Turn                    |                    |                        | Unit                   |                         |       |
|-----------------|------------------------|-------------------------------------------|------------|-------------------------|--------------------|------------------------|------------------------|-------------------------|-------|
| Symbol          | Parameter              | Conditions                                | Conditions | f <sub>HCLK</sub> (MHz) | Тур                | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Offic |
|                 |                        |                                           | 216        | 178                     | 208 <sup>(4)</sup> | 230 <sup>(4)</sup>     | -                      |                         |       |
|                 |                        |                                           | 200        | 165                     | 193                | 212                    | 230                    |                         |       |
|                 |                        |                                           | 180        | 147                     | 171 <sup>(4)</sup> | 185 <sup>(4)</sup>     | 198 <sup>(4)</sup>     |                         |       |
|                 |                        | All peripherals enabled <sup>(2)(3)</sup> | 168        | 130                     | 152                | 164                    | 177                    |                         |       |
|                 |                        |                                           | 144        | 100                     | 116                | 127                    | 137                    |                         |       |
|                 |                        |                                           | 60         | 44                      | 52                 | 63                     | 73                     | mΛ                      |       |
|                 |                        |                                           | 25         | 21                      | 25                 | 36                     | 46                     |                         |       |
| I <sub>DD</sub> | current in<br>RUN mode |                                           | 216        | 102                     | 120 <sup>(4)</sup> | 141 <sup>(4)</sup>     | -                      | mA                      |       |
|                 |                        |                                           | 200        | 95                      | 111                | 131                    | 149                    |                         |       |
|                 |                        |                                           | 180        | 84                      | 98 <sup>(4)</sup>  | 112 <sup>(4)</sup>     | 125 <sup>(4)</sup>     |                         |       |
|                 |                        | All peripherals disabled <sup>(3)</sup>   | 168        | 75                      | 87                 | 100                    | 112                    |                         |       |
|                 |                        | disasiou                                  | 144        | 58                      | 67                 | 77                     | 88                     |                         |       |
|                 |                        |                                           | 60         | 25                      | 30                 | 41                     | 51                     |                         |       |
|                 |                        |                                           | 25         | 12                      | 15                 | 25                     | 36                     |                         |       |

<sup>1.</sup> Guaranteed by characterization results.



2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

- When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.
- 4. Guaranteed by test in production.

Table 24. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART ON except prefetch / L1-cache ON) or SRAM on AXI (L1-cache ON), regulator ON

| Cumbal          | Parameter         | Conditions                                | £ (MII-)                |     |                        | Max <sup>(1)</sup>     |                         | Unit |  |
|-----------------|-------------------|-------------------------------------------|-------------------------|-----|------------------------|------------------------|-------------------------|------|--|
| Symbol          | Cymbol Tarameter  | Conditions                                | f <sub>HCLK</sub> (MHz) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Onit |  |
|                 |                   |                                           | 216                     | 186 | 213                    | 234                    | -                       |      |  |
|                 |                   |                                           | 200                     | 172 | 197                    | 217                    | 235                     |      |  |
|                 |                   |                                           | 180                     | 152 | 175                    | 189                    | 202                     |      |  |
|                 |                   | All peripherals enabled <sup>(2)(3)</sup> | 168                     | 135 | 155                    | 168                    | 180                     |      |  |
|                 |                   | Gilabioa                                  | 144                     | 104 | 119                    | 130                    | 140                     | mA   |  |
|                 |                   |                                           | 60                      | 46  | 53                     | 64                     | 74                      |      |  |
|                 | Supply current in |                                           | 25                      | 22  | 25                     | 36                     | 47                      |      |  |
| I <sub>DD</sub> | RUN mode          |                                           | 216                     | 108 | 124                    | 146                    | -                       | ША   |  |
|                 |                   |                                           | 200                     | 100 | 115                    | 135                    | 154                     |      |  |
|                 |                   |                                           | 180                     | 89  | 102                    | 116                    | 129                     |      |  |
|                 |                   | All peripherals disabled <sup>(3)</sup>   | 168                     | 79  | 90                     | 103                    | 115                     |      |  |
|                 |                   |                                           | 144                     | 61  | 69                     | 80                     | 90                      |      |  |
|                 |                   |                                           | 60                      | 27  | 31                     | 42                     | 52                      |      |  |
|                 |                   |                                           |                         | 25  | 12                     | 15                     | 26                      | 36   |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.

Table 25. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory or SRAM on AXI (L1-cache disabled), regulator ON

| Cumahad         | Davamatav         | Canditions                                | £ (8411-)               | Time |           | Max <sup>(1)</sup> |           | Unit |  |
|-----------------|-------------------|-------------------------------------------|-------------------------|------|-----------|--------------------|-----------|------|--|
| Symbol          | Parameter         | Conditions                                | f <sub>HCLK</sub> (MHz) | Тур  | TA= 25 °C | TA=85 °C           | TA=105 °C | Unit |  |
|                 |                   |                                           | 216                     | 181  | 210       | 233                | -         |      |  |
|                 |                   |                                           | 200                     | 168  | 194       | 216                | 234       |      |  |
|                 |                   |                                           | 180                     | 153  | 176       | 192                | 206       |      |  |
|                 |                   | All peripherals enabled <sup>(2)(3)</sup> | 168                     | 136  | 157       | 172                | 184       |      |  |
|                 |                   | 5.752.52                                  | 144                     | 109  | 125       | 137                | 148       |      |  |
|                 |                   |                                           | 60                      | 53   | 61        | 73                 | 84        |      |  |
|                 | Supply current in |                                           | 25                      | 26   | 30        | 41                 | 52        | mA   |  |
| I <sub>DD</sub> | RUN mode          |                                           | 216                     | 105  | 121       | 145                | -         | IIIA |  |
|                 |                   |                                           | 200                     | 98   | 112       | 134                | 153       |      |  |
|                 |                   | All peripherals disabled <sup>(3)</sup>   | 180                     | 90   | 103       | 119                | 132       |      |  |
|                 |                   |                                           | 168                     | 81   | 93        | 107                | 120       |      |  |
|                 |                   |                                           | 144                     | 67   | 76        | 88                 | 89        |      |  |
|                 |                   |                                           | 60                      | 34   | 40        | 51                 | 62        |      |  |
|                 |                   |                                           |                         | 25   | 17        | 20                 | 31        | 42   |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.

Table 26. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory on ITCM interface (ART disabled), regulator ON

| C: mah al       | Downwater | Conditions                                   | £ (MILL)                | Time |           | Max <sup>(1)</sup> |           | Unit |    |  |
|-----------------|-----------|----------------------------------------------|-------------------------|------|-----------|--------------------|-----------|------|----|--|
| Symbol          | Parameter | Conditions                                   | f <sub>HCLK</sub> (MHz) | Тур  | TA= 25 °C | TA=85 °C           | TA=105 °C | Unit |    |  |
|                 |           |                                              | 216                     | 205  | 237       | 261                | -         |      |    |  |
|                 |           |                                              | 200                     | 191  | 219       | 241                | 260       |      |    |  |
|                 |           |                                              | 180                     | 176  | 202       | 218                | 232       |      |    |  |
|                 |           | All peripherals<br>enabled <sup>(2)(3)</sup> | 168                     | 158  | 181       | 196                | 209       |      |    |  |
|                 |           | Supply<br>rrent in                           | 144                     | 130  | 148       | 161                | 172       |      |    |  |
|                 |           |                                              | 60                      | 58   | 67        | 79                 | 89        |      |    |  |
| ,               | Supply    |                                              | 25                      | 27   | 32        | 43                 | 54        | mA   |    |  |
| I <sub>DD</sub> | RUN mode  |                                              | 216                     | 130  | 149       | 173                | -         | IIIA |    |  |
|                 |           |                                              | 200                     | 121  | 138       | 160                | 179       |      |    |  |
|                 |           |                                              | 180                     | 113  | 129       | 145                | 159       |      |    |  |
|                 |           | All peripherals<br>disabled <sup>(3)</sup>   | 168                     | 102  | 116       | 131                | 144       |      |    |  |
|                 |           | uisabled                                     | 144                     | 88   | 100       | 112                | 123       |      |    |  |
|                 |           |                                              | 60                      | 40   | 45        | 57                 | 68        |      |    |  |
|                 |           |                                              |                         | -    | 25        | 19                 | 22        | 33   | 44 |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.

Table 27. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART ON except prefetch / L1-cache ON) or SRAM on AXI (L1-cache ON), regulator OFF

|                  |                     |                                          |             | Tv          | _               |           |      | Max   | ( <sup>(1)</sup> |       |      |      |     |   |     |   |  |
|------------------|---------------------|------------------------------------------|-------------|-------------|-----------------|-----------|------|-------|------------------|-------|------|------|-----|---|-----|---|--|
| Symbol Parameter | Conditions          | f <sub>HCLK</sub><br>(MHz)               | Тур         |             | TA= 2           | TA= 25 °C |      | 5 °C  | TA= 105 °C       |       | Unit |      |     |   |     |   |  |
|                  |                     |                                          |             | IDD12       | IDD             | IDD12     | IDD  | IDD12 | IDD              | IDD12 | IDD  |      |     |   |     |   |  |
|                  |                     |                                          | 180         | 151         | 1               | 174       | 2    | 190   | 2                | 204   | 2    |      |     |   |     |   |  |
|                  |                     | All                                      | 168         | 135         | 1               | 156       | 2    | 170   | 2                | 182   | 2    |      |     |   |     |   |  |
|                  |                     | Peripherals<br>Enabled <sup>(2)(3)</sup> | 144         | 108         | 1               | 124       | 2    | 136   | 2                | 146   | 2    |      |     |   |     |   |  |
|                  | Supply              |                                          | 60          | 52          | 1               | 60        | 2    | 71    | 2                | 82    | 2    |      |     |   |     |   |  |
| IDD12/           | current in RUN mode |                                          | 25          | 25          | 1               | 29        | 2    | 40    | 2                | 50    | 2    | mA   |     |   |     |   |  |
| IDD              | from V12            |                                          | 180         | 89          | 1               | 102       | 2    | 117   | 2                | 130   | 2    | IIIA |     |   |     |   |  |
|                  |                     | All Peripherals                          | Peripherals | Peripherals | All Peripherals | All       | nnly | 168   | 80               | 1     | 91   | 2    | 105 | 2 | 118 | 2 |  |
|                  | Peripherals         |                                          |             |             |                 | 144       | 66   | 1     | 75               | 2     | 86   | 2    | 97  | 2 |     |   |  |
|                  |                     | Disabled <sup>(3)</sup>                  | 60          | 33          | 1               | 38        | 2    | 49    | 2                | 60    | 2    |      |     |   |     |   |  |
|                  |                     | 25                                       | 16          | 1           | 18              | 2         | 29   | 2     | 40               | 2     |      |      |     |   |     |   |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

<sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.

Table 28. Typical and maximum current consumption in Sleep mode, regulator ON

|                 | Damamatan             | Conditions             | £ (8411-)               | Turn  |                        | Max <sup>(1)</sup>     |                         | Unit |
|-----------------|-----------------------|------------------------|-------------------------|-------|------------------------|------------------------|-------------------------|------|
| Symbol          | Parameter             |                        | f <sub>HCLK</sub> (MHz) | ) Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
|                 |                       |                        | 216                     | 116   | 137 <sup>(3)</sup>     | 159 <sup>(3)</sup>     | -                       |      |
|                 |                       |                        | 200                     | 108   | 127                    | 147                    | 166                     |      |
|                 |                       | All                    | 180                     | 95    | 112 <sup>(3)</sup>     | 126 <sup>(3)</sup>     | 140 <sup>(3)</sup>      |      |
|                 |                       | peripherals            | 168                     | 85    | 99                     | 112                    | 125                     |      |
|                 |                       | enabled <sup>(2)</sup> | 144                     | 65    | 76                     | 87                     | 98                      |      |
|                 | Supply                |                        | 60                      | 30    | 35                     | 46                     | 57                      |      |
|                 |                       |                        | 25                      | 15    | 18                     | 29                     | 39                      | m 1  |
| I <sub>DD</sub> | current in Sleep mode |                        | 216                     | 35    | 46 <sup>(3)</sup>      | 71 <sup>(3)</sup>      | -                       | mA   |
|                 |                       |                        | 200                     | 32    | 43                     | 66                     | 86                      |      |
|                 |                       | All                    | 180                     | 28    | 38 <sup>(3)</sup>      | 53 <sup>(3)</sup>      | 70 <sup>(3)</sup>       |      |
|                 |                       | peripherals            | 168                     | 25    | 33                     | 47                     | 61                      |      |
|                 |                       | disabled               | 144                     | 20    | 26                     | 37                     | 50                      |      |
|                 |                       |                        | 60                      | 10    | 14                     | 26                     | 36                      |      |
|                 |                       |                        | 25                      | 5     | 8                      | 20                     | 31                      |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 29. Typical and maximum current consumption in Sleep mode, regulator OFF

|        |                                 |                                       |                            | Тур   |     | Max <sup>(1)</sup> |     |           |     |            |     |      |  |
|--------|---------------------------------|---------------------------------------|----------------------------|-------|-----|--------------------|-----|-----------|-----|------------|-----|------|--|
| Symbol | Parameter                       | Conditions                            | f <sub>HCLK</sub><br>(MHz) |       |     | TA= 25 °C          |     | TA= 85 °C |     | TA= 105 °C |     | Unit |  |
|        |                                 |                                       |                            | IDD12 | IDD | IDD12              | IDD | IDD12     | IDD | IDD12      | IDD |      |  |
|        |                                 |                                       | 180                        | 94    | 1   | 110                | 2   | 125       | 2   | 138        | 2   |      |  |
|        | All                             | 168                                   | 83                         | 1     | 96  | 2                  | 111 | 2         | 123 | 2          |     |      |  |
|        |                                 | Peripherals<br>Enabled <sup>(2)</sup> | 144                        | 64    | 1   | 74                 | 2   | 85        | 2   | 96         | 2   |      |  |
|        | Supply current in               |                                       | Enabled                    | 60    | 29  | 1                  | 34  | 2         | 44  | 2          | 55  | 2    |  |
| IDD12/ | RUN mode                        |                                       | 25                         | 14    | 1   | 16                 | 2   | 27        | 2   | 37         | 2   | mA   |  |
| IDD    | from V12<br>and V <sub>DD</sub> |                                       | 180                        | 27    | 1   | 36                 | 2   | 51        | 2   | 68         | 2   |      |  |
|        | supply                          | All                                   | 168                        | 24    | 1   | 31                 | 2   | 45        | 2   | 59         | 2   |      |  |
|        |                                 | Peripherals                           | 144                        | 18    | 1   | 24                 | 2   | 35        | 2   | 48         | 2   |      |  |
|        |                                 | Disabled                              | 60                         | 9     | 1   | 12                 | 2   | 24        | 2   | 34         | 2   |      |  |
|        |                                 |                                       | 25                         | 4     | 1   | 6                  | 2   | 18        | 2   | 29         | 2   |      |  |

<sup>1.</sup> Guaranteed by characterization results.



When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

<sup>3.</sup> Guaranteed by test in production.

2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

Table 30. Typical and maximum current consumptions in Stop mode

|                                             |                                                |                                                                                                          | Тур                    |                         | Max <sup>(1)</sup>        |                            |      |
|---------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------|-------------------------|---------------------------|----------------------------|------|
| Symbol                                      | Parameter                                      | Conditions                                                                                               | 136                    | V <sub>DD</sub> = 3.6 V |                           |                            | Unit |
|                                             |                                                |                                                                                                          | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C  | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C |      |
|                                             | Supply current in Ston                         | Flash memory in Stop mode,<br>all oscillators OFF, no IWDG                                               | 0.45                   | 2.00                    | 14.00                     | 22.00                      |      |
| loo otoo wa                                 | Run mode                                       | Flash memory in Deep power down mode, all oscillators OFF                                                | 0.40                   | 2.00                    | 14.00                     | 22.00                      |      |
| IDD_STOP_NM<br>(normal mode)                | Supply current in Stop                         | Flash memory in Stop mode, all oscillators OFF, no IWDG                                                  | 0.32                   | 1.50                    | 10.00                     | 18.00                      |      |
|                                             |                                                | Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG                                 | 0.27                   | 1.50                    | 10.00                     | 18.00                      | mA   |
| I <sub>DD_STOP_UDM</sub> (under-drive mode) | Supply current in Stop mode, main regulator in | Regulator in Run mode, Flash<br>memory in Deep power down<br>mode, all oscillators OFF, no<br>IWDG       | 0.15                   | 0.80                    | 4.00                      | 7.00                       |      |
|                                             | Low voltage and under-<br>drive modes          | Regulator in Low-power mode,<br>Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG | 0.10                   | 0.70                    | 4.00                      | 7.00                       |      |

<sup>1.</sup> Data based on characterization, tested in production.



Table 31. Typical and maximum current consumptions in Standby mode

|                      |                    |                                                           |                         | Typ <sup>(1)</sup>         |                         |                        | Max <sup>(2)</sup>     |                         |      |
|----------------------|--------------------|-----------------------------------------------------------|-------------------------|----------------------------|-------------------------|------------------------|------------------------|-------------------------|------|
| Symbol               | Parameter          | Conditions                                                | T <sub>A</sub> = 25 °C  |                            |                         | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
|                      |                    |                                                           | V <sub>DD</sub> = 1.7 V | V <sub>DD</sub> =<br>2.4 V | V <sub>DD</sub> = 3.3 V | $V_{DD}$ = 3.3 V       |                        | V                       |      |
|                      |                    | Backup SRAM OFF, RTC and LSE OFF                          | 1.7                     | 1.9                        | 2.3                     | 5 <sup>(3)</sup>       | 15 <sup>(3)</sup>      | 31 <sup>(3)</sup>       |      |
|                      |                    | Backup SRAM ON, RTC and<br>LSE OFF                        | 2.4                     | 2.6                        | 3.0                     | 6 <sup>(3)</sup>       | 20 <sup>(3)</sup>      | 40 <sup>(3)</sup>       |      |
|                      | Supply current     | Backup SRAM OFF, RTC ON and LSE in low drive mode         | 2.1                     | 2.4                        | 2.9                     | 6                      | 19                     | 39                      |      |
|                      |                    | Backup SRAM OFF, RTC ON and LSE in medium low drive mode  | 2.1                     | 2.4                        | 2.9                     | 6                      | 19                     | 39                      |      |
| lee erev             |                    | Backup SRAM OFF, RTC ON and LSE in medium high drive mode | 2.2                     | 2.5                        | 3.0                     | 7                      | 20                     | 40                      |      |
| I <sub>DD_STBY</sub> | in Standby<br>mode | Backup SRAM OFF, RTC ON and LSE in high drive mode        | 2.3                     | 2.6                        | 3.1                     | 7                      | 20                     | 42                      | μA   |
|                      |                    | Backup SRAM ON, RTC ON and LSE in low drive mode          | 2.7                     | 3.0                        | 3.6                     | 8                      | 23                     | 49                      |      |
|                      |                    | Backup SRAM ON, RTC ON and LSE in Medium low drive mode   | 2.7                     | 3.0                        | 3.6                     | 8                      | 23                     | 49                      |      |
|                      |                    | Backup SRAM ON, RTC ON and LSE in Medium high drive mode  | 2.8                     | 3.1                        | 3.7                     | 8                      | 24                     | 50                      |      |
|                      |                    | Backup SRAM ON, RTC ON and LSE in High drive mode         | 2.9                     | 3.2                        | 3.8                     | 8                      | 25                     | 51                      |      |

<sup>1.</sup> PDR is OFF for  $V_{DD}$ =1.7V. When the PDR is OFF (internal reset OFF), the typical current consumption is reduced by additional 1.2  $\mu$ A.

<sup>2.</sup> Guaranteed by characterization results.

<sup>3.</sup> Based on characterization, tested in production.

Table 32. Typical and maximum current consumptions in  $V_{\text{BAT}}$  mode

|                      |                |                                                                |                          | Тур                         |                             | Ма                    | x <sup>(2)</sup>       |      |
|----------------------|----------------|----------------------------------------------------------------|--------------------------|-----------------------------|-----------------------------|-----------------------|------------------------|------|
| Symbol               | Parameter      | Conditions <sup>(1)</sup>                                      | T <sub>A</sub> =25 °C    |                             |                             | T <sub>A</sub> =85 °C | T <sub>A</sub> =105 °C | Unit |
|                      |                |                                                                | V <sub>BAT</sub> = 1.7 V | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub> =<br>3.3 V | V <sub>BAT</sub> =    | = 3.6 V                |      |
|                      |                | Backup SRAM OFF, RTC and<br>LSE OFF                            | 0.03                     | 0.03                        | 0.04                        | 0.2                   | 0.4                    |      |
|                      |                | Backup SRAM ON, RTC and<br>LSE OFF                             | 0.74                     | 0.75                        | 0.78                        | 3.0                   | 7.0                    |      |
|                      |                | Backup SRAM OFF, RTC ON and LSE in low drive mode              | 0.40                     | 0.52                        | 0.72                        | 2.8                   | 6.5                    |      |
|                      | Supply current | Backup SRAM OFF, RTC ON<br>and LSE in medium low drive<br>mode | 0.40                     | 0.52                        | 0.72                        | 2.8                   | 6.5                    |      |
| I <sub>DD_VBAT</sub> |                | Backup SRAM OFF, RTC ON and LSE in medium high drive mode      | 0.54                     | 0.64                        | 0.85                        | 3.3                   | 7.6                    | μA   |
|                      |                | Backup SRAM OFF, RTC ON and LSE in high drive mode             | 0.62                     | 0.73                        | 0.94                        | 3.6                   | 8.4                    |      |
|                      |                | Backup SRAM ON, RTC ON and LSE in low drive mode               | 1.06                     | 1.18                        | 1.41                        | 5.4                   | 12.7                   |      |
|                      |                | Backup SRAM ON, RTC ON and LSE in Medium low drive mode        | 1.16                     | 1.28                        | 1.51                        | 5.8                   | 13.6                   |      |
|                      |                | Backup SRAM ON, RTC ON and LSE in Medium high drive mode       | 1.18                     | 1.3                         | 1.54                        | 5.9                   | 13.8                   |      |
|                      |                | Backup SRAM ON, RTC ON and<br>LSE in High drive mode           | 1.36                     | 1.48                        | 1.73                        | 6.7                   | 15.5                   |      |

<sup>1.</sup> Crystal used: Abracon ABS07-120-32.768 kHz-T with a  $\rm C_L$  of 6 pF for typical values.

<sup>2.</sup> Guaranteed by characterization results.

Figure 19. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in low drive mode)



Figure 20. Typical  $V_{BAT}$  current consumption (RTC ON/BKP SRAM OFF and LSE in medium low drive mode)



Figure 21. Typical  $V_{BAT}$  current consumption (RTC ON/BKP SRAM OFF and LSE in medium high drive mode)



Figure 22. Typical  $V_{BAT}$  current consumption (RTC ON/BKP SRAM OFF and LSE in high drive mode)





Figure 23. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in high medium drive mode)

### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 55: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

#### Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 34: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O



pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

 $I_{\text{SW}}$  is the current sunk by a switching I/O to charge/discharge the capacitive load  $V_{\text{DD}}$  is the MCU supply voltage

 $f_{SW}$  is the I/O switching frequency

C is the total capacitance seen by the I/O pin:  $C = C_{INT} + C_{EXT}$ 

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

Table 33. Switching output I/O current consumption<sup>(1)</sup>

| Symbol            | Parameter                | Conditions                                             | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Typ<br>V <sub>DD</sub> = 1.8 V | Unit |     |     |   |
|-------------------|--------------------------|--------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------|------|-----|-----|---|
|                   |                          |                                                        |                                        | 2                              | 0.1                            | 0.1  |     |     |   |
|                   |                          |                                                        |                                        |                                | 8                              | 0.4  | 0.2 |     |   |
|                   |                          |                                                        | 25                                     | 1.1                            | 0.7                            |      |     |     |   |
|                   |                          |                                                        | 50                                     | 2.4                            | 1.3                            |      |     |     |   |
|                   |                          | $C_{EXT} = 0 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | 60                                     | 3.1                            | 1.6                            |      |     |     |   |
|                   |                          | O OINT OS OEXT                                         | 84                                     | 4.3                            | 2.4                            |      |     |     |   |
|                   | I/O switching<br>Current |                                                        | 90                                     | 4.9                            | 2.6                            |      |     |     |   |
|                   |                          |                                                        | 100                                    | 5.4                            | 2.8                            |      |     |     |   |
|                   |                          |                                                        |                                        |                                |                                |      | 108 | 5.6 | - |
| I <sub>DDIO</sub> |                          |                                                        |                                        | 2                              | 0.2                            | 0.1  | mA  |     |   |
|                   |                          |                                                        | 8                                      | 0.6                            | 0.3                            | -    |     |     |   |
|                   |                          |                                                        | 25                                     | 1.8                            | 1.1                            |      |     |     |   |
|                   |                          | C <sub>EXT</sub> = 10 pF                               | 50                                     | 3.1                            | 2.3                            |      |     |     |   |
|                   |                          | $C = C_{INT} + C_S + C_{EXT}$                          | 60                                     | 4.6                            | 3.4                            |      |     |     |   |
|                   |                          |                                                        | 84                                     | 9.7                            | 3.6                            |      |     |     |   |
|                   |                          |                                                        | 90                                     | 10.12                          | 5.2                            |      |     |     |   |
|                   |                          |                                                        | 100                                    | 14.92                          | 5.4                            |      |     |     |   |
|                   |                          |                                                        | 108                                    | 18.11                          | 1                              |      |     |     |   |



|                   | Table 33. SWIL | ching output i/O cui                                    | Terit consumption                      |                                | ieu <i>j</i>                   |      |
|-------------------|----------------|---------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------|------|
| Symbol            | Parameter      | Conditions                                              | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Typ<br>V <sub>DD</sub> = 1.8 V | Unit |
|                   |                |                                                         | 2                                      | 0.3                            | 0.1                            |      |
|                   |                |                                                         | 8                                      | 1.0                            | 0.5                            |      |
|                   |                | $C_{EXT} = 22 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | 25                                     | 3.5                            | 1.6                            |      |
|                   |                |                                                         | 50                                     | 5.9                            | 4.2                            |      |
|                   |                |                                                         | - IIII -3 -EXI                         | 60                             | 10.0                           | 4.4  |
|                   | I/O switching  |                                                         | 84                                     | 19.12                          | 5.8                            | ^    |
| I <sub>DDIO</sub> | Current        |                                                         | 90                                     | 19.6                           | -                              | mA   |
|                   |                |                                                         | 2                                      | 0.3                            | 0.2                            |      |
|                   |                |                                                         | 8                                      | 1.3                            | 0.7                            |      |
|                   |                | $C_{EXT} = 33 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | 25                                     | 3.5                            | 2.3                            |      |
|                   |                |                                                         | 50                                     | 10.26                          | 5.19                           |      |
|                   |                | 1                                                       |                                        |                                |                                | -1   |

Table 33. Switching output I/O current consumption<sup>(1)</sup> (continued)

### On-chip peripheral current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are in analog input configuration.
- All peripherals are disabled unless otherwise mentioned.
- I/O compensation cell enabled.
- The ART/L1-cache is ON.
- Scale 1 mode selected, internal digital voltage V12 = 1.32 V.
- HCLK is the system clock.  $f_{PCLK1} = f_{HCLK}/4$ , and  $f_{PCLK2} = f_{HCLK}/2$ .

The given value is calculated by measuring the difference of current consumption

60

16.53

- with all peripherals clocked off
- with only one peripheral clocked on
- $f_{HCLK}$  = 216 MHz (Scale 1 + over-drive ON),  $f_{HCLK}$  = 168 MHz (Scale 2),  $f_{HCLK}$  = 144 MHz (Scale 3)
- Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V.

<sup>1.</sup> CINT +  $C_{S_1}$  PCB board capacitance including the pad pin is estimated to 15 pF.

Table 34. Peripheral current consumption

|                    | lovinhovol                                |               | I <sub>DD</sub> (Typ) <sup>(1)</sup> | •             | Unit             |  |
|--------------------|-------------------------------------------|---------------|--------------------------------------|---------------|------------------|--|
|                    | Peripheral                                | Scale 1       | Scale 2                              | Scale 3       | Unit             |  |
|                    | GPIOA                                     | 2.2           | 2.1                                  | 1.9           |                  |  |
|                    | GPIOB                                     | 2.1           | 1.8                                  | 1.7           |                  |  |
|                    | GPIOC                                     | 2.3           | 2.0                                  | 1.9           |                  |  |
|                    | GPIOD                                     | 2.2           | 1.9                                  | 1.8           |                  |  |
|                    | GPIOE                                     | 2.2           | 1.9                                  | 1.8           |                  |  |
|                    | GPIOF                                     | 2.2           | 1.9                                  | 1.8           |                  |  |
|                    | GPIOG                                     | 2.1           | 1.8                                  | 1.7           |                  |  |
|                    | GPIOH                                     | 2.0           | 1.7                                  | 1.7           |                  |  |
|                    | GPIOI                                     | 2.3           | 2.0                                  | 1.7           |                  |  |
| AHB1               | GPIOJ                                     | 2.2           | 1.9                                  | 1.7           |                  |  |
| (up to             | GPIOK                                     | 2.0           | 1.7                                  | 1.7           | μΑ/MHz           |  |
| 216 MHz)           | CRC                                       | 1.0           | 0.9                                  | 0.8           |                  |  |
| İ                  | BKPSRAM                                   | 0.8           | 0.7                                  | 0.6           |                  |  |
|                    | DMA1                                      | 2.7 x N + 5.1 | 2.6 x N + 4.7                        | 2.2 x N + 4   |                  |  |
|                    | DMA2                                      | 2.2 x N + 4.9 | 2.6 x N + 4.4                        | 2.2 x N + 4.1 |                  |  |
|                    | DMA2D                                     | 87.1          | 82.5                                 | 69.6          |                  |  |
|                    | ETH_MAC ETH_MAC_TX ETH_MAC_RX ETH_MAC_PTP | 42.1          | 39.7                                 | 34.1          |                  |  |
|                    | OTG_HS                                    | 57.5          | 54.4                                 | 47.6          | =                |  |
|                    | OTG_HS+ULPI                               | 57.5          | 54.4                                 | 47.0          |                  |  |
|                    | DCMI                                      | 5.1           | 4.7                                  | 4.0           |                  |  |
| AHB2               | CRYP                                      | 3.0           | 2.6                                  | 2.4           |                  |  |
| (up to<br>216 MHz) | HASH                                      | 4.2           | 3.7                                  | 3.3           | μΑ/MHz           |  |
| ,                  | RNG                                       | 2.8           | 2.4                                  | 2.3           |                  |  |
|                    | USB_OTG_FS                                | 31.8          | 29.9                                 | 25.8          |                  |  |
| AHB3               | FMC                                       | 18.9          | 17.7                                 | 15.2          | Λ/ <b>Λ</b> /Ι⊔→ |  |
| (up to<br>216 MHz) | QSPI                                      | QSPI 23.2     |                                      | 18.5          | μA/MHz           |  |
| В                  | us matrix <sup>(2)</sup>                  | 21.06         | 20.3                                 | 17.2          | μΑ/MHz           |  |



107/199

Table 34. Peripheral current consumption (continued)

|         |                          |         | I <sub>DD</sub> (Typ) <sup>(1)</sup> | ,       | - Unit |
|---------|--------------------------|---------|--------------------------------------|---------|--------|
|         | Peripheral               | Scale 1 | Scale 2                              | Scale 3 | Unit   |
|         | TIM2                     | 19.8    | 18.7                                 | 16.1    |        |
|         | TIM3                     | 16.6    | 15.1                                 | 13.6    |        |
|         | TIM4                     | 16.2    | 15.1                                 | 13.3    |        |
|         | TIM5                     | 19      | 17.8                                 | 15.8    |        |
|         | TIM6                     | 3       | 2.7                                  | 2.5     |        |
|         | TIM7                     | 3       | 2.7                                  | 2.5     |        |
|         | TIM12                    | 12.4    | 11.3                                 | 10.3    |        |
|         | TIM13                    | 6       | 5.3                                  | 5       |        |
|         | TIM14                    | 6       | 5.3                                  | 5       |        |
|         | LPTIM1                   | 9.4     | 8.7                                  | 8.1     |        |
|         | WWDG                     | 1.8     | 1.6                                  | 1.4     |        |
|         | SPI2/I2S2 <sup>(3)</sup> | 3       | 2.9                                  | 2.8     |        |
|         | SPI3/I2S3 <sup>(3)</sup> | 3.2     | 2.9                                  | 2.8     |        |
| APB1    | SPDIFRX                  | 2.2     | 2                                    | 1.7     |        |
| (up to  | USART2                   | 12.8    | 12                                   | 10.8    | μΑ/MHz |
| 54 MHz) | USART3                   | 15.6    | 14.2                                 | 13.1    |        |
|         | UART4                    | 11.8    | 10.7                                 | 9.7     |        |
|         | UART5                    | 11.2    | 10                                   | 9.2     |        |
|         | I2C1                     | 9.8     | 8.7                                  | 7.8     |        |
|         | I2C2                     | 8.6     | 7.8                                  | 7.2     |        |
|         | I2C3                     | 8.6     | 7.8                                  | 7.2     |        |
|         | I2C4                     | 12      | 10.9                                 | 9.7     |        |
|         | CAN1                     | 6.8     | 6                                    | 5.6     |        |
|         | CAN2                     | 6.8     | 6                                    | 5.8     |        |
|         | CEC                      | 1       | 0.7                                  | 0.8     |        |
|         | PWR                      | 1.2     | 0.9                                  | 0.8     |        |
|         | DAC <sup>(4)</sup>       | 3       | 2.7                                  | 2.5     |        |
|         | UART7                    | 12.4    | 11.6                                 | 10      |        |
|         | UART8                    | 10.4    | 9.3                                  | 8.6     |        |

Table 34. Peripheral current consumption (continued)

| В        | eripheral                |         | I <sub>DD</sub> (Typ) <sup>(1)</sup> |         | Unit   |
|----------|--------------------------|---------|--------------------------------------|---------|--------|
| P        | eripilerai               | Scale 1 | Scale 2                              | Scale 3 |        |
|          | TIM1                     | 25.2    | 23.9                                 | 20.4    |        |
|          | TIM8                     | 25.3    | 24                                   | 20.4    | ]      |
|          | USART1                   | 10.3    | 9.8                                  | 8.2     |        |
|          | USART6                   | 10.1    | 9.7                                  | 8.1     |        |
|          | ADC1 <sup>(5)</sup>      | 4.5     | 4.4                                  | 3.5     |        |
| Ī        | ADC2 <sup>(5)</sup>      | 4.5     | 4.4                                  | 3.5     | 1      |
|          | ADC3 <sup>(5)</sup>      | 4.5     | 4.4                                  | 3.3     |        |
|          | SDMMC1                   | 8.5     | 7.9                                  | 6.7     |        |
| APB2     | SPI1/I2S1 <sup>(3)</sup> | 3.1     | 3                                    | 2.5     | 1      |
| (up to   | SPI4                     | 3.1     | 3                                    | 2.5     | μΑ/MHz |
| 108 MHz) | SYSCFG                   | 1.5     | 1.4                                  | 1       |        |
| Ī        | TIM9                     | 8.8     | 8.4                                  | 6.9     | ]      |
| Ī        | TIM10                    | 5.6     | 5.2                                  | 4.3     | ]      |
| Ī        | TIM11                    | 5.4     | 5.2                                  | 4.3     | ]      |
|          | SPI5                     | 3       | 2.8                                  | 2.2     | ]      |
|          | SPI6                     | 3       | 2.8                                  | 2.2     |        |
| •        | SAI1                     | 3.4     | 3.3                                  | 2.6     | ]      |
| Ţ        | SAI2                     | 3.3     | 3.2                                  | 2.5     |        |
| ,        | LTDC                     | 56.7    | 53.8                                 | 45.7    |        |

<sup>1.</sup> When the I/O compensation cell is ON, I<sub>DD</sub> typical value increases by 0.22 mA.

<sup>2.</sup> The BusMatrix is automatically active when at least one master is ON.

<sup>3.</sup> To enable an I2S peripheral, first set the I2SMOD bit and then the I2SE bit in the SPI\_I2SCFGR register.

<sup>4.</sup> When the DAC is ON and EN1/2 bits are set in DAC\_CR register, add an additional power consumption of 0.75 mA per DAC channel for the analog part.

<sup>5.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part.

## 6.3.8 Wakeup time from low-power modes

The wakeup times given in *Table 35* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wakeup event is WFE.
- WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes.

All timings are derived from tests performed under ambient temperature and  $V_{DD}$ =3.3 V.

Table 35. Low-power mode wakeup timings

| Symbol                             | Parameter                                                            | Conditions                                                                      | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit                   |  |
|------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------|--------------------|------------------------|--|
| t <sub>WUSLEEP</sub> (2)           | Wakeup from Sleep                                                    | -                                                                               | 13                 | 13                 | CPU<br>clock<br>cycles |  |
|                                    |                                                                      | Main regulator is ON                                                            | 14                 | 14.9               |                        |  |
| t <sub>wustop</sub> (2)            | Wakeup from Stop mode                                                | Main regulator is ON and Flash memory in Deep power down mode                   | 104.1              | 107.6              |                        |  |
|                                    | with MR/LP regulator in normal mode                                  | Low power regulator is ON                                                       | 21.4               | 24.2               |                        |  |
|                                    |                                                                      | Low power regulator is ON and Flash memory in Deep power down mode              | 111.5              | 116.5              | μs                     |  |
|                                    | Wakeup from Stop mode<br>with MR/LP regulator in<br>Under-drive mode | Main regulator in under-drive mode (Flash memory in Deep power-down mode)       | 107.4              | 113.2              | ·                      |  |
| t <sub>WUSTOP</sub> <sup>(2)</sup> |                                                                      | Low power regulator in under-drive mode (Flash memory in Deep power-down mode ) | 112.7              | 120                |                        |  |
| tWUSTDBY                           | Wakeup from Standby                                                  | Exit Standby mode on rising edge                                                | 308                | 313                |                        |  |
| (2)                                | mode                                                                 | Exit Standby mode on falling edge                                               | 307                | 313                | -                      |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> The wakeup times are measured from the wakeup event to the point in which the application code reads the first

#### 6.3.9 External clock source characteristics

### High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 55: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 24*.

The characteristics given in *Table 36* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*.

Table 36. High-speed external user clock characteristics

| Symbol                    | Parameter                                           | Conditions                       | Min                | Тур | Max                | Unit |
|---------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------|
| f <sub>HSE_ext</sub>      | External user clock source frequency <sup>(1)</sup> |                                  | 1                  | -   | 50                 | MHz  |
| V <sub>HSEH</sub>         | OSC_IN input pin high level voltage                 |                                  | 0.7V <sub>DD</sub> | -   | $V_{DD}$           | V    |
| V <sub>HSEL</sub>         | OSC_IN input pin low level voltage                  | -                                | V <sub>SS</sub>    | ı   | 0.3V <sub>DD</sub> | V    |
| $t_{w(HSE)} \ t_{w(HSE)}$ | OSC_IN high or low time <sup>(1)</sup>              |                                  | 5                  | -   | -                  | ns   |
| $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup>             |                                  | -                  | -   | 10                 | 113  |
| C <sub>in(HSE)</sub>      | OSC_IN input capacitance <sup>(1)</sup>             | -                                | -                  | 5   | -                  | pF   |
| DuCy <sub>(HSE)</sub>     | Duty cycle                                          | -                                | 45                 | ı   | 55                 | %    |
| ΙL                        | OSC_IN Input leakage current                        | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -   | ±1                 | μΑ   |

<sup>1.</sup> Guaranteed by design.

#### Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 55: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 25*.

The characteristics given in *Table 37* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*.

DS12535 Rev 1 111/199

Table 37. Low-speed external user clock characteristics

| Symbol                    | Parameter                                           | Conditions                       | Min                | Тур    | Max                | Unit |
|---------------------------|-----------------------------------------------------|----------------------------------|--------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>      | User External clock source frequency <sup>(1)</sup> |                                  | -                  | 32.768 | 1000               | kHz  |
| V <sub>LSEH</sub>         | OSC32_IN input pin high level voltage               |                                  | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |
| V <sub>LSEL</sub>         | OSC32_IN input pin low level voltage                | -                                | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> |      |
| $t_{w(LSE)} \ t_{f(LSE)}$ | OSC32_IN high or low time <sup>(1)</sup>            |                                  | 450                | -      | -                  | ns   |
| $t_{r(LSE)} \ t_{f(LSE)}$ | OSC32_IN rise or fall time <sup>(1)</sup>           |                                  | -                  | -      | 50                 | 115  |
| C <sub>in(LSE)</sub>      | OSC32_IN input capacitance <sup>(1)</sup>           | -                                | -                  | 5      | -                  | pF   |
| DuCy <sub>(LSE)</sub>     | Duty cycle                                          | -                                | 30                 | -      | 70                 | %    |
| ΙL                        | OSC32_IN Input leakage current                      | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -      | ±1                 | μA   |

<sup>1.</sup> Guaranteed by design.

Figure 24. High-speed external clock source AC timing diagram





Figure 25. Low-speed external clock source AC timing diagram

### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                            | Parameter                               | Conditions                                                    | Min   | Тур | Max | Unit |
|-----------------------------------|-----------------------------------------|---------------------------------------------------------------|-------|-----|-----|------|
| f <sub>OSC_IN</sub>               | Oscillator frequency                    | -                                                             | 4     | -   | 26  | MHz  |
| R <sub>F</sub>                    | Feedback resistor                       | 200 -                                                         |       | -   | kΩ  |      |
| la a                              | HSE current consumption                 | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =5 pF@25 MHz  | -     | 450 | -   | μA   |
| I <sub>DD</sub>                   | nse current consumption                 | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =10 pF@25 MHz | -     | 530 | -   | μΑ   |
| ACC <sub>HSE</sub> <sup>(2)</sup> | HSE accuracy                            | -                                                             | - 500 | -   | 500 | ppm  |
| G <sub>m</sub> _crit_max          | Maximum critical crystal g <sub>m</sub> | Startup                                                       | -     | -   | 1   | mA/V |
| t <sub>SU(HSE</sub> (3)           | Startup time                            | V <sub>DD</sub> is stabilized                                 | -     | 2   | -   | ms   |

Table 38. HSE 4-26 MHz oscillator characteristics<sup>(1)</sup>



DS12535 Rev 1 113/199

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> This parameter depends on the crystal used in the application. The minimum and maximum values must be respected to comply with USB standard specifications.

<sup>3.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is based on characterization results. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 26*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 26. Typical application with an 8 MHz crystal

R<sub>EXT</sub> value depends on the crystal characteristics.

### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 39*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

|                 |                         | \ LOL                                          |       |     |     |      |
|-----------------|-------------------------|------------------------------------------------|-------|-----|-----|------|
| Symbol          | Parameter               | Conditions                                     | Min   | Тур | Max | Unit |
|                 |                         | LSEDRV[1:0]=00<br>Low drive capability         | -     | 250 | -   |      |
|                 | LSE current consumption | LSEDRV[1:0]=10 Medium low drive capability     | -     | 300 | -   | nA   |
| I <sub>DD</sub> |                         | LSEDRV[1:0]=01<br>Medium high drive capability | - 370 |     | -   | ΠA   |
|                 |                         | LSEDRV[1:0]=11<br>High drive capability        | -     | 480 | -   |      |

Table 39. LSE oscillator characteristics ( $f_{LSE}$  = 32.768 kHz) <sup>(1)</sup>



Table 39. LSE oscillator characteristics ( $f_{LSE}$  = 32.768 kHz) (1) (continued)

| Symbol                         | Parameter                               | Conditions                                  | Min | Тур | Max  | Unit |
|--------------------------------|-----------------------------------------|---------------------------------------------|-----|-----|------|------|
| G <sub>m</sub> _crit_max       |                                         | LSEDRV[1:0]=00 Low drive capability         |     | -   | 0.48 |      |
|                                | Maximum critical crystal g <sub>m</sub> | LSEDRV[1:0]=10 Medium low drive capability  | -   | -   | 0.75 | uA/V |
|                                |                                         | LSEDRV[1:0]=01 Medium high drive capability | -   | -   | 1.7  | μΑνν |
|                                |                                         | LSEDRV[1:0]=11<br>High drive capability     | -   | -   | 2.7  |      |
| t <sub>SU</sub> <sup>(2)</sup> | start-up time                           | V <sub>DD</sub> is stabilized               | -   | 2   | -    | s    |

<sup>1.</sup> Guaranteed by design.

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

Resonator with integrated capacitors

32.768 kHz
OSC32\_IN
Bias controlled gain
STM32F

ai17531a

Figure 27. Typical application with a 32.768 kHz crystal

DS12535 Rev 1 115/199

Guaranteed by characterization results. t<sub>SU</sub> is the start-up time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

### 6.3.10 Internal clock source characteristics

The parameters given in *Table 40* and *Table 41* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

### High-speed internal (HSI) RC oscillator

Table 40. HSI oscillator characteristics (1)

| Symbol                              | Parameter                             | Conditions                                         | Min | Тур | Max | Unit |
|-------------------------------------|---------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| f <sub>HSI</sub>                    | Frequency                             | -                                                  | -   | 16  | -   | MHz  |
|                                     | HSI user trimming step <sup>(2)</sup> | -                                                  | -   | -   | 1   | %    |
| ACC                                 | Accuracy of the HSI oscillator        | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(3)}$ | - 8 | -   | 4.5 | %    |
| ACC <sub>HSI</sub>                  |                                       | $T_A = -10 \text{ to } 85  ^{\circ}\text{C}^{(3)}$ | - 4 | -   | 4   | %    |
|                                     |                                       | T <sub>A</sub> = 25 °C <sup>(4)</sup>              | - 1 | -   | 1   | %    |
| t <sub>su(HSI)</sub> <sup>(2)</sup> | HSI oscillator startup time           | -                                                  | -   | 2.2 | 4   | μs   |
| I <sub>DD(HSI)</sub> <sup>(2)</sup> | HSI oscillator power consumption      | -                                                  | ı   | 60  | 80  | μA   |

- 1.  $V_{DD}$  = 3.3 V,  $T_A$  = -40 to 105 °C unless otherwise specified.
- 2. Guaranteed by design.
- 3. Guaranteed by characterization results.
- 4. Factory calibrated, parts not soldered.

Figure 28. HSI deviation versus temperature 1.5% 1.0% Normalized deviation (%) 0.5% 0.0% -40°C 125°C TA(°C) -0.5% Min -1.0% **Typical** -1.5% Temperature (°C) MS37581V1

1. Guaranteed by characterization results.

### Low-speed internal (LSI) RC oscillator

Table 41. LSI oscillator characteristics (1)

| Symbol                              | Parameter                        | Min | Тур | Max | Unit |
|-------------------------------------|----------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub> <sup>(2)</sup>     | Frequency                        | 17  | 32  | 47  | kHz  |
| t <sub>su(LSI)</sub> (3)            | LSI oscillator startup time      | -   | 15  | 40  | μs   |
| I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | -   | 0.4 | 0.6 | μA   |

- 1.  $V_{DD}$  = 3 V,  $T_A$  = -40 to 105 °C unless otherwise specified.
- 2. Guaranteed by characterization results.
- 3. Guaranteed by design.

### 6.3.11 PLL characteristics

The parameters given in *Table 42* and *Table 43* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 42. Main PLL characteristics

| Symbol                 | Parameter                          | Conditions | Min                 | Тур | Max  | Unit |
|------------------------|------------------------------------|------------|---------------------|-----|------|------|
| f <sub>PLL_IN</sub>    | PLL input clock <sup>(1)</sup>     | -          | 0.95 <sup>(2)</sup> | 1   | 2.10 |      |
| f <sub>PLL_OUT</sub>   | PLL multiplier output clock        | -          | 24                  | -   | 216  |      |
| f <sub>PLL48_OUT</sub> | 48 MHz PLL multiplier output clock | -          | -                   | 48  | 75   | MHz  |
| f <sub>VCO_OUT</sub>   | PLL VCO output                     | -          | 100                 | -   | 432  |      |



117/199

Table 42. Main PLL characteristics (continued)

| Symbol                               | Parameter                                 | Conditions                               | s                  | Min          | Тур  | Max          | Unit |
|--------------------------------------|-------------------------------------------|------------------------------------------|--------------------|--------------|------|--------------|------|
| 4                                    | PLL lock time                             | VCO freq = 100 MHz                       |                    | 75           | -    | 200          |      |
| t <sub>LOCK</sub>                    | PLL lock time                             | VCO freq = 432 M                         | 1Hz                | 100          | -    | 300          | μs   |
|                                      |                                           | System clock<br>216 MHz                  | RMS                | -            | 25   | -            |      |
| Jitter <sup>(3)</sup>                | Cycle-to-cycle jitter                     |                                          | peak<br>to<br>peak | -            | ±150 | -            |      |
|                                      | Period Jitter                             |                                          | RMS                | -            | 15   | _            |      |
|                                      |                                           |                                          | peak<br>to<br>peak | -            | ±200 | -            | ps   |
|                                      | Main clock output (MCO) for RMII Ethernet | Cycle to cycle at 50 MHz on 1000 samples |                    | -            | 32   | -            |      |
|                                      | Main clock output (MCO) for MII Ethernet  | Cycle to cycle at 25 MHz on 1000 samples |                    | -            | 40   | -            |      |
|                                      | Bit Time CAN jitter                       | Cycle to cycle at on 1000 samples        | 1 MHz              | -            | 330  | -            |      |
| I <sub>DD(PLL)</sub> <sup>(4)</sup>  | PLL power consumption on V <sub>DD</sub>  | VCO freq = 100 N<br>VCO freq = 432 N     |                    | 0.15<br>0.45 | -    | 0.40<br>0.75 | mA   |
| I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on V <sub>DDA</sub> | VCO freq = 100 N<br>VCO freq = 432 N     |                    | 0.30<br>0.55 | -    | 0.40<br>0.85 | mA   |

Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.

Table 43. PLLI2S characteristics

| Symbol                   | Parameter                                  | Conditions         | Min                 | Тур | Max  | Unit |
|--------------------------|--------------------------------------------|--------------------|---------------------|-----|------|------|
| f <sub>PLLI2S_IN</sub>   | PLLI2S input clock <sup>(1)</sup>          | -                  | 0.95 <sup>(2)</sup> | 1   | 2.10 |      |
| f <sub>PLLI2SP_OUT</sub> | PLLI2S multiplier output clock for SPDIFRX | -                  | -                   | -   | 216  |      |
| f <sub>PLLI2SQ_OUT</sub> | PLLI2S multiplier output clock for SAI     | -                  | -                   | -   | 216  | MHz  |
| f <sub>PLLI2SR_OUT</sub> | PLLI2S multiplier output clock for I2S     | -                  | -                   | -   | 216  |      |
| f <sub>VCO_OUT</sub>     | PLLI2S VCO output                          | -                  | 100                 | -   | 432  |      |
| +                        | PLLI2S lock time                           | VCO freq = 100 MHz | 75                  | -   | 200  | -10  |
| t <sub>LOCK</sub>        | FLLIZO IUCK (IIIIE                         | VCO freq = 432 MHz | 100                 | -   | 300  | μs   |



<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> The use of 2 PLLs in parallel could degraded the Jitter up to +30%.

<sup>4.</sup> Guaranteed by characterization results.

Table 43. PLLI2S characteristics (continued)

| Symbol                                 | Parameter                                    | Conditions                                                             | Conditions         |              | Тур  | Max          | Unit |
|----------------------------------------|----------------------------------------------|------------------------------------------------------------------------|--------------------|--------------|------|--------------|------|
|                                        |                                              | 12.288 MHz on 48KHz period, N=432, R=5 peak                            | RMS                | -            | 90   | -            |      |
|                                        | Master I2S clock jitter                      |                                                                        | peak<br>to<br>peak | -            | ±280 | -            | ps   |
| Jitter <sup>(3)</sup>                  | Waster 120 Glock Jitter                      | Average frequency o<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples | f                  | -            | 90   | -            | ps   |
|                                        | WS I2S clock jitter                          | Cycle to cycle at 48 h<br>on 1000 samples                              | KHz                | -            | 400  | -            | ps   |
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on V <sub>DD</sub>  | VCO freq = 100 MHz<br>VCO freq = 432 MHz                               |                    | 0.15<br>0.45 | -    | 0.40<br>0.75 | mA   |
| I <sub>DDA(PLLI2S)</sub> (4)           | PLLI2S power consumption on V <sub>DDA</sub> | VCO freq = 100 MHz<br>VCO freq = 432 MHz                               |                    | 0.30<br>0.55 | -    | 0.40<br>0.85 | mA   |

<sup>1.</sup> Take care of using the appropriate division factor M to have the specified PLL input clock values.

Table 44. PLLISAI characteristics

| Symbol                   | Parameter Conditions                       |                    | Min                 | Тур | Max  | Unit |
|--------------------------|--------------------------------------------|--------------------|---------------------|-----|------|------|
| f <sub>PLLSAI_IN</sub>   | PLLSAI input clock <sup>(1)</sup>          | -                  | 0.95 <sup>(2)</sup> | 1   | 2.10 |      |
| f <sub>PLLSAIP_OUT</sub> | PLLSAI multiplier output clock for 48 MHz  | -                  | -                   | 48  | 75   |      |
| f <sub>PLLSAIQ_OUT</sub> | PLLSAI multiplier output clock for SAI     | -                  | -                   | -   | 216  | MHz  |
| f <sub>PLLSAIR_OUT</sub> | PLLSAI multiplier output clock for LCD-TFT | -                  | -                   | -   | 216  |      |
| f <sub>VCO_OUT</sub>     | PLLSAI VCO output                          | -                  | 100                 | -   | 432  |      |
| +                        | PLLSAI lock time                           | VCO freq = 100 MHz | 75                  | -   | 200  | 116  |
| tLOCK                    | I LEGALIOUR WITE                           | VCO freq = 432 MHz | 100                 | -   | 300  | μs   |

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Value given with main PLL running.

<sup>4.</sup> Guaranteed by characterization results.

| Symbol                                  | Parameter                                 | Conditions                                                              |                    | Min          | Тур  | Max          | Unit |
|-----------------------------------------|-------------------------------------------|-------------------------------------------------------------------------|--------------------|--------------|------|--------------|------|
|                                         |                                           | Cycle to cycle at                                                       | RMS                | -            | 90   | -            |      |
| Ma<br>Jitter <sup>(3)</sup>             | Master SAI clock jitter                   | 12.288 MHz on<br>48KHz period,<br>N=432, R=5                            | peak<br>to<br>peak | -            | ±280 | -            | ps   |
|                                         | Waster Orth Glock Jitter                  | Average frequency of<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples |                    | -            | 90   | -            | ps   |
|                                         | FS clock jitter                           | Cycle to cycle at 48 k<br>on 1000 samples                               | ΚHz                | -            | 400  | -            | ps   |
| I <sub>DD(PLLSAI)</sub> <sup>(4)</sup>  | PLLSAI power consumption on $V_{\rm DD}$  | VCO freq = 100 MHz<br>VCO freq = 432 MHz                                |                    | 0.15<br>0.45 | -    | 0.40<br>0.75 | mA   |
| I <sub>DDA(PLLSAI)</sub> <sup>(4)</sup> | PLLSAI power consumption on $V_{\rm DDA}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz                                |                    | 0.30<br>0.55 | -    | 0.40<br>0.85 | mA   |

Table 44. PLLISAI characteristics (continued)

### 6.3.12 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 51: EMI characteristics*). It is available only on the main PLL.

Table 45. SSCG parameters constraint

| Symbol            | Parameter             | Min  | Тур | Max <sup>(1)</sup>  | Unit |
|-------------------|-----------------------|------|-----|---------------------|------|
| f <sub>Mod</sub>  | Modulation frequency  | -    | -   | 10                  | KHz  |
| md                | Peak modulation depth | 0.25 | -   | 2                   | %    |
| MODEPER * INCSTEP | -                     | -    | -   | 2 <sup>15</sup> - 1 | -    |

Guaranteed by design.

#### Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

$$MODEPER = round[f_{PLL~IN}/~(4 \times f_{Mod})]$$

 $f_{\mbox{\scriptsize PLL\_IN}}$  and  $f_{\mbox{\scriptsize Mod}}$  must be expressed in Hz.

As an example:

If  $f_{PLL\_IN}$  = 1 MHz, and  $f_{MOD}$  = 1 kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round[
$$10^6 / (4 \times 10^3)$$
] = 250

<sup>1.</sup> Take care of using the appropriate division factor M to have the specified PLL input clock values.

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Value given with main PLL running.

<sup>4.</sup> Guaranteed by characterization results.

Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[
$$((2^{15} - 1) \times md \times PLLN) / (100 \times 5 \times MODEPER)$$
]

 $f_{\mbox{\scriptsize VCO}\mbox{\ OUT}}$  must be expressed in MHz.

With a modulation depth (md) = ±2 % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[
$$((2^{15}-1) \times 2 \times 240) / (100 \times 5 \times 250)$$
] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}\% = (MODEPER \times INCSTEP \times 100 \times 5) / \ ((2^{15} - 1) \times PLLN)$$

As a result:

$$md_{quantized}\% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.002\%$$
(peak)

*Figure 30* and *Figure 31* show the main PLL output clock waveforms in center spread and down spread modes, where:

F0 is f<sub>PLL</sub> OUT nominal.

 $T_{\text{mode}}$  is the modulation period.

md is the modulation depth.

Figure 30. PLL output clock waveforms in center spread mode





Figure 31. PLL output clock waveforms in down spread mode

## 6.3.13 Memory characteristics

### Flash memory

The characteristics are given at TA = -40 to 105 °C unless otherwise specified.

The devices are shipped to customers with the Flash memory erased.

**Symbol Parameter** Conditions Min Max Unit Тур Write / Erase 8-bit mode,  $V_{DD}$  = 1.7 V 14 Supply current Write / Erase 16-bit mode,  $V_{DD}$  = 2.1 V 17 mΑ  $I_{DD}$ Write / Erase 32-bit mode,  $V_{DD}$  = 3.3 V 24

Table 46. Flash memory characteristics

| Table 47. F | lash | memory | prog | grammi | ing |
|-------------|------|--------|------|--------|-----|
|-------------|------|--------|------|--------|-----|

| Symbol                  | Parameter                  | Conditions                                    | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|-------------------------|----------------------------|-----------------------------------------------|--------------------|------|--------------------|------|
| t <sub>prog</sub>       | Word programming time      | Program/erase parallelism (PSIZE) = x 8/16/32 | -                  | 16   | 100 <sup>(2)</sup> | μs   |
|                         |                            | Program/erase parallelism (PSIZE) = x 8       | -                  | 400  | 800                |      |
| t <sub>ERASE32KB</sub>  | Sector (32 KB) erase time  | Program/erase parallelism (PSIZE) = x 16      | -                  | 250  | 600                | ms   |
|                         |                            | Program/erase parallelism (PSIZE) = x 32      | -                  | 200  | 500                |      |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 8    | -                  | 1100 | 2400               |      |
| t <sub>ERASE128KB</sub> | Sector (128 KB) erase time | Program/erase parallelism (PSIZE) = x 16      | -                  | 800  | 1400               | ms   |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 32   | -                  | 500  | 1100               |      |



Table 47. Flash memory programming (continued)

| Symbol                  | Parameter                  | Conditions Min <sup>(1)</sup> Typ           |     |     | Max <sup>(1)</sup> | Unit |
|-------------------------|----------------------------|---------------------------------------------|-----|-----|--------------------|------|
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 8  | -   | 2.1 | 4                  |      |
| t <sub>ERASE256KB</sub> | Sector (256 KB) erase time | Program/erase parallelism (PSIZE) = x 16    | -   | 1.5 | 2.6                | S    |
|                         |                            | Program/erase parallelism (PSIZE) = x 32    | -   | 1   | 2                  |      |
|                         | Mass erase time            | Program/erase parallelism<br>(PSIZE) = x 8  | -   | 8   | 16                 |      |
| t <sub>ME</sub>         |                            | Program/erase parallelism (PSIZE) = x 16    | -   | 5.6 | 11.2               | S    |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 32 | -   | 4   | 8                  |      |
|                         |                            | 32-bit program operation                    | 2.7 | -   | 3                  | ٧    |
| $V_{prog}$              | Programming voltage        | 16-bit program operation                    | 2.1 | -   | 3.6                | >    |
|                         |                            | 8-bit program operation                     | 1.7 | -   | 3.6                | ٧    |

<sup>1.</sup> Guaranteed by characterization results.

Table 48. Flash memory programming with  $\mathrm{V}_{\mathrm{PP}}$ 

| Symbol                                                                                  | Parameter                                       | Conditions                                 | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|-----------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------|--------------------|-----|--------------------|------|
| t <sub>prog</sub>                                                                       | Double word programming                         |                                            | -                  | 16  | 100 <sup>(2)</sup> | μs   |
| t <sub>ERASE32KB</sub>                                                                  | Sector (32 KB) erase time                       | $T_A = 0 \text{ to } +40 ^{\circ}\text{C}$ | -                  | 180 | -                  |      |
| t <sub>ERASE128KB</sub>                                                                 | Sector (128 KB) erase time                      | V <sub>DD</sub> = 3.3 V                    | -                  | 450 | -                  | ms   |
| t <sub>ERASE256KB</sub>                                                                 | Sector (256 KB) erase time                      | $V_{PP} = 8.5 \text{ V}$                   | -                  | 900 | -                  |      |
| t <sub>ME</sub>                                                                         | Mass erase time                                 |                                            | -                  | 6.9 | -                  | S    |
| V <sub>prog</sub>                                                                       | Programming voltage                             | -                                          | 2.7                | -   | 3.6                | V    |
| V <sub>PP</sub>                                                                         | V <sub>PP</sub> voltage range                   | -                                          | 7                  | -   | 9                  | ٧    |
| I <sub>PP</sub>                                                                         | Minimum current sunk on the V <sub>PP</sub> pin | -                                          | 10                 | -   | -                  | mA   |
| t <sub>VPP</sub> <sup>(3)</sup> Cumulative time during which V <sub>PP</sub> is applied |                                                 | -                                          | -                  | -   | 1                  | hour |

<sup>1.</sup> Guaranteed by design.

3.  $V_{PP}$  should only be connected during programming/erasing.

DS12535 Rev 1 123/199

<sup>2.</sup> The maximum programming time is measured after 100K erase operations.

<sup>2.</sup> The maximum programming time is measured after 100K erase operations.

| Symbol           | Parameter      | Conditions                                                                                                                                            | Value<br>Min <sup>(1)</sup> | Unit    |
|------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------|
| N <sub>END</sub> | Endurance      | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10                          | kcycles |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                                                                                     | 30                          |         |
| $t_{RET}$        | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                                                                                    | 10                          | Years   |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                                                                                   | 20                          |         |

Table 49. Flash memory endurance and data retention

### 6.3.14 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 50*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                                       | Conditions                                                                                                                        | Level/<br>Class |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                  | $V_{\rm DD} = 3.3 \text{ V}, T_{\rm A} = +25 ^{\circ}\text{C}, f_{\rm HCLK} = 216 ^{\circ}\text{MHz}, conforms to IEC 61000-4-2}$ | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | V <sub>DD</sub> = 3.3 V, TFBGA216, T <sub>A</sub><br>=+25 °C, f <sub>HCLK</sub> = 216 MHz,<br>conforms to IEC 61000-4-2           | 4A              |

Table 50. EMS characteristics

As a consequence, it is recommended to add a serial resistor (1  $k\Omega$ ) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Cycling performed over the whole temperature range.

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading.

**Table 51. EMI characteristics** 

| Symbol           | Parameter                                                                                                        | Conditions                                                                                             | Monitored frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit |
|------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------|------|
|                  |                                                                                                                  |                                                                                                        | nequency band            | 25/200 MHz                                       |      |
|                  |                                                                                                                  | V = 2.6 V T = 25 °C TEDCA216 package                                                                   | 0.1 to 30 MHz            | - 4                                              |      |
|                  | conforming to IEC61967-2 ART/L1-cache OFF,                                                                       | aver drive ON all narishard deals anabled alacts                                                       | 30 to 130 MHz            | 9                                                | dΒμV |
|                  |                                                                                                                  |                                                                                                        | 130 MHz to 1GHz          | 11                                               |      |
|                  |                                                                                                                  |                                                                                                        | EMI Level                | 3                                                | -    |
|                  |                                                                                                                  | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, TFBGA216 package,                                     | 0.1 to 30 MHz            | 4                                                |      |
| 9                | Peak level                                                                                                       | conforming to IEC61967-2 ART/L1-cache ON, ak level over-drive ON, all peripheral clocks enabled, clock | 30 to 130 MHz            | 5                                                | dΒμV |
| S <sub>EMI</sub> | reak level                                                                                                       | dithering disabled.                                                                                    | 130 MHz to 1GHz          | 14                                               |      |
|                  |                                                                                                                  |                                                                                                        | EMI level                | 3                                                | -    |
|                  |                                                                                                                  | V = 3.6 V T = 25 °C TERCA216 package                                                                   | 0.1 to 30 MHz            | - 9                                              |      |
|                  | conforming to IEC61967-2 ART/L1-cache ON, over-drive ON, all peripheral clocks enabled, clock dithering enabled. | $V_{DD}$ = 3.6 V, $T_A$ = 25 °C, TFBGA216 package, conforming to IEC61967-2 ART/L1-cache ON,           | 30 to 130 MHz            | -7                                               | dΒμV |
|                  |                                                                                                                  | 130 MHz to 1GHz                                                                                        | -5                       |                                                  |      |
|                  |                                                                                                                  | diatoming chapica.                                                                                     | EMI level                | 1.5                                              | -    |



## 6.3.15 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/ESDA/JEDEC JS-001-2012 and ANSI/ESD S5.3.1-2009 standards.

Maximum **Symbol Conditions** Class Unit Ratings value<sup>(1)</sup> Electrostatic discharge T<sub>A</sub> = +25 °C conforming to 2 2000 V<sub>ESD(HBM)</sub> voltage (human body model) ANSI/ESDA/JEDEC JS-001-2012 T<sub>A</sub>= +25 °C conforming to ANSI/ESD Electrostatic discharge S5.3.1-2009, LQFP100, LQFP144 and C3 V<sub>ESD(CDM)</sub> 250 voltage (charge device model) TFBGA216 packages

Table 52. ESD absolute maximum ratings

#### Static latchup

Two complementary static tests are required on six parts to assess the latchup performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latchup standard.

 Symbol
 Parameter
 Conditions
 Class

 LU
 Static latch-up class
  $T_A$  = +105 °C conforming to JESD78A
 II level A

Table 53. Electrical sensitivities

### 6.3.16 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

### Functional susceptibilty to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of –



<sup>1.</sup> Guaranteed by characterization results.

 $5~\mu\text{A}/+0~\mu\text{A}$  range), or other functional failure (for example reset, oscillator frequency deviation).

Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection.

The test results are given in Table 54.

Table 54. I/O current injection susceptibility<sup>(1)</sup>

|                  |                                      | Functional s       |                    |      |
|------------------|--------------------------------------|--------------------|--------------------|------|
| Symbol           | Description                          | Negative injection | Positive injection | Unit |
|                  | Injected current on BOOT pin         | - 0                | NA                 |      |
|                  | Injected current on NRST pin         | - 0                | NA                 |      |
| I <sub>INJ</sub> | Injected current on PA0, PC0 pins    | - 0                | NA                 | mA   |
|                  | Injected current on any other FT pin | - 5                | NA                 |      |
|                  | Injected current on any other pins   | - 5                | +5                 |      |

<sup>1.</sup> NA = not applicable.

Note:

It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

## 6.3.17 I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 55: I/O static characteristics* are derived from tests performed under the conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant.

Table 55. I/O static characteristics

| Symbol          | Parameter                                    | Conditions                                                       | Min                                     | Тур | Max                                      | Unit |
|-----------------|----------------------------------------------|------------------------------------------------------------------|-----------------------------------------|-----|------------------------------------------|------|
| V <sub>IL</sub> | FT, TTa and NRST I/O input low level voltage | 1.7 V≤V <sub>DD</sub> ≤3.6 V                                     | -                                       | -   | $0.35V_{DD} - 0.04$<br>$0.3V_{DD}^{(2)}$ |      |
|                 | BOOT I/O input low level voltage             | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | -                                       | -   | - 0.1V <sub>DD</sub> +0.1 <sup>(1)</sup> | V    |
|                 |                                              | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C     | -                                       | -   |                                          |      |
|                 | FT, TTa and NRST I/O input                   | 1.7 V≤V <sub>DD</sub> ≤3.6 V                                     | 0.45V <sub>DD</sub> +0.3 <sup>(1)</sup> |     |                                          |      |
|                 | high level voltage <sup>(5)</sup>            |                                                                  | 0.7V <sub>DD</sub> <sup>(2)</sup>       | -   | _                                        |      |
| V <sub>IH</sub> | BOOT I/O input high level voltage            | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | 0.17V <sub>DD</sub> +0.7 <sup>(1)</sup> | _   |                                          | V    |
|                 |                                              | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C     | - 0.17 v <sub>DD</sub> +0.7             | -   | -                                        |      |



Table 55. I/O static characteristics (continued)

| Symbol                         | Parar                                                                                                                                                    | neter                                                                | Conditions                                                       | Min                               | Тур | Max   | Unit |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------|-----|-------|------|
|                                | FT, TTa and NF hysteresis                                                                                                                                | RST I/O input                                                        | 1.7 V≤V <sub>DD</sub> ≤3.6 V                                     | 10%V <sub>DD</sub> <sup>(3)</sup> | -   | -     |      |
| V <sub>HYS</sub>               | BOOT I/O input                                                                                                                                           | hyotoroojo                                                           | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | 0.1                               |     |       | V    |
|                                | BOOT I/O input                                                                                                                                           | . nysteresis                                                         | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C     | 0.1                               | -   | -     |      |
|                                | I/O input leakage current (4)                                                                                                                            |                                                                      | $V_{SS} \leq V_{IN} \leq V_{DD}$                                 | -                                 | -   | ±1    |      |
| I <sub>lkg</sub>               | I/O FT input lea                                                                                                                                         | kage current                                                         | V <sub>IN</sub> = 5 V                                            | -                                 | -   | 3     | μA   |
| R <sub>PU</sub>                | Weak pull-up equivalent resistor <sup>(6)</sup>                                                                                                          | All pins<br>except for<br>PA10/PB12<br>(OTG_FS_ID<br>,OTG_HS_ID<br>) | $V_{IN} = V_{SS}$                                                | 30                                | 40  | 50    |      |
|                                | PA10/PB12<br>(OTG_FS_ID                                                                                                                                  | PA10/PB12<br>(OTG_FS_ID<br>,OTG_HS_ID<br>)                           | 7                                                                | 10                                | 14  | - kΩ  |      |
| R <sub>PD</sub>                | Weak pull- down equivalent resistor <sup>(7)</sup> All pins except for PA10/PB12 (OTG_FS_ID ,OTG_HS_ID )  PA10/PB12 (OTG_FS_ID ,OTG_HS_ID )  OTG_HS_ID ) | $V_{IN} = V_{DD}$                                                    | 30                                                               | 40                                | 50  | - N22 |      |
|                                |                                                                                                                                                          |                                                                      | 7                                                                | 10                                | 14  |       |      |
| C <sub>IO</sub> <sup>(8)</sup> | I/O pin capacita                                                                                                                                         | ince                                                                 | -                                                                | -                                 | 5   | -     | pF   |

- 1. Guaranteed by design.
- 2. Tested in production.
- 3. With a minimum of 200 mV.
- 4. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 54: I/O current injection susceptibility
- To sustain a voltage higher than VDD +0.3 V, the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 54: I/O current injection susceptibility
- 6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum (~10% order).
- 7. Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum (~10% order).
- 8. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results.

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in *Figure 32*.





Figure 32. FT I/O input characteristics

### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed  $V_{OL}/V_{OH}$ ) except PC13, PC14, PC15 and PI8 which can sink or source up to  $\pm 3$ mA. When using the PC13 to PC15 and PI8 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. In particular:

- The sum of the currents sourced by all the I/Os on  $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on  $V_{DD}$ , cannot exceed the absolute maximum rating  $\Sigma I_{VDD}$  (see *Table 14*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 14*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 56* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant.

57

DS12535 Rev 1 129/199

Table 56. Output voltage characteristics

| Symbol                         | Parameter                                            | Conditions                                                                                       | Min                                 | Max                | Unit |
|--------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------|--------------------|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin              | CMOS port <sup>(2)</sup> $I_{IO} = +8 \text{ mA}$ $2.7 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ | -                                   | 0.4                |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | CMOS port <sup>(2)</sup> I <sub>IO</sub> = -8 mA 2.7 V ≤V <sub>DD</sub> ≤3.6 V                   | V <sub>DD</sub> - 0.4               | -                  | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for PC14                   | CMOS port <sup>(2)</sup> I <sub>IO</sub> = -2 mA 2.7 V ≤V <sub>DD</sub> ≤3.6 V                   | V <sub>DD</sub> - 0.4               | -                  |      |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin              |                                                                                                  | -                                   | 0.4                | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | TTL port <sup>(2)</sup> I <sub>IO</sub> =-8mA 2.7 V ≤V <sub>DD</sub> ≤3.6 V                      | 2.4                                 | -                  | V    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin              | $I_{IO}$ = +20 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                   | -                                   | 1.3 <sup>(4)</sup> | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | I <sub>IO</sub> = -20 mA<br>2.7 V ≤V <sub>DD</sub> ≤3.6 V                                        | V <sub>DD</sub> -1.3 <sup>(4)</sup> | -                  | V    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin              | $I_{IO}$ = +6 mA<br>1.8 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                    | -                                   | 0.4 <sup>(4)</sup> | M    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | $I_{IO} = -6 \text{ mA}$<br>1.8 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                            | V <sub>DD</sub> -0.4 <sup>(4)</sup> | -                  | V    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin              | I <sub>IO</sub> = +4 mA<br>1.7 V ≤V <sub>DD</sub> ≤3.6V                                          | -                                   | 0.4 <sup>(5)</sup> |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | I <sub>IO</sub> = -4 mA<br>1.7 V ≤V <sub>DD</sub> ≤3.6V                                          | V <sub>DD</sub> -0.4 <sup>(5)</sup> | -                  | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for PC14                   | I <sub>IO</sub> = -1 mA<br>1.7 V ≤V <sub>DD</sub> ≤3.6V                                          | V <sub>DD</sub> -0.4 <sup>(5)</sup> | -                  |      |

The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 14*.
 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

- 4. Based on characterization data.
- 5. Guaranteed by design.

### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 33* and *Table 57*, respectively.



<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

<sup>3.</sup> The  $I_{\rm IO}$  current sourced by the device must always respect the absolute maximum rating specified in *Table 14* and the sum of  $I_{\rm IO}$  (I/O ports and control pins) must not exceed  $I_{\rm VDD}$ .

Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 57. I/O AC characteristics<sup>(1)(2)</sup>

| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                        | Parameter                                                                 | Conditions                                               | Min | Тур | Max                | Unit  |  |
|-----------------------------------------------|-------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|--------------------|-------|--|
|                                               |                               |                                                                           | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | ı   | -   | 4                  |       |  |
|                                               |                               |                                                                           | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | ı   | i   | 2                  |       |  |
|                                               | f <sub>max(IO)out</sub>       | Maximum frequency <sup>(3)</sup>                                          | $C_L = 10 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | ı   | ı   | 8                  | MHz   |  |
| 00                                            |                               |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V          | -   | -   | 4                  |       |  |
|                                               |                               |                                                                           | $C_L = 10 \text{ pF, } V_{DD} \ge 1.7 \text{ V}$         | ı   | ı   | 3                  |       |  |
|                                               | $t_{f(IO)out}/\ t_{r(IO)out}$ | Output high to low level fall time and output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to 3.6 V | -   | -   | 100                | ns    |  |
|                                               |                               |                                                                           | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.7 V          | -   | -   | 25                 |       |  |
|                                               |                               |                                                                           | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.8 V          | -   | -   | 12.5               | - MHz |  |
|                                               | £                             | Manifestor (3)                                                            | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 10                 |       |  |
|                                               | f <sub>max(IO)out</sub>       | Maximum frequency <sup>(3)</sup>                                          | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V          | -   | -   | 50                 |       |  |
| 01                                            |                               |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V          | -   | -   | 20                 |       |  |
| 01                                            |                               |                                                                           | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V          | -   | -   | 12.5               |       |  |
|                                               |                               |                                                                           | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | -   | -   | 10                 | - ns  |  |
|                                               | t <sub>f(IO)out</sub> /       | Itime and output low to high                                              | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V          | -   | -   | 6                  |       |  |
|                                               | $t_{r(IO)out}$                |                                                                           | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | -   | -   | 20                 |       |  |
|                                               |                               |                                                                           | $C_L = 10 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | ı   | ı   | 10                 |       |  |
|                                               |                               |                                                                           | $C_L = 40 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | ı   | ı   | 50 <sup>(4)</sup>  |       |  |
|                                               |                               |                                                                           | $C_L = 10 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | ı   | ı   | 100 <sup>(4)</sup> | MHz   |  |
|                                               | f <sub>max(IO)out</sub>       | Maximum frequency <sup>(3)</sup>                                          | $C_L = 40 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | ı   | i   | 25                 |       |  |
|                                               |                               |                                                                           | $C_L = 10 \text{ pF}, V_{DD} \ge 1.8 \text{ V}$          | ı   | i   | 50                 |       |  |
| 10                                            |                               |                                                                           | $C_L = 10 \text{ pF, } V_{DD} \ge 1.7 \text{ V}$         | ı   | _   | 42.5               |       |  |
|                                               |                               |                                                                           | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥2.7 V           | -   | ı   | 6                  |       |  |
|                                               | t <sub>f(IO)out</sub> /       | Output high to low level fall time and output low to high                 | $C_L = 10 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$          | -   | -   | 4                  | ne    |  |
|                                               | t <sub>r(IO)out</sub>         | level rise time                                                           | $C_L = 40 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | ı   | i   | 10                 | ns    |  |
|                                               |                               |                                                                           | $C_L = 10 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$          | -   | -   | 6                  |       |  |

Table 57. I/O AC characteristics<sup>(1)(2)</sup> (continued)

| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                  | Parameter                                                       | Conditions                                      | Min  | Тур | Max                | Unit    |  |
|-----------------------------------------------|-------------------------|-----------------------------------------------------------------|-------------------------------------------------|------|-----|--------------------|---------|--|
|                                               |                         |                                                                 | $C_L = 30 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | -    | -   | 100 <sup>(4)</sup> |         |  |
|                                               |                         | Maximum frequency <sup>(3)</sup>                                | $C_L = 30 \text{ pF}, V_{DD} \ge 1.8 \text{ V}$ | -    | -   | 50                 |         |  |
|                                               | f .                     |                                                                 | $C_L = 30 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | -    | -   | 42.5               | MHz     |  |
|                                               | <sup>†</sup> max(IO)out |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | -    | -   | 180 <sup>(4)</sup> | IVII IZ |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V | -    | -   | 100                |         |  |
| 11                                            |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | 72.5 |     |                    |         |  |
| 11                                            |                         | Output high to low level fall                                   | $C_L = 30 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | -    | -   | 4                  |         |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.8 V  | -    | -   | 6                  |         |  |
|                                               | t <sub>f(IO)out</sub> / |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.7 V  | -    | -   | 7                  |         |  |
|                                               | t <sub>r(IO)out</sub>   | time and output low to high level rise time                     | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | -    | -   | 2.5                | - ns    |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.8 V  | -    | -   | 3.5                |         |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.7 V  | -    | -   | 4                  |         |  |
| -                                             | tEXTIpw                 | Pulse width of external signals detected by the EXTI controller | -                                               | 10   | -   | -                  | ns      |  |

- 1. Guaranteed by design.
- 2. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F75xxx and STM32F74xxx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register.
- 3. The maximum frequency is defined in *Figure 33*.
- 4. For maximum frequencies above 50 MHz and  $V_{DD}$  > 2.4 V, the compensation cell should be used.

Figure 33. I/O AC characteristics definition



### 6.3.18 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 55: I/O static characteristics*).

Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

|                                      |                                                 | •                       |     |     |     |      |
|--------------------------------------|-------------------------------------------------|-------------------------|-----|-----|-----|------|
| Symbol                               | Parameter                                       | Conditions              | Min | Тур | Max | Unit |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$       | 30  | 40  | 50  | kΩ   |
| V <sub>F(NRST)</sub> <sup>(2)</sup>  | NRST Input filtered pulse                       | -                       | -   | -   | 100 | ns   |
| V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V | 300 | -   | -   | ns   |
| T <sub>NRST OUT</sub>                | Generated reset pulse duration                  | Internal Reset source   | 20  | -   | -   | μs   |

Table 58. NRST pin characteristics

2. Guaranteed by design.



Figure 34. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 58. Otherwise the reset is not taken into account by the device.

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).

#### 6.3.19 TIM timer characteristics

The parameters given in *Table 59* are guaranteed by design.

Refer to Section 6.3.17: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 59. TIMx characteristics<sup>(1)(2)</sup>

| Symbol                 | Parameter                                    | Conditions <sup>(3)</sup>                                            | Min | Max                     | Unit                 |
|------------------------|----------------------------------------------|----------------------------------------------------------------------|-----|-------------------------|----------------------|
|                        | Timer resolution time                        | AHB/APBx prescaler=1<br>or 2 or 4, f <sub>TIMxCLK</sub> =<br>216 MHz | 1   | -                       | t <sub>TIMxCLK</sub> |
| <sup>T</sup> res(TIM)  | Timer resolution time                        | AHB/APBx<br>prescaler>4, f <sub>TIMxCLK</sub> =<br>108 MHz           | 1   | -                       | t <sub>TIMxCLK</sub> |
| f <sub>EXT</sub>       | Timer external clock frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 216 MHz                                       | 0   | f <sub>TIMxCLK</sub> /2 | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                             |                                                                      |     | 16/32                   | bit                  |
| t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter   | -                                                                    | -   | 65536 ×<br>65536        | t <sub>TIMxCLK</sub> |

<sup>1.</sup> TIMx is used as a general term to refer to the TIM1 to TIM12 timers.

#### 6.3.20 RTC characteristics

**Table 60. RTC characteristics** 

| Symbol | Parameter                                  | Conditions                                       | Min | Max |
|--------|--------------------------------------------|--------------------------------------------------|-----|-----|
| -      | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4   | -   |

## 6.3.21 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 61* are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 16*.

Table 61. ADC characteristics

| Symbol            | Parameter                  | Conditions                                  | Min                | Тур | Max       | Unit |
|-------------------|----------------------------|---------------------------------------------|--------------------|-----|-----------|------|
| $V_{DDA}$         | Power supply               | V <sub>DDA</sub> –V <sub>REF+</sub> < 1.2 V | 1.7 <sup>(1)</sup> | -   | 3.6       | V    |
| V <sub>REF+</sub> | Positive reference voltage | VDDA - VREF+ > 1.2 V                        | 1.7 <sup>(1)</sup> | -   | $V_{DDA}$ | V    |
| V <sub>REF-</sub> | Negative reference voltage | -                                           | -                  | 0   | -         | V    |



<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> The maximum timer frequency on APB1 or APB2 is up to 216 MHz, by setting the TIMPRE bit in the RCC\_DCKCFGR register, if APBx prescaler is 1 or 2 or 4, then TIMxCLK = HCLK, otherwise TIMxCLK = 4x PCLKx.

Table 61. ADC characteristics (continued)

| Symbol                             | Parameter                                                                     | Conditions                                                                            | Min                                                             | Тур | Max               | Unit               |
|------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|-------------------|--------------------|
|                                    | ABO 1 1 (                                                                     | $V_{DDA} = 1.7^{(1)}$ to 2.4 V                                                        | 0.6                                                             | 15  | 18                | MHz                |
| f <sub>ADC</sub>                   | ADC clock frequency                                                           | V <sub>DDA</sub> = 2.4 to 3.6 V                                                       | 0.6                                                             | 30  | 36                | MHz                |
| f <sub>TRIG</sub> (2)              | External trigger frequency                                                    | f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution                                       | -                                                               | -   | 1764              | kHz                |
|                                    |                                                                               | -                                                                                     | -                                                               | i   | 17                | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                   | Conversion voltage range <sup>(3)</sup>                                       | -                                                                                     | 0<br>(V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | -   | V <sub>REF+</sub> | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>    | External input impedance                                                      | See <i>Equation 1</i> for details                                                     | -                                                               | -   | 50                | kΩ                 |
| R <sub>ADC</sub> <sup>(2)(4)</sup> | Sampling switch resistance                                                    | -                                                                                     | -                                                               | -   | 6                 | kΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>    | Internal sample and hold capacitor                                            | -                                                                                     | -                                                               | 4   | 7                 | pF                 |
| t <sub>lat</sub> <sup>(2)</sup>    | Injection trigger conversion                                                  | f <sub>ADC</sub> = 30 MHz                                                             | -                                                               | -   | 0.100             | μs                 |
| Чat` ′                             | latency                                                                       |                                                                                       | -                                                               | ı   | 3 <sup>(5)</sup>  | 1/f <sub>ADC</sub> |
| t (2)                              | Regular trigger conversion latency                                            | f <sub>ADC</sub> = 30 MHz                                                             | -                                                               | ı   | 0.067             | μs                 |
| Чаtr                               |                                                                               |                                                                                       | -                                                               | ı   | 2 <sup>(5)</sup>  | 1/f <sub>ADC</sub> |
| t <sub>S</sub> <sup>(2)</sup>      | Sampling time                                                                 | f <sub>ADC</sub> = 30 MHz                                                             | 0.100                                                           | -   | 16                | μs                 |
|                                    | Camping time                                                                  | -                                                                                     | 3                                                               | -   | 480               | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(2)</sup>   | Power-up time                                                                 | -                                                                                     | -                                                               | 2   | 3                 | μs                 |
|                                    |                                                                               | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution                                        | 0.50                                                            | ı   | 16.40             | μs                 |
|                                    |                                                                               | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution                                        | 0.43                                                            | i   | 16.34             | μs                 |
| t <sub>CONV</sub> <sup>(2)</sup>   | Total conversion time (including sampling time)                               | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution                                         | 0.37                                                            | -   | 16.27             | μs                 |
|                                    |                                                                               | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution                                         | 0.30                                                            | -   | 16.20             | μs                 |
|                                    |                                                                               | 9 to 492 (t <sub>S</sub> for sampling +n-bit resolution for successive approximation) |                                                                 |     |                   |                    |
|                                    |                                                                               | 12-bit resolution<br>Single ADC                                                       | -                                                               | -   | 2                 | Msps               |
| f <sub>S</sub> <sup>(2)</sup>      | Sampling rate  (f <sub>ADC</sub> = 30 MHz, and t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Dual ADC<br>mode                                      | -                                                               | -   | 3.75              | Msps               |
|                                    | is oneo dydica)                                                               | 12-bit resolution<br>Interleave Triple ADC<br>mode                                    | -                                                               | -   | 6                 | Msps               |



| Symbol                           | Parameter                                                      | Conditions | Min | Тур | Max | Unit |
|----------------------------------|----------------------------------------------------------------|------------|-----|-----|-----|------|
| I <sub>VREF+</sub> (2)           | ADC V <sub>REF</sub> DC current consumption in conversion mode | -          | -   | 300 | 500 | μA   |
| I <sub>VDDA</sub> <sup>(2)</sup> | ADC V <sub>DDA</sub> DC current consumption in conversion mode | -          | -   | 1.6 | 1.8 | mA   |

Table 61. ADC characteristics (continued)

- V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
- 2. Guaranteed by characterization results.
- 3.  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  is internally connected to  $V_{SSA}$ .
- 4.  $R_{ADC}$  maximum value is given for  $V_{DD}$ =1.7 V, and minimum value for  $V_{DD}$ =3.3 V.
- 5. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in Table 61.

## Equation 1: $R_{AIN}$ max formula

$$R_{AIN} = \frac{(k-0.5)}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC}$$

The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register.

Table 62. ADC static accuracy at f<sub>ADC</sub> = 18 MHz

| Symbol | Parameter                    | Test conditions                                | Тур | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       | f 40 MH-                                       | ±3  | ±4                 |      |
| EO     | Offset error                 | $f_{ADC}$ = 18 MHz<br>$V_{DDA}$ = 1.7 to 3.6 V | ±2  | ±3                 |      |
| EG     | Gain error                   | V <sub>REF</sub> = 1.7 to 3.6 V                | ±1  | ±3                 | LSB  |
| ED     | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V     | ±1  | ±2                 |      |
| EL     | Integral linearity error     |                                                | ±2  | ±3                 |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 63. ADC static accuracy at f<sub>ADC</sub> = 30 MHz

| Symbol | Parameter                    | Test conditions                                                                | Тур  | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|--------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       |                                                                                | ±2   | ±5                 |      |
| EO     | Offset error                 | f <sub>ADC</sub> = 30 MHz,<br>R <sub>AIN</sub> < 10 kΩ                         | ±1.5 | ±2.5               |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V},$                                     | ±1.5 | ±4                 | LSB  |
| ED     | Differential linearity error | V <sub>REF</sub> = 1.7 to 3.6 V,<br>V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±1   | ±2                 |      |
| EL     | Integral linearity error     | DON INC.                                                                       | ±1.5 | ±3                 |      |

<sup>1.</sup> Guaranteed by characterization results.

| Table 64. Al | DC static | accuracy a | t fanc = | 36 MHz |
|--------------|-----------|------------|----------|--------|
|--------------|-----------|------------|----------|--------|

| Symbol | Parameter                    | Test conditions                                               | Тур | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|---------------------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       |                                                               | ±4  | ±7                 |      |
| EO     | Offset error                 | f <sub>ADC</sub> =36 MHz,<br>V <sub>DDA</sub> = 2.4 to 3.6 V, | ±2  | ±3                 |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V}$                     | ±3  | ±6                 | LSB  |
| ED     | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V                    | ±2  | ±3                 |      |
| EL     | Integral linearity error     |                                                               | ±3  | ±6                 |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 65. ADC dynamic accuracy at f<sub>ADC</sub> = 18 MHz - limited test conditions<sup>(1)</sup>

| Symbol | Parameter                            | Test conditions                      | Min  | Тур  | Max | Unit |
|--------|--------------------------------------|--------------------------------------|------|------|-----|------|
| ENOB   | Effective number of bits             | f <sub>ADC</sub> =18 MHz             | 10.3 | 10.4 | -   | bits |
| SINAD  | Signal-to-noise and distortion ratio | $V_{DDA} = V_{REF+} = 1.7 \text{ V}$ | 64   | 64.2 | -   |      |
| SNR    | Signal-to-noise ratio                | Input Frequency = 20 KHz             | 64   | 65   | -   | dB   |
| THD    | Total harmonic distortion            | Temperature = 25 °C                  | - 67 | - 72 | -   |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 66. ADC dynamic accuracy at  $f_{ADC}$  = 36 MHz - limited test conditions<sup>(1)</sup>

| Symbol | Parameter                            | Test conditions                              | Min  | Тур  | Max | Unit |
|--------|--------------------------------------|----------------------------------------------|------|------|-----|------|
| ENOB   | Effective number of bits             | f <sub>ADC</sub> =36 MHz                     | 10.6 | 10.8 | -   | bits |
| SINAD  | Signal-to noise and distortion ratio | V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V | 66   | 67   | -   |      |
| SNR    | Signal-to noise ratio                | Input Frequency = 20 KHz                     | 64   | 68   | -   | dB   |
| THD    | Total harmonic distortion            | Temperature = 25 °C                          | - 70 | - 72 | -   |      |

<sup>1.</sup> Guaranteed by characterization results.

Note:

ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.17 does not affect the ADC accuracy.

57

DS12535 Rev 1 137/199



Figure 35. ADC accuracy characteristics

- 1. See also Table 63.
- 2. Example of an actual transfer curve.
- Ideal transfer curve.
- End point correlation line.
- $\mathsf{E}_\mathsf{T}$  = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one.
  - EG = Gain Error: deviation between the last ideal transition and the last actual one.

  - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.



Figure 36. Typical connection diagram using the ADC

- Refer to *Table 61* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>.
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high  $C_{parasitic}$  value downgrades conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

DS12535 Rev 1 138/199

### General PCB design guidelines

Power supply decoupling should be performed as shown in Figure 37 or Figure 38, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.



 $V_{REF+}$  input is available on all the packages whereas the  $V_{REF-}$  is available only on TFBGA216. When  $V_{REF-}$  is not available, it is internally connected to  $V_{DDA}$  and  $V_{SSA}$ .



139/199

## 6.3.22 Temperature sensor characteristics

Table 67. Temperature sensor characteristics

| Symbol                             | Parameter                                                      |    | Тур  | Max       | Unit  |
|------------------------------------|----------------------------------------------------------------|----|------|-----------|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                  | -  | ±1   | <u>±2</u> | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                  | -  | 2.5  | -         | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                               | -  | 0.76 | -         | V     |
| t <sub>START</sub> (2)             | Startup time                                                   | -  | 6    | 10        | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10 | -    | -         | μs    |

<sup>1.</sup> Guaranteed by characterization results.

Table 68. Temperature sensor calibration values

| Symbol  | Parameter                                                                   | Memory address            |
|---------|-----------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V  | 0x1FF0 F44C - 0x1FF0 F44D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, V <sub>DDA</sub> = 3.3 V | 0x1FF0 F44E - 0x1FF0 F44F |

# 6.3.23 V<sub>BAT</sub> monitoring characteristics

Table 69. V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                         |  | Тур | Max | Unit |
|---------------------------------------|-------------------------------------------------------------------|--|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                              |  | 50  | -   | ΚΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                             |  | 4   | -   | -    |
| Er <sup>(1)</sup>                     | Error on Q                                                        |  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1 mV accuracy |  | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design.

### 6.3.24 Reference voltage

The parameters given in *Table 70* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 16*.

Table 70. internal reference voltage

| Symbol                               | Parameter                                                     | Conditions                        | Min  | Тур  | Max  | Unit |
|--------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|------|------|
| V <sub>REFINT</sub>                  | Internal reference voltage                                    | -40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V    |
| T <sub>S_vrefint</sub> (1)           | ADC sampling time when reading the internal reference voltage | -                                 | 10   | -    | -    | μs   |
| V <sub>RERINT_s</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range  | V <sub>DD</sub> = 3V ± 10mV       | ı    | 3    | 5    | mV   |

<sup>2.</sup> Guaranteed by design.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

Table 70. internal reference voltage (continued)

| Symbol                            | Parameter               | Conditions | Min | Тур | Max | Unit   |
|-----------------------------------|-------------------------|------------|-----|-----|-----|--------|
| T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | -          | -   | 30  | 50  | ppm/°C |
| t <sub>START</sub> (2)            | Startup time            | -          | -   | 6   | 10  | μs     |

<sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations.

Table 71. Internal reference voltage calibration values

| Symbol Parameter       |                                                                    | Memory address            |
|------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FF0 F44A - 0x1FF0 F44B |

### 6.3.25 DAC electrical characteristics

**Table 72. DAC characteristics** 

| Symbol                            | Parameter                                             | Min                | Тур | Max                         | Unit                                                                                                   | Comments                                                                                                                |
|-----------------------------------|-------------------------------------------------------|--------------------|-----|-----------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| V <sub>DDA</sub>                  | Analog supply voltage                                 | 1.7 <sup>(1)</sup> | -   | 3.6                         | V                                                                                                      | -                                                                                                                       |
| V <sub>REF+</sub>                 | Reference supply voltage                              | 1.7 <sup>(1)</sup> | 1   | 3.6                         | V                                                                                                      | V <sub>REF+</sub> ≤V <sub>DDA</sub>                                                                                     |
| V <sub>SSA</sub>                  | Ground                                                | 0                  | -   | 0                           | V                                                                                                      | -                                                                                                                       |
| R <sub>LOAD</sub> <sup>(2)</sup>  | Resistive load with buffer ON                         | 5                  | -   | -                           | kΩ                                                                                                     | -                                                                                                                       |
| R <sub>O</sub> <sup>(2)</sup>     | Impedance output with buffer OFF                      | -                  | -   | 15                          | kΩ                                                                                                     | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ |
| C <sub>LOAD</sub> <sup>(2)</sup>  | Capacitive load                                       | -                  | -   | 50                          | pF                                                                                                     | Maximum capacitive load at DAC_OUT pin (when the buffer is ON).                                                         |
| DAC_OUT min <sup>(2)</sup>        | Lower DAC_OUT voltage with buffer ON                  | 0.2                | -   | -                           | ٧                                                                                                      | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code                                   |
| DAC_OUT max <sup>(2)</sup>        | Higher DAC_OUT voltage with buffer ON                 | -                  | -   | V <sub>DDA</sub> - 0.2      | V                                                                                                      | (0x0E0) to (0xF1C) at V <sub>REF+</sub> = 3.6 V and (0x1C7) to (0xE38) at V <sub>REF+</sub> = 1.7 V                     |
| DAC_OUT min <sup>(2)</sup>        | Lower DAC_OUT voltage with buffer OFF                 | -                  | 0.5 | -                           | mV                                                                                                     | It gives the maximum output excursion of                                                                                |
| DAC_OUT max <sup>(2)</sup>        | Higher DAC_OUT voltage with buffer OFF                | -                  | -   | V <sub>REF+</sub> -<br>1LSB | ٧                                                                                                      | the DAC.                                                                                                                |
| (4)                               | DAC DC V <sub>REF</sub> current                       | -                  | 170 | 240                         |                                                                                                        | With no load, worst code (0x800) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs                  |
| l <sub>VREF+</sub> <sup>(4)</sup> | consumption in quiescent mode (Standby mode)  - 50 75 |                    | 75  | μΑ                          | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs |                                                                                                                         |

<sup>2.</sup> Guaranteed by design.

Table 72. DAC characteristics (continued)

| Table 72. DAC characteristics (continued) |                                                                                                                                                               |     |     |      |      |                                                                                                        |  |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Symbol                                    | Parameter                                                                                                                                                     | Min | Тур | Max  | Unit | Comments                                                                                               |  |  |  |  |  |
| I <sub>DDA</sub> <sup>(4)</sup>           | DAC DC V <sub>DDA</sub> current consumption in quiescent mode <sup>(3)</sup>                                                                                  | -   | 280 | 380  | μA   | With no load, middle code (0x800) on the inputs                                                        |  |  |  |  |  |
|                                           |                                                                                                                                                               | -   | 475 | 625  | μΑ   | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs |  |  |  |  |  |
| DNL <sup>(4)</sup>                        | Differential non linearity Difference between two consecutive code-1LSB)                                                                                      | -   | -   | ±0.5 | LSB  | Given for the DAC in 10-bit configuration.                                                             |  |  |  |  |  |
|                                           |                                                                                                                                                               | -   | -   | ±2   | LSB  | Given for the DAC in 12-bit configuration.                                                             |  |  |  |  |  |
| INL <sup>(4)</sup>                        | Integral non linearity<br>(difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | -   | -   | ±1   | LSB  | Given for the DAC in 10-bit configuration.                                                             |  |  |  |  |  |
|                                           |                                                                                                                                                               | -   | -   | ±4   | LSB  | Given for the DAC in 12-bit configuration.                                                             |  |  |  |  |  |
| Offset <sup>(4)</sup>                     | Offset error (difference between measured value at Code (0x800) and the ideal value = V <sub>REF+</sub> /2)                                                   | -   | -   | ±10  | mV   | Given for the DAC in 12-bit configuration                                                              |  |  |  |  |  |
|                                           |                                                                                                                                                               | -   | -   | ±3   | LSB  | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V                                               |  |  |  |  |  |
|                                           |                                                                                                                                                               | ı   | -   | ±12  | LSB  | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V                                               |  |  |  |  |  |
| Gain<br>error <sup>(4)</sup>              | Gain error                                                                                                                                                    | -   | -   | ±0.5 | %    | Given for the DAC in 12-bit configuration                                                              |  |  |  |  |  |
| t <sub>SETTLING</sub> <sup>(4)</sup>      | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±4LSB           | 1   | 3   | 6    | μs   | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$                                         |  |  |  |  |  |
| THD <sup>(4)</sup>                        | Total Harmonic Distortion<br>Buffer ON                                                                                                                        | -   | -   | -    | dB   | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$                                         |  |  |  |  |  |
| Update rate <sup>(2)</sup>                | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB)                                                     | -   | -   | 1    | MS/s | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$                                         |  |  |  |  |  |
| t <sub>WAKEUP</sub> <sup>(4)</sup>        | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register)                                                                            | -   | 6.5 | 10   | μs   | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5$ k $\Omega$ input code between lowest and highest possible ones. |  |  |  |  |  |
| PSRR+ (2)                                 | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement)                                                                                   | -   | -67 | -40  | dB   | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF                                                       |  |  |  |  |  |

V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).



<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs.

<sup>4.</sup> Guaranteed by characterization results.



Figure 39. 12-bit buffered /non-buffered DAC

 The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.

#### 6.3.26 Communications interfaces

### I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s.
- Fast-mode Plus (Fm+): with a bit rate up to 1Mbit/s.

The I<sup>2</sup>C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0385 reference manual) and when the I2CCLK frequency is greater than the minimum shown in the table below:

**Symbol Parameter** Condition Min Unit Standard-mode 2 Analog Filtre ON 10 DNF=0 Fast-mode Analog Filtre OFF **I2CCLK** DNF=1 f(I2CCLK) MHz frequency Analog Filtre ON 22.5 DNF=0 Fast-mode Plus Analog Filtre OFF 16 DNF=1

Table 73. Minimum I2CCLK frequency in all I2C modes

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{\rm DD}$  is disabled, but is still present.

57

DS12535 Rev 1 143/199

The 20mA output drive requirement in Fast-mode Plus is not supported. This limits the maximum load Cload supported in Fm+, which is given by these formulas:

- $\bullet \qquad \text{Tr(SDA/SCL)=0.8473xR}_{p}xC_{load}$
- $R_p(min) = (VDD-V_{OL}(max))/I_{OL}(max)$

Where Rp is the I2C lines pull-up. Refer to *Section 6.3.17: I/O port characteristics* for the I2C I/Os characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

Table 74. I2C analog filter characteristics<sup>(1)</sup>

| Symbol          | Parameter                                                              | Min               | Max                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 150 <sup>(3)</sup> | ns   |

- 1. Guaranteed by characterization results.
- 2. Spikes with widths below  $t_{AF(min)}$  are filtered.
- 3. Spikes with widths above  $t_{\text{AF}(\text{max})}$  are not filtered

### **SPI** interface characteristics

Unless otherwise specified, the parameters given in *Table 75* for the SPI interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

Table 75. SPI dynamic characteristics<sup>(1)</sup>

| Symbol               | Parameter                         | Conditions                                                       | Min     | Тур   | Max               | Unit |  |
|----------------------|-----------------------------------|------------------------------------------------------------------|---------|-------|-------------------|------|--|
| f <sub>SCK</sub>     |                                   | Master mode<br>SPI1,4,5,6<br>2.7≤VDD≤3.6                         |         |       | 54 <sup>(2)</sup> |      |  |
|                      |                                   | Master mode<br>SPI1,4,5,6<br>1.71≤VDD≤3.6                        |         | -     | 27                |      |  |
|                      | SPI clock frequency               | Master transmitter mode<br>SPI1,4,5,6<br>1.71≤VDD≤3.6            |         |       |                   | 54   |  |
|                      |                                   | Slave receiver mode<br>SPI1,4,5,6<br>1.71≤VDD≤3.6                | -       |       | 54                | MHz  |  |
|                      |                                   | Slave mode transmitter/full duplex SPI1,4,5,6 2.7≤VDD≤3.6        |         |       | 50 <sup>(3)</sup> |      |  |
|                      |                                   | Slave mode transmitter/full duplex<br>SPI1,4,5,6<br>1.71≤VDD≤3.6 |         |       | 38 <sup>(3)</sup> |      |  |
|                      |                                   | Master & Slave mode<br>SPI2,3<br>1.71≤VDD≤3.6                    |         |       | 27                |      |  |
| tsu(NSS)             | NSS setup time                    | Slave mode, SPI presc = 2                                        | 4*Tpclk | -     | -                 |      |  |
| th(NSS)              | NSS hold time                     | Slave mode, SPI presc = 2                                        | 2*Tpclk | -     | -                 | ns   |  |
| tw(SCKH)<br>tw(SCKL) | SCK high and low time Master mode |                                                                  | Tpclk-2 | Tpclk | Tpclk+2           |      |  |



| Symbol   | Parameter                | Conditions                  | Min | Тур | Max | Unit |
|----------|--------------------------|-----------------------------|-----|-----|-----|------|
| tsu(MI)  | Data input actua timo    | Master mode                 | 5.5 | -   | -   |      |
| tsu(SI)  | Data input setup time    | Slave mode                  | 4   | -   | -   |      |
| th(MI)   | Data input hold time     | Master mode                 | 4   | -   | -   |      |
| th(SI)   | Data input hold time     | Slave mode                  | 2   | -   | -   |      |
| ta(SO)   | Data output access time  | Slave mode                  | 7   | -   | 21  |      |
| tdis(SO) | Data output disable time | Slave mode                  | 5   | -   | 12  | ns   |
| tv(SO)   | Data output valid time   | Slave mode 2.7≤VDD≤3.6V     | -   | 6.5 | 10  |      |
| 10(30)   |                          | Slave mode 1.71≤VDD≤3.6V    | -   | 6.5 | 13  |      |
| tv(MO)   |                          | Master mode                 | -   | 2   | 4   |      |
| th(SO)   | Data output hold time    | Slave mode<br>1.71≤VDD≤3.6V | 5.5 | -   | -   |      |
| th(MO)   |                          | Master mode                 | 0   | -   | -   |      |

- 1. Guaranteed by characterization results.
- 2. Excepting SPI1 with SCK IO pin mapped on PA5. In this configuration, Maximum achievable frequency is 40MHz.
- Maximum Frequency of Slave Transmitter is determined by sum of Tv(SO) and Tsu(MI) intervals which has to fit into SCK level phase preceding the SCK sampling edge. This value can be achieved when it communicates with a Master having Tsu(MI)=0 while signal Duty(SCK)=50%.

Figure 40. SPI timing diagram - slave mode and CPHA = 0 NSS input tc(SCK) th(NSS) <sup>t</sup>SU(NSS) CPHA=0 CPOL=0 tw(SCKH) CPHA=0 tw(SCKL) CPOL=1 tr(SCK) ta(SO)t<sub>v</sub>(SO) th(SO)tdis(SO) tf(SCK) MISO MSB OUT BIT6 OUT LSB OUT OUTPUT tsu(SI) → MOSI BIT1 IN M SB IN LSB IN INPUT <sup>-t</sup>h(SI) ai14134c



Figure 41. SPI timing diagram - slave mode and CPHA = 1



### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 76* for the I<sup>2</sup>S interface are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

5/

DS12535 Rev 1 147/199

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

Table 76. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup>

| Symbol                 | Parameter                      | Conditions                                        | Min    | Max                   | Unit  |
|------------------------|--------------------------------|---------------------------------------------------|--------|-----------------------|-------|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                                 | 256x8K | 256xFs <sup>(2)</sup> | MHz   |
| f                      | I2S clock frequency            | Master data: 32 bits                              | -      | 64xFs                 | MHz   |
| f <sub>CK</sub>        | 125 Clock frequency            | Slave data: 32 bits                               | -      | 64xFs                 | IVITZ |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                                    | 30     | 70                    | %     |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                                       | -      | 5                     | ns    |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                                       | 0      | -                     | 115   |
|                        |                                | Slave mode                                        | 5      | -                     |       |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode<br>PCM short pulse mode <sup>(3)</sup> | 3      | -                     |       |
|                        | WS hold time                   | Slave mode                                        | 0      | -                     |       |
| t <sub>h(WS)</sub>     |                                | Slave mode<br>PCM short pulse mode <sup>(3)</sup> | 2      | -                     |       |
| t <sub>su(SD_MR)</sub> | Data input setup time          | Master receiver                                   | 5      | -                     |       |
| t <sub>su(SD_SR)</sub> | Data input setup time          | Slave receiver                                    | 1      | -                     | ns    |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                                   | 5      | -                     |       |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                                    | 1.5    | -                     |       |
| t <sub>v(SD_ST)</sub>  | Data output valid time         | Slave transmitter (after enable edge)             | -      | 16                    |       |
| t <sub>v(SD_MT)</sub>  | Data output vallu tiffle       | Master transmitter (after enable edge)            | -      | 3.5                   |       |
| t <sub>h(SD_ST)</sub>  | Data output hold time          | Slave transmitter (after enable edge)             | 5      | -                     |       |
| t <sub>h(SD_MT)</sub>  | Data output noid time          | Master transmitter (after enable edge)            | 0      | -                     |       |

<sup>1.</sup> Guaranteed by characterization results.

Note: Refer to RM0385 reference manual I2S section for more details on the sampling frequency

 $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_S$  maximum value is supported for each mode/condition.

<sup>2.</sup> The maximum value of 256xFs is 45 MHz (APB1 maximum frequency).

<sup>3.</sup> Measurement done with respect to I2S\_CK rising edge.



Figure 43. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first



Figure 44. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.

DS12535 Rev 1 149/199

### **SAI** characteristics

Unless otherwise specified, the parameters given in *Table 77* for SAI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and VDD supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C=30 pF
- Measurement points are performed at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (SCK,SD,WS).

Table 77. SAI characteristics<sup>(1)</sup>

| Symbol                          | Parameter                      | Conditions                             | Min      | Max                   | Unit  |
|---------------------------------|--------------------------------|----------------------------------------|----------|-----------------------|-------|
| f <sub>MCKL</sub>               | SAI Main clock output          | -                                      | 256 x 8K | 256xFs <sup>(2)</sup> | MHz   |
| Г                               | CAL alook froguency            | Master data: 32 bits                   | -        | 128xFs                | MHz   |
| F <sub>SCK</sub>                | SAI clock frequency            | Slave data: 32 bits                    | -        | 128xFs                | IVIMZ |
| D <sub>SCK</sub>                | SAI clock frequency duty cycle | Slave receiver                         | 30       | 70                    | %     |
| t <sub>v(FS)</sub>              | FS valid time                  | Master mode                            | 8        | 22                    |       |
| t <sub>su(FS)</sub>             | FS setup time                  | Slave mode                             | 2        | -                     |       |
| 4                               | FS hold time                   | Master mode                            | 8        | -                     |       |
| t <sub>h(FS)</sub>              |                                | Slave mode                             | 0        | -                     |       |
| t <sub>su(SD_MR)</sub>          | Data input actus time          | Master receiver                        | 5        | -                     |       |
| t <sub>su(SD_SR)</sub>          | Data input setup time          | Slave receiver                         | 3        | -                     |       |
| t <sub>h(SD_MR)</sub>           | Data input hold time           | Master receiver                        | 0        | -                     | ns    |
| t <sub>h(SD_SR)</sub>           | Data input hold time           | Slave receiver                         | 6        | -                     |       |
| $t_{v(SD\_ST)}$ $t_{h(SD\_ST)}$ | Data autout valid time         | Slave transmitter (after enable edge)  | -        | 15                    |       |
| t <sub>v(SD_MT)</sub>           | Data output valid time         | Master transmitter (after enable edge) | -        | 20                    |       |
| t <sub>h(SD_MT)</sub>           | Data output hold time          | Master transmitter (after enable edge) | 7        | -                     |       |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2. 256</sup>xFs maximum corresponds to 45 MHz (APB2 xaximum frequency)



Figure 45. SAI master timing waveforms





# **USB OTG full speed (FS) characteristics**

This interface is present in both the USB OTG HS and USB OTG FS controllers.

Table 78. USB OTG full speed startup time

| Symbol                              | Parameter                                   | Max | Unit |
|-------------------------------------|---------------------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG full speed transceiver startup time | 1   | μs   |

<sup>1.</sup> Guaranteed by design.

Table 79. USB OTG full speed DC electrical characteristics

| Syn             | nbol                           | Parameter                                                 | Conditions                               | Min.<br>(1)        | Тур. | Max.<br>(1) | Unit |
|-----------------|--------------------------------|-----------------------------------------------------------|------------------------------------------|--------------------|------|-------------|------|
|                 | V <sub>DDUSB</sub>             | USB OTG full speed transceiver operating voltage          | -                                        | 3.0 <sup>(2)</sup> | -    | 3.6         | V    |
| Input<br>levels | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity                            | I(USB_FS_DP/DM,<br>USB_HS_DP/DM)         | 0.2                | -    | -           |      |
| ieveis          | V <sub>CM</sub> <sup>(3)</sup> | Differential common mode range                            | Includes V <sub>DI</sub> range           | 0.8                | -    | 2.5         | V    |
|                 | V <sub>SE</sub> <sup>(3)</sup> | Single ended receiver threshold                           | •                                        | 1.3                | -    | 2.0         |      |
| Output          | $V_{OL}$                       | Static output level low                                   | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(4)}$ | -                  | -    | 0.3         | V    |
| levels          | V <sub>OH</sub>                | Static output level high                                  | $R_L$ of 15 kΩto $V_{SS}^{(4)}$          | 2.8                | -    | 3.6         |      |
| D               |                                | PA11, PA12, PB14, PB15<br>(USB_FS_DP/DM,<br>USB_HS_DP/DM) | $V_{IN} = V_{DD}$                        | 17                 | 21   | 24          |      |
|                 | PD                             | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS)                | VIN - VDD                                | 0.65               | 1.1  | 2.0         | kΩ   |
| R <sub>PU</sub> |                                | PA12, PB15 (USB_FS_DP, USB_HS_DP)                         | V <sub>IN</sub> = V <sub>SS</sub>        | 1.5                | 1.8  | 2.1         |      |
|                 |                                | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS)                | $V_{IN} = V_{SS}$                        | 0.25               | 0.37 | 0.55        |      |

<sup>1.</sup> All the voltages are measured from the local ground potential.

Note:

When VBUS sensing feature is enabled, PA9 and PB13 should be left at their default state (floating input), not as alternate function. A typical 200 µA current consumption of the sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 and PB13 when the feature is enabled.



<sup>2.</sup> The USB OTG full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V  $V_{DDUSB}$  voltage range.

<sup>3.</sup> Guaranteed by design.

<sup>4.</sup>  $R_L$  is the load connected on the USB OTG full speed drivers.



Figure 47. USB OTG full speed timings: definition of data signal rise and fall time

Table 80. USB OTG full speed electrical characteristics<sup>(1)</sup>

|                  | Driver characteristics                 |                                |     |     |      |  |  |  |  |
|------------------|----------------------------------------|--------------------------------|-----|-----|------|--|--|--|--|
| Symbol           | Parameter                              | Conditions                     | Min | Max | Unit |  |  |  |  |
| t <sub>r</sub>   | Rise time <sup>(2)</sup>               | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |
| t <sub>f</sub>   | Fall time <sup>(2)</sup>               | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |
| t <sub>rfm</sub> | Rise/ fall time matching               | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |  |  |  |  |
| V <sub>CRS</sub> | Output signal crossover voltage        | -                              | 1.3 | 2.0 | V    |  |  |  |  |
| Z <sub>DRV</sub> | Output driver impedance <sup>(3)</sup> | Driving high or low            | 28  | 44  | Ω    |  |  |  |  |

<sup>1.</sup> Guaranteed by design.

## **USB** high speed (HS) characteristics

Unless otherwise specified, the parameters given in *Table 83* for ULPI are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency summarized in *Table 82* and  $V_{DD}$  supply voltage conditions summarized in *Table 81*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11, unless otherwise specified
- Capacitive load C = 20 pF, unless otherwise specified
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>.

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

Table 81. USB HS DC electrical characteristics

| Symbol Parameter |          | Min. <sup>(1)</sup>          | Max. <sup>(1)</sup> | Unit |   |
|------------------|----------|------------------------------|---------------------|------|---|
| Input level      | $V_{DD}$ | USB OTG HS operating voltage | 1.7                 | 3.6  | V |

1. All the voltages are measured from the local ground potential.



DS12535 Rev 1 153/199

Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0).

No external termination series resistors are required on DP (D+) and DM (D-) pins since the matching impedance is included in the embedded driver.

Table 82. USB HS clock timing parameters<sup>(1)</sup>

| Symbol                  | Parameter                                                                 |                  | Min    | Тур | Max    | Unit |
|-------------------------|---------------------------------------------------------------------------|------------------|--------|-----|--------|------|
| -                       | f <sub>HCLK</sub> value to guarantee proper operation of USB HS interface |                  | 30     | -   | -      | MHz  |
| F <sub>START_8BIT</sub> | Frequency (first transition) 8-bit ±10%                                   |                  | 54     | 60  | 66     | MHz  |
| F <sub>STEADY</sub>     | Frequency (steady state) ±500 ppm                                         |                  | 59.97  | 60  | 60.03  | MHz  |
| D <sub>START_8BIT</sub> | Duty cycle (first transition)                                             | 8-bit ±10%       | 40     | 50  | 60     | %    |
| D <sub>STEADY</sub>     | Duty cycle (steady state) ±500                                            | ppm              | 49.975 | 50  | 50.025 | %    |
| t <sub>STEADY</sub>     | Time to reach the steady state duty cycle after the first transit         |                  | -      | -   | 1.4    | ms   |
| t <sub>START_DEV</sub>  | Clock startup time after the                                              | Peripheral       | -      | -   | 5.6    | mo   |
| t <sub>START_HOST</sub> | de-assertion of SuspendM                                                  | Host             | -      | -   | -      | ms   |
| t <sub>PREP</sub>       | PHY preparation time after the of the input clock                         | first transition | -      | -   | -      | μs   |

<sup>1.</sup> Guaranteed by design.

Figure 48. ULPI timing diagram



|                                  | rable 00. Dynamic chara                    | otoriotioo: GGB GEI I                                                                                                         |      |      |      |      |
|----------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                           | Parameter                                  | Conditions                                                                                                                    | Min. | Тур. | Max. | Unit |
| t <sub>SC</sub>                  | Control in (ULPI_DIR, ULPI_NXT) setup time | -                                                                                                                             | 3    | -    | -    |      |
| t <sub>HC</sub>                  | Control in (ULPI_DIR, ULPI_NXT) hold time  | -                                                                                                                             | 1    | -    | -    |      |
| t <sub>SD</sub>                  | Data in setup time                         | -                                                                                                                             | 1.5  | -    | -    |      |
| t <sub>HD</sub>                  | Data in hold time                          | -                                                                                                                             | 0.5  | -    | -    |      |
|                                  |                                            | $2.7 \text{ V} < \text{V}_{\text{DD}} < 3.6 \text{ V},$ $\text{C}_{\text{L}} = 20 \text{ pF and}$ $\text{OSPEEDRy[1:0]} = 11$ | -    | 5.5  | 9    | ns   |
| t <sub>DC</sub> /t <sub>DD</sub> | Data/control output delay                  | -                                                                                                                             | -    |      |      |      |
|                                  |                                            | 1.7 V < V <sub>DD</sub> < 3.6 V,<br>C <sub>L</sub> = 15 pF and<br>OSPEEDRy[1:0] = 11                                          | -    | 5.5  | 11.5 |      |

Table 83. Dynamic characteristics: USB ULPI<sup>(1)</sup>

#### **Ethernet characteristics**

Unless otherwise specified, the parameters given in *Table 84*, *Table 85* and *Table 86* for SMI, RMII and MII are derived from tests performed under the ambient temperature, f<sub>HCLK</sub> frequency summarized in *Table 16* and V<sub>DD</sub> supply voltage conditions summarized in *Table 84*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 20 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>.

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

*Table 84* gives the list of Ethernet MAC signals for the SMI (station management interface) and *Figure 49* shows the corresponding timing diagram.



Figure 49. Ethernet SMI timing diagram

<sup>1.</sup> Guaranteed by characterization results.

| Table 84 Dy  | ynamics characteristics       | s: Ethernet MAC  | signals for SMI <sup>(1)</sup> |
|--------------|-------------------------------|------------------|--------------------------------|
| I able UT. D | VII alliica ciiai acteriatica | 3. Luiciliet WAU | Signals for Sivil              |

| Symbol                | Parameter                | Min  | Тур  | Max  | Unit |
|-----------------------|--------------------------|------|------|------|------|
| t <sub>MDC</sub>      | MDC cycle time(2.38 MHz) | 400  | 400  | 403  |      |
| T <sub>d(MDIO)</sub>  | Write data valid time    | 10   | 10.5 | 12.5 | ns   |
| t <sub>su(MDIO)</sub> | Read data setup time     | 12.5 | -    | -    | 115  |
| t <sub>h(MDIO)</sub>  | Read data hold time      | 0    | -    | -    |      |

<sup>1.</sup> Guaranteed by characterization results.

*Table 85* gives the list of Ethernet MAC signals for the RMII and *Figure 50* shows the corresponding timing diagram.

Figure 50. Ethernet RMII timing diagram



Table 85. Dynamics characteristics: Ethernet MAC signals for RMII<sup>(1)</sup>

| Symbol               | Parameter                        | Min | Тур | Max  | Unit |
|----------------------|----------------------------------|-----|-----|------|------|
| t <sub>su(RXD)</sub> | Receive data setup time          | 1   | -   | -    |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           | 1.5 | -   | -    |      |
| t <sub>su(CRS)</sub> | Carrier sense setup time         | 1   | -   | -    | ns   |
| t <sub>ih(CRS)</sub> | Carrier sense hold time          | 1   | -   | -    | 115  |
| t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 5   | 6   | 10.5 |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 5   | 6   | 12   |      |

<sup>1.</sup> Guaranteed by characterization results.

*Table 86* gives the list of Ethernet MAC signals for MII and *Figure 50* shows the corresponding timing diagram.



Figure 51. Ethernet MII timing diagram

Table 86. Dynamics characteristics: Ethernet MAC signals for MII<sup>(1)</sup>

|                      |                                  | <u>.</u> | _   | <u>-</u> . |      |
|----------------------|----------------------------------|----------|-----|------------|------|
| Symbol               | Parameter                        | Min      | Тур | Max        | Unit |
| t <sub>su(RXD)</sub> | Receive data setup time          | 3        | -   | -          |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           | 1.5      | -   | -          |      |
| t <sub>su(DV)</sub>  | Data valid setup time            | 0        | -   | -          |      |
| t <sub>ih(DV)</sub>  | Data valid hold time             | 1.5      | -   | -          |      |
| t <sub>su(ER)</sub>  | Error setup time                 | 1.5      | -   | -          | ns   |
| t <sub>ih(ER)</sub>  | Error hold time                  | 0.5      | -   | -          |      |
| t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 6.5      | 7   | 13.5       |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 6.5      | 7   | 13.5       |      |

<sup>1.</sup> Guaranteed by characterization results.

# CAN (controller area network) interface

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (CANx\_TX and CANx\_RX).

### 6.3.27 FMC characteristics

Unless otherwise specified, the parameters given in *Table 87* to *Table 100* for the FMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

## Asynchronous waveforms and timings

Figure 52 through Figure 55 represent asynchronous waveforms and Table 87 through Table 94 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- AddressSetupTime = 0x1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0
- Capcitive load CL = 30 pF

In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period



Figure 52. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

Table 87. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                             | Min                      | Max                      | Unit |
|---------------------------|---------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 2T <sub>HCLK</sub> - 0.5 | 2 T <sub>HCLK</sub> +1.5 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0                        | 1                        |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 2T <sub>HCLK</sub> -1    | 2T <sub>HCLK</sub> + 1   |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0                        | -                        |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -                        | 0.5                      |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0                        | -                        |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -                        | 0.5                      | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0                        | -                        | 113  |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | T <sub>HCLK</sub> - 2    | -                        |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | T <sub>HCLK</sub> -2     | -                        |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high     | 0                        | -                        |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high     | 0                        | -                        |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low           | -                        | 0                        |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                     | -                        | T <sub>HCLK</sub> +1     |      |

<sup>1.</sup>  $C_L = 30 pF$ .

Table 88. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT timings<sup>(1)</sup>

| Cumbal                    | Parameter                                 | Min                     | Max                   | Unit |
|---------------------------|-------------------------------------------|-------------------------|-----------------------|------|
| Symbol                    | Farameter                                 | IVIII                   | IVIAX                 | Unit |
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 7T <sub>HCLK</sub> -1   | 7T <sub>HCLK</sub>    |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> −1   | 5T <sub>HCLK</sub> +1 | ns   |
| t <sub>w(NWAIT)</sub>     | FMC_NWAIT low time                        | T <sub>HCLK</sub> -0.5  |                       | 110  |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +1.5 | -                     |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   | -                     |      |

<sup>1.</sup> Guaranteed by characterization results.



Figure 53. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

Table 89. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)</sup>

| Symbol                   | Parameter                             | Min                     | Max                     | Unit |
|--------------------------|---------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 3T <sub>HCLK</sub> -0.5 | 3T <sub>HCLK</sub> +1.5 |      |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> + 1   |      |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> + 1   |      |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | T <sub>HCLK</sub> -0.5  | -                       |      |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -                       | 0                       |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | T <sub>HCLK</sub> -0.5  | -                       | ns   |
| t <sub>v(BL_NE)</sub>    | FMC_NEx low to FMC_BL valid           | -                       | 0                       | 113  |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | T <sub>HCLK</sub> -0.5  | -                       |      |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -                       | T <sub>HCLK</sub> + 3   |      |
| t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high     | T <sub>HCLK</sub> +0.5  | -                       |      |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -                       | 0                       |      |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | -                       | T <sub>HCLK</sub> + 0.5 |      |

1. Guaranteed by characterization results.



Table 90. Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min                     | Max                     | Unit |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> -0.5 | 8T <sub>HCLK</sub> +1.5 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6T <sub>HCLK</sub> -0.5 | 6T <sub>HCLK</sub> +1   | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 6T <sub>HCLK</sub> −1   | -                       | 115  |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +2   | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

Figure 54. Asynchronous multiplexed PSRAM/NOR read waveforms



**577** 

Table 91. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                                            | Min                     | Max                     | Unit |
|---------------------------|------------------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                      | 3T <sub>HCLK</sub> -0.5 | 3T <sub>HCLK</sub> +1.5 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low                           | 2T <sub>HCLK</sub> -1   | 2T <sub>HCLK</sub> +0.5 | ,    |
| t <sub>tw(NOE)</sub>      | FMC_NOE low time                                     | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> +0.5  |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time                | 0                       | -                       |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                           | -                       | 0.5                     |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low                          | 0                       | 0.5                     |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                    | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> +1.5  |      |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(address) valid hold time after FMC_NADV high) | 0                       | -                       | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high                 | T <sub>HCLK</sub> -0.5  | -                       |      |
| t <sub>h(BL_NOE)</sub>    | FMC_BL time after FMC_NOE high                       | 0                       | -                       |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                          | -                       | 0.5                     |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time                      | T <sub>HCLK</sub> -2    | -                       |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time                      | T <sub>HCLK</sub> -2    | -                       |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high                    | 0                       | -                       |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high                    | 0                       | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 92. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min                     | Max                   | Unit |
|---------------------------|-------------------------------------------|-------------------------|-----------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> -1   | 8T <sub>HCLK</sub> +2 |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> −1   | 5T <sub>HCLK</sub> +1 | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +1.5 | -                     |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   | -                     |      |

<sup>1.</sup> Guaranteed by characterization results.

DS12535 Rev 1 163/199



Figure 55. Asynchronous multiplexed PSRAM/NOR write waveforms

Table 93. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup>

| Symbol                    | Parameter                                           | Min                     | Max                     | Unit |
|---------------------------|-----------------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                     | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub> +1.5 |      |
| t <sub>v(NWE_NE)</sub>    | FMC_NEx low to FMC_NWE low                          | T <sub>HCLK</sub> -1    | T <sub>HCLK</sub> +0.5  |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                                    | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>h(NE_NWE)</sub>    | FMC_NWE high to FMC_NE high hold time               | T <sub>HCLK</sub>       | -                       |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                          | -                       | 0                       |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low                         | 0                       | 0.5                     |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                   | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> + 1.5 | ns   |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(adress) valid hold time after FMC_NADV high) | T <sub>HCLK</sub> -2    | -                       |      |
| t <sub>h(A_NWE)</sub>     | Address hold time after FMC_NWE high                | T <sub>HCLK</sub>       | -                       |      |
| t <sub>h(BL_NWE)</sub>    | FMC_BL hold time after FMC_NWE high                 | T <sub>HCLK</sub> -2    | -                       |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                         | -                       | 0                       |      |
| t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid                         | -                       | T <sub>HCLK</sub> +2    |      |
| t <sub>h(Data_NWE)</sub>  | Data hold time after FMC_NWE high                   | T <sub>HCLK</sub> +0.5  | -                       |      |



1. Guaranteed by characterization results.

Table 94. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup>

|                           | ·                                         |                         |                         |      |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| Symbol                    | Parameter                                 | Min                     | Max                     | Unit |
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 9T <sub>HCLK</sub>      | 9T <sub>HCLK</sub> +1.5 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 7T <sub>HCLK</sub> -0.5 | 7T <sub>HCLK</sub> +0.5 | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 6T <sub>HCLK</sub> +2   | -                       |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> -1   | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

## Synchronous waveforms and timings

Figure 56 through Figure 59 represent synchronous waveforms and Table 95 through Table 98 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- BurstAccessMode = FMC\_BurstAccessMode\_Enable;
- MemoryType = FMC MemoryType CRAM;
- WriteBurst = FMC\_WriteBurst\_Enable;
- CLKDivision = 1;
- DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM
- CL = 30 pF on data and address lines. CL = 10 pF on FMC\_CLK unless otherwise specified.

In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period.

- For 2.7 V≤V<sub>DD</sub>≤3.6 V, maximum FMC\_CLK = 108 MHz at CL=20 pF or 90 MHz at CL=30 pF (on FMC\_CLK).
- For 1.71  $V \le V_{DD}$ <2.7 V, maximum FMC\_CLK = 70 MHz at CL=10 pF (on FMC\_CLK).

165/199



Figure 56. Synchronous multiplexed NOR/PSRAM read timings



Table 95. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                      | Parameter                                    | Min                     | Max | Unit |
|-----------------------------|----------------------------------------------|-------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                               | 2T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)            | -                       | 2   |      |
| t <sub>d(CLKH_NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)         | T <sub>HCLK</sub> +0.5  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                  | -                       | 1.5 |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                 | 0                       | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)         | -                       | 2   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)      | T <sub>HCLK</sub>       | -   |      |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                   | -                       | 2   | ns   |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high                 | T <sub>HCLK</sub> -0.5  | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid            | -                       | 3   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid          | 0                       | -   |      |
| t <sub>su(ADV-CLKH)</sub>   | FMC_A/D[15:0] valid data before FMC_CLK high | 1.5                     | -   |      |
| t <sub>h(CLKH-ADV)</sub>    | FMC_A/D[15:0] valid data after FMC_CLK high  | 1                       | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high          | 2                       | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high           | 3.5                     | -   |      |

<sup>1.</sup> Guaranteed by characterization results.



Figure 57. Synchronous multiplexed PSRAM write timings



Table 96. Synchronous multiplexed PSRAM write timings<sup>(1)</sup>

| Symbol                      | Parameter                                  | Min                     | Max | Unit |
|-----------------------------|--------------------------------------------|-------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                             | 2T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -                       | 1.5 |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)       | T <sub>HCLK</sub> +0.5  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                | -                       | 1.5 |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high               | 0                       | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)       | -                       | 2   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)    | T <sub>HCLK</sub>       | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low                 | -                       | 1.5 | ns   |
| t <sub>(CLKH-NWEH)</sub>    | FMC_CLK high to FMC_NWE high               | T <sub>HCLK</sub> -0.5  | -   | 115  |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid          | -                       | 3   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid        | 0                       | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after FMC_CLK low | -                       | 3.5 |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                 | 1                       | -   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high               | T <sub>HCLK</sub> +0.5  | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high        | 2                       | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high         | 3.5                     | ı   |      |

<sup>1.</sup> Guaranteed by characterization results.





Figure 58. Synchronous non-multiplexed NOR/PSRAM read timings

Table 97. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                     | Parameter                                  | Min                      | Max | Unit |
|----------------------------|--------------------------------------------|--------------------------|-----|------|
| t <sub>w(CLK)</sub>        | FMC_CLK period                             | 2T <sub>HCLK</sub> -1    | -   |      |
| t <sub>(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -                        | 2.5 |      |
| t <sub>d(CLKH-NExH)</sub>  | FMC_CLK high to FMC_NEx high (x= 02)       | T <sub>HCLK</sub> +0.5   | -   |      |
| t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low                | -                        | 0   |      |
| t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high               | 0                        | -   |      |
| t <sub>d(CLKL-AV)</sub>    | FMC_CLK low to FMC_Ax valid (x=1625)       | to FMC_Ax valid (x=1625) |     |      |
| t <sub>d(CLKH-AIV)</sub>   | FMC_CLK high to FMC_Ax invalid (x=1625)    | T <sub>HCLK</sub>        | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>  | FMC_CLK low to FMC_NOE low                 | -                        | 2   |      |
| t <sub>d(CLKH-NOEH)</sub>  | FMC_CLK high to FMC_NOE high               | T <sub>HCLK</sub> +0.5   | -   |      |
| t <sub>su(DV-CLKH)</sub>   | FMC_D[15:0] valid data before FMC_CLK high | 1.5                      | -   |      |
| t <sub>h(CLKH-DV)</sub>    | FMC_D[15:0] valid data after FMC_CLK high  | 1                        | -   |      |
| t <sub>(NWAIT-CLKH)</sub>  | FMC_NWAIT valid before FMC_CLK high        | 2                        | -   |      |
| t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high         | 3.5                      | -   |      |



1. Guaranteed by characterization results.



| Symbol                      | Parameter                                | Min                    | Max | Unit |
|-----------------------------|------------------------------------------|------------------------|-----|------|
| t <sub>(CLK)</sub>          | FMC_CLK period                           | 2T <sub>HCLK</sub> -1  | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)        | -                      | 2.5 |      |
| t <sub>(CLKH-NExH)</sub>    | FMC_CLK high to FMC_NEx high (x= 02)     | T <sub>HCLK</sub> +0.5 | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low              | -                      | 1.5 |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high             | 0                      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)     | -                      | 2.5 |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)  | 0                      | -   | ns   |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low               | -                      | 1.5 | 115  |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high             | T <sub>HCLK</sub> +1   | -   |      |
| t <sub>d(CLKL-Data)</sub>   | FMC_D[15:0] valid data after FMC_CLK low | -                      | 3   |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low               | 1.5                    | -   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high             | T <sub>HCLK</sub> +0.5 | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high      | 2                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high       | 3.5                    | -   |      |

Table 98. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup>

# NAND controller waveforms and timings

Figure 60 through Figure 63 represent synchronous waveforms, and Table 99 and Table 100 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration:

- COM.FMC\_SetupTime = 0x01;
- COM.FMC\_WaitSetupTime = 0x03;
- COM.FMC HoldSetupTime = 0x02;
- COM.FMC\_HiZSetupTime = 0x01;
- ATT.FMC\_SetupTime = 0x01;
- ATT.FMC WaitSetupTime = 0x03;
- ATT.FMC\_HoldSetupTime = 0x02;
- ATT.FMC\_HiZSetupTime = 0x01;
- Bank = FMC\_Bank\_NAND;
- MemoryDataWidth = FMC\_MemoryDataWidth\_16b;
- ECC = FMC ECC Enable;
- ECCPageSize = FMC\_ECCPageSize\_512Bytes;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period.

<sup>1.</sup> Guaranteed by characterization results.



Figure 60. NAND controller waveforms for read access





Figure 62. NAND controller waveforms for common memory read access





Figure 63. NAND controller waveforms for common memory write access

Table 99. Switching characteristics for NAND Flash read cycles<sup>(1)</sup>

| Symbol                  | Parameter                                  | Min                     | Max                     | Unit |
|-------------------------|--------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(N0E)</sub>     | FMC_NOE low width                          | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub>      |      |
| t <sub>su(D-NOE)</sub>  | FMC_D[15-0] valid data before FMC_NOE high | 13                      | -                       |      |
| t <sub>h(NOE-D)</sub>   | FMC_D[15-0] valid data after FMC_NOE high  | 3                       | -                       | ns   |
| t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low           | -                       | 3T <sub>HCLK</sub> -0.5 |      |
| t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid            | 3T <sub>HCLK</sub> -2   | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 100. Switching characteristics for NAND Flash write cycles<sup>(1)</sup>

| Symbol                  | Parameter                             | Min                     | Max                     | Unit |
|-------------------------|---------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NWE)</sub>     | FMC_NWE low width                     | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub>      |      |
| t <sub>v(NWE-D)</sub>   | FMC_NWE low to FMC_D[15-0] valid      | 0                       | -                       |      |
| t <sub>h(NWE-D)</sub>   | FMC_NWE high to FMC_D[15-0] invalid   | 3T <sub>HCLK</sub> −1   | -                       | ne   |
| t <sub>d(D-NWE)</sub>   | FMC_D[15-0] valid before FMC_NWE high | 5T <sub>HCLK</sub> -3   | -                       | ns   |
| t <sub>d(ALE-NWE)</sub> | FMC_ALE valid before FMC_NWE low      | -                       | 3T <sub>HCLK</sub> -0.5 |      |
| t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid       | 3T <sub>HCLK</sub> -2   | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

## **SDRAM** waveforms and timings

• CL = 30 pF on data and address lines. CL = 10 pF on FMC\_SDCLK unless otherwise specified.

In all timing tables, the  $T_{\mbox{\scriptsize HCLK}}$  is the HCLK clock period.

- For 3.0 V≤V $_{DD}$ ≤3.6 V, maximum FMC\_SDCLK= 100 MHz at CL=20 pF (on FMC\_SDCLK).
- For 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, maximum FMC\_SDCLK = 90 MHz at CL=30 pF (on FMC\_SDCLK).
- For 1.71 V $\leq$ V<sub>DD</sub><1.9 V, maximum FMC\_SDCLK = 70 MHz at CL=10 pF (on FMC\_SDCLK).



Figure 64. SDRAM read access waveforms (CL = 1)

Table 101. SDRAM read timings<sup>(1)</sup>

| Symbol                         | Parameter              | Min                     | Max                     | Unit |
|--------------------------------|------------------------|-------------------------|-------------------------|------|
| t <sub>w(SDCLK)</sub>          | FMC_SDCLK period       | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>su(SDCLKH _Data)</sub>  | Data input setup time  | 3.5                     | -                       |      |
| t <sub>h(SDCLKH_Data)</sub>    | Data input hold time   | 1.5                     | -                       |      |
| t <sub>d(SDCLKL_Add)</sub>     | Address valid time     | -                       | 4                       |      |
| t <sub>d(SDCLKL-SDNE)</sub>    | Chip select valid time | -                       | 0.5                     | ns   |
| t <sub>h(SDCLKL_SDNE)</sub>    | Chip select hold time  | 0                       | -                       | 113  |
| t <sub>d(SDCLKL_SDNRAS)</sub>  | SDNRAS valid time      | -                       | 0.5                     |      |
| t <sub>h(SDCLKL_SDNRAS)</sub>  | SDNRAS hold time       | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time      | -                       | 0.5                     |      |
| t <sub>h(SDCLKL_SDNCAS)</sub>  | SDNCAS hold time       | 0                       | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 102. LPSDR SDRAM read timings<sup>(1)</sup>

| Symbol                         | Symbol Parameter       |                         | Max                     | Unit |
|--------------------------------|------------------------|-------------------------|-------------------------|------|
| t <sub>W(SDCLK)</sub>          | FMC_SDCLK period       | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>su(SDCLKH_Data)</sub>   | Data input setup time  | 3                       | -                       |      |
| t <sub>h(SDCLKH_Data)</sub>    | Data input hold time   | 1.5                     | -                       |      |
| t <sub>d(SDCLKL_Add)</sub>     | Address valid time     | -                       | 3.5                     |      |
| t <sub>d(SDCLKL_SDNE)</sub>    | Chip select valid time | -                       | 0.5                     | ns   |
| t <sub>h(SDCLKL_SDNE)</sub>    | Chip select hold time  | 0                       | -                       | 115  |
| t <sub>d(SDCLKL_SDNRAS</sub>   | SDNRAS valid time      | -                       | 0.5                     |      |
| th(SDCLKL_SDNRAS)              | SDNRAS hold time       | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time      | -                       | 0.5                     |      |
| t <sub>h(SDCLKL_SDNCAS)</sub>  | SDNCAS hold time       | 0                       | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.



Figure 65. SDRAM write access waveforms

Table 103. SDRAM write timings<sup>(1)</sup>

| Symbol                         | Symbol Parameter       |                         | Max                     | Unit |
|--------------------------------|------------------------|-------------------------|-------------------------|------|
| t <sub>w(SDCLK)</sub>          | FMC_SDCLK period       | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>d(SDCLKL_Data</sub> )   | Data output valid time | -                       | 2                       |      |
| t <sub>h(SDCLKL _Data)</sub>   | Data output hold time  | 0.5                     | -                       |      |
| t <sub>d</sub> (SDCLKL_Add)    | Address valid time     | -                       | 4                       |      |
| t <sub>d(SDCLKL_SDNWE)</sub>   | SDNWE valid time       | -                       | 0.5                     |      |
| t <sub>h(SDCLKL_SDNWE)</sub>   | SDNWE hold time        | 0                       | -                       | ns   |
| t <sub>d(SDCLKL_SDNE)</sub>    | Chip select valid time | -                       | 0.5                     | 115  |
| t <sub>h(SDCLKLSDNE)</sub>     | Chip select hold time  | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL_SDNRAS) | SDNRAS valid time      | -                       | 0.5                     |      |
| t <sub>h(SDCLKL_SDNRAS)</sub>  | SDNRAS hold time       | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time      | -                       | 0.5                     |      |
| t <sub>d(SDCLKL_SDNCAS)</sub>  | SDNCAS hold time       | 0                       | -                       |      |

<sup>1.</sup> Guaranteed by characterization results.



| Symbol                         | Parameter              | Min                     | Max                     | Unit |
|--------------------------------|------------------------|-------------------------|-------------------------|------|
| t <sub>w(SDCLK)</sub>          | FMC_SDCLK period       | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>d(SDCLKL _Data</sub> )  | Data output valid time | -                       | 4                       |      |
| t <sub>h(SDCLKL _Data)</sub>   | Data output hold time  | 0                       | -                       |      |
| t <sub>d(SDCLKL_Add)</sub>     | Address valid time     | -                       | 3.5                     |      |
| t <sub>d(SDCLKL-SDNWE)</sub>   | SDNWE valid time       | -                       | 0.5                     |      |
| t <sub>h(SDCLKL-SDNWE)</sub>   | SDNWE hold time        | 0                       | -                       | ns   |
| t <sub>d(SDCLKL-SDNE)</sub>    | Chip select valid time | -                       | 0.5                     | 115  |
| t <sub>h(SDCLKL-SDNE)</sub>    | Chip select hold time  | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL-SDNRAS) | SDNRAS valid time      | -                       | 0.5                     |      |
| t <sub>h(SDCLKL-SDNRAS)</sub>  | SDNRAS hold time       | 0                       | -                       |      |
| t <sub>d</sub> (SDCLKL-SDNCAS) | SDNCAS valid time      | -                       | 0.5                     |      |
| t <sub>d</sub> (SDCLKL-SDNCAS) | SDNCAS hold time       | 0                       | -                       |      |

Table 104. LPSDR SDRAM write timings<sup>(1)</sup>

#### 6.3.28 **Quad-SPI** interface characteristics

Unless otherwise specified, the parameters given in Table 105 and Table 106 for Quad-SPI are derived from tests performed under the ambient temperature,  $f_{AHB}$  frequency and  $V_{DD}$ supply voltage conditions summarized in Table 16: General operating conditions, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 20 pF
- Measurement points are done at CMOS levels:  $0.5 \times V_{DD}$

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics.

| mbol | Parameter      | Conditions                               | Min | Тур | Max | U |
|------|----------------|------------------------------------------|-----|-----|-----|---|
|      | Ound SDI alook | 2.7 V≤V <sub>DD</sub> <3.6 V<br>CL=20 pF | -   | -   | 108 |   |

Table 105. Quad-SPI characteristics in SDR mode<sup>(1)</sup>

| Symbol     | Parameter      | Conditions                                     | Min | Тур | Max | Unit |
|------------|----------------|------------------------------------------------|-----|-----|-----|------|
| Fck1/t(CK) | Quad-SPI clock | 2.7 V≤V <sub>DD</sub> <3.6 V<br>CL=20 pF       | -   | 1   | 108 | МНъ  |
|            | frequency      | 1.71 V <v<sub>DD&lt;3.6 V<br/>CL=15 pF</v<sub> | -   | ı   | 100 | MHz  |

DS12535 Rev 1 178/199



<sup>1.</sup> Guaranteed by characterization results.

Table 105. Quad-SPI characteristics (continued)in SDR mode<sup>(1)</sup> (continued)

| Symbol   | Parameter               | Conditions                        | Min        | Тур | Max       | Unit |
|----------|-------------------------|-----------------------------------|------------|-----|-----------|------|
| tw(CKH)  | Quad-SPI clock high and |                                   | t(CK)/2 -1 | -   | t(CK)/2   |      |
| tw(CKL)  | low time                | -                                 | t(CK)/2    | -   | t(CK)/2+1 |      |
| ts(IN)   | Data input setup time   |                                   | 1          | -   | -         |      |
| th(IN)   | Data input hold time    | -                                 | 3          | -   | -         | ns   |
| ty/OLIT) | Data output valid time  | 2.7 V <v<sub>DD&lt;3.6 V</v<sub>  | -          | 1.5 | 3         |      |
| tv(OUT)  |                         | 1.71 V <v<sub>DD&lt;3.6 V</v<sub> | -          | 1.5 | 4         |      |
| th(OUT)  | Data output hold time   | -                                 | 0          | -   | -         |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 106. Quad-SPI characteristics in DDR mode<sup>(1)</sup>

| Symbol                | Parameter                        | Conditions                                     | Min             | Тур              | Max              | Unit |  |
|-----------------------|----------------------------------|------------------------------------------------|-----------------|------------------|------------------|------|--|
| Fck1/t(CK)            | Quad-SPI clock frequency         | 2.7 V <v<sub>DD&lt;3.6 V<br/>CL=20 pF</v<sub>  | -               | -                | 80               | MHz  |  |
|                       |                                  | 1.8 V <v<sub>DD&lt;3.6 V<br/>CL=15 pF</v<sub>  | -               | -                | 80               |      |  |
|                       |                                  | 1.71 V <v<sub>DD&lt;3.6 V<br/>CL=10 pF</v<sub> | -               | -                | 80               |      |  |
| tw(CKH)               | Quad-SPI clock high and low time | -                                              | t(CK)/2<br>-1   | -                | t(CK)/2          | ns   |  |
| tw(CKL)               |                                  |                                                | t(CK)/2         | -                | t(CK)/2+<br>1    |      |  |
| ts(IN),<br>tsf(IN)    | Data input setup time            | 2.7 V <v<sub>DD&lt;3.6 V</v<sub>               | 1.5             | -                | -                |      |  |
|                       |                                  | 1.71 V <v<sub>DD&lt;2 V</v<sub>                | 0.75            | -                | -                |      |  |
| thr(IN),<br>thf(IN)   | Data input hold time             | 2.7 V <v<sub>DD&lt;3.6 V</v<sub>               | 3.5             | -                | -                |      |  |
|                       |                                  | 1.71 V <v<sub>DD&lt;2 V</v<sub>                | 4.5             |                  |                  |      |  |
| tvr(OUT),<br>tvf(OUT) | Data output valid time           | 2.7 V <v<sub>DD&lt;3.6 V</v<sub>               | -               | 8                | 10.5             |      |  |
|                       |                                  | 1.71 V <v<sub>DD&lt;3.6 V<br/>DHHC=0</v<sub>   | -               | 8                | 14.5             |      |  |
|                       |                                  | DHHC=1<br>Pres=1, 2                            | -               | Thclk/2<br>+1.75 | Thclk/2<br>+2.25 |      |  |
| thr(OUT),<br>thf(OUT) | Data output hold time            | DHHC=0                                         | 7.5             | -                | -                |      |  |
|                       |                                  | DHHC=1<br>Pres=1, 2                            | Thclk/2<br>+1.5 | -                | -                |      |  |

<sup>1.</sup> Guaranteed by characterization results.



DS12535 Rev 1 179/199



Figure 66. Quad-SPI timing diagram - SDR mode





# 6.3.29 Camera interface (DCMI) timing specifications

Unless otherwise specified, the parameters given in *Table 107* for DCMI are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage summarized in *Table 16*, with the following configuration:

- DCMI\_PIXCLK polarity: falling
- DCMI\_VSYNC and DCMI\_HSYNC polarity: high
- Data formats: 14 bits

Table 107. DCMI characteristics<sup>(1)</sup>

| Symbol                                           | Parameter                                     | Min | Max | Unit |
|--------------------------------------------------|-----------------------------------------------|-----|-----|------|
| -                                                | Frequency ratio DCMI_PIXCLK/f <sub>HCLK</sub> | -   | 0.4 |      |
| DCMI_PIXCLK                                      | Pixel clock input                             | -   | 54  | MHz  |
| D <sub>Pixel</sub>                               | Pixel clock input duty cycle                  | 30  | 70  | %    |
| t <sub>su(DATA)</sub>                            | Data input setup time                         | 3.5 | -   |      |
| t <sub>h(DATA)</sub>                             | Data input hold time                          | 0   | -   |      |
| t <sub>su(HSYNC)</sub><br>t <sub>su(VSYNC)</sub> | DCMI_HSYNC/DCMI_VSYNC input setup time        | 2.5 | -   | ns   |
| t <sub>h(HSYNC)</sub><br>t <sub>h(VSYNC)</sub>   | DCMI_HSYNC/DCMI_VSYNC input hold time         | 0   | -   |      |

<sup>1.</sup> Guaranteed by characterization results.



Figure 68. DCMI timing diagram

### 6.3.30 LCD-TFT controller (LTDC) characteristics

Unless otherwise specified, the parameters given in *Table 108* for LCD-TFT are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage summarized in *Table 16*, with the following configuration:

LCD\_CLK polarity: highLCD DE polarity: low

LCD\_VSYNC and LCD\_HSYNC polarity: high

Pixel formats: 24 bits

Table 108. LTDC characteristics (1)

| Symbol                                                                   | Parameter                        | Min             | Max           | Unit |
|--------------------------------------------------------------------------|----------------------------------|-----------------|---------------|------|
| f <sub>CLK</sub>                                                         | LTDC clock output frequency      | -               | 45            | MHz  |
| D <sub>CLK</sub>                                                         | LTDC clock output duty cycle     | 45              | 55            | %    |
| $\begin{bmatrix} t_{\text{W(CLKH)}} \\ t_{\text{W(CLKL)}} \end{bmatrix}$ | Clock High time, low time        | tw(CLK)/2 - 0.5 | tw(CLK)/2+0.5 |      |
| $t_{V(DATA)}$                                                            | Data output valid time           | -               | 6             |      |
| t <sub>h(DATA)</sub>                                                     | Data output hold time            | 2               | -             |      |
| t <sub>v(HSYNC)</sub>                                                    |                                  |                 |               |      |
| t <sub>v(VSYNC)</sub>                                                    | HSYNC/VSYNC/DE output valid time | -               | 3             | ns   |
| $t_{V(DE)}$                                                              |                                  |                 |               |      |
| t <sub>h(HSYNC)</sub>                                                    |                                  |                 |               |      |
| t <sub>h(VSYNC)</sub>                                                    | HSYNC/VSYNC/DE output hold time  | 0.5             | -             |      |
| th(DE)                                                                   |                                  |                 |               |      |

<sup>1.</sup> Guaranteed by characterization results.

5/

DS12535 Rev 1 181/199

Electrical characteristics STM32F750x8



Figure 69. LCD-TFT horizontal timing diagram





### 6.3.31 SD/SDIO MMC card host interface (SDMMC) characteristics

Unless otherwise specified, the parameters given in *Table 109* for the SDIO/MMC interface are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 16*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.



Figure 71. SDIO high-speed mode





Electrical characteristics STM32F750x8

Table 109. Dynamic characteristics: SD / MMC characteristics,  $V_{DD}$ =2.7V to 3.6V<sup>(1)</sup>

| Symbol              | Parameter                               | Conditions  | Min  | Тур   | Max  | Unit |
|---------------------|-----------------------------------------|-------------|------|-------|------|------|
| f <sub>PP</sub>     | Clock frequency in data transfer mode   | -           | 0    | -     | 50   | MHz  |
| -                   | SDMMC_CK/fPCLK2 frequency ratio         | -           | -    | -     | 8/3  | -    |
| t <sub>W(CKL)</sub> | Clock low time                          | fpp =50 MHz | 9.5  | 10.5  | -    | ns   |
| t <sub>W(CKH)</sub> | Clock high time                         | fpp =50 MHz | 8.5  | 9.5   | -    | 113  |
| CMD, D inp          | outs (referenced to CK) in MMC and SI   | O HS mode   |      |       |      |      |
| t <sub>ISU</sub>    | Input setup time HS                     | fpp =50 MHz | 2.5  | -     | -    |      |
| t <sub>IH</sub>     | Input hold time HS                      | fpp =50 MHz | 3    | -     | ns - |      |
| CMD, D ou           | tputs (referenced to CK) in MMC and S   | SD HS mode  |      |       |      | •    |
| t <sub>OV</sub>     | Output valid time HS                    | fpp =50 MHz | -    | 11.5  | 12   | no   |
| t <sub>OH</sub>     | Output hold time HS                     | fpp =50 MHz | 10.5 | -     | -    | ns   |
| CMD, D inp          | outs (referenced to CK) in SD default n | node        |      |       |      |      |
| tISUD               | Input setup time SD                     | fpp =25 MHz | 2    | -     | -    |      |
| tIHD                | Input hold time SD                      | fpp =25 MHz | 4    | -     | -    | ns   |
| CMD, D ou           | tputs (referenced to CK) in SD default  | mode        |      |       |      | •    |
| tOVD                | Output valid default time SD            | fpp =25 MHz | -    | 1.5 2 |      |      |
| tOHD                | Output hold default time SD             | fpp =25 MHz | 0.5  | -     | ns - |      |

<sup>1.</sup> Guaranteed by characterization results,.

Table 110. Dynamic characteristics: eMMC characteristics,  $V_{DD}$ =1.71V to 1.9V<sup>(1)(2)</sup>

|                                                | Table 1101 2 years of an actorious of an actorious of a figure 1101 1101 1101 1101 |             |     |      |      |      |
|------------------------------------------------|------------------------------------------------------------------------------------|-------------|-----|------|------|------|
| Symbol                                         | Parameter                                                                          | Conditions  | Min | Тур  | Max  | Unit |
| f <sub>PP</sub>                                | Clock frequency in data transfer mode                                              | -           | 0   | -    | 50   | MHz  |
| -                                              | SDMMC_CK/fPCLK2 frequency ratio                                                    | -           | -   | -    | 8/3  | -    |
| t <sub>W(CKL)</sub>                            | Clock low time                                                                     | fpp =50 MHz | 9.5 | 10.5 | -    | 20   |
| t <sub>W(CKH)</sub>                            | Clock high time                                                                    | fpp =50 MHz | 8.5 | 9.5  | -    | ns   |
| MD, D inp                                      | outs (referenced to CK) in eMMC mode                                               | •           |     |      |      |      |
| t <sub>ISU</sub>                               | Input setup time HS                                                                | fpp =50 MHz | 0.5 | -    | -    |      |
| t <sub>IH</sub>                                | Input hold time HS                                                                 | fpp =50 MHz | 3.5 | -    | -    | ns   |
| CMD, D outputs (referenced to CK) in eMMC mode |                                                                                    |             |     |      |      |      |
| t <sub>OV</sub>                                | Output valid time HS                                                               | fpp =50 MHz | -   | 12   | 12.5 | 20   |
| t <sub>OH</sub>                                | Output hold time HS                                                                | fpp =50 MHz | 11  | -    | -    | - ns |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Cload = 20 pF.

### 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

## 7.1 LQFP100, 14 x 14 mm low-profile quad flat package information



Figure 73. LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline

1. Drawing is not to scale.

DS12535 Rev 1 185/199

Table 111. LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data

| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol | Min         | Тур    | Max    | Min                   | Тур    | Max    |
| Α      | -           | -      | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -           | 12.000 | -      | -                     | 0.4724 | -      |
| E      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -           | 12.000 | -      | -                     | 0.4724 | -      |
| е      | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°   | 7°     | 0°                    | 3.5°   | 7°     |
| ccc    | -           | -      | 0.080  | -                     | -      | 0.0031 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 74. LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package recommended footprint

1. Dimensions are expressed in millimeters.

#### LQFP100 device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

577

DS12535 Rev 1 187/199



Figure 75. LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package top view example

 Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



# 7.2 LQFP144, 20 x 20 mm low-profile quad flat package information



Figure 76. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline

1. Drawing is not to scale.

Table 112. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data

| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|--------|--------|-----------------------|--------|--------|--|
| Symbol | Min Typ Max |        | Max    | Min Typ               |        | Max    |  |
| Α      | -           | -      | 1.600  | -                     | -      | 0.0630 |  |
| A1     | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |  |
| A2     | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |  |
| b      | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |
| С      | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |  |
| D      | 21.800      | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.874  |  |



DS12535 Rev 1 189/199

Table 112. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data (continued)

| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol | Min Typ Max |        | Min    | Тур                   | Max    |        |
| D1     | 19.800      | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |
| D3     | -           | 17.500 | -      | -                     | 0.689  | -      |
| Е      | 21.800      | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.8740 |
| E1     | 19.800      | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |
| E3     | -           | 17.500 | -      | -                     | 0.6890 | -      |
| е      | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°   | 7°     | 0°                    | 3.5°   | 7°     |
| ccc    | -           | -      | 0.080  | -                     | -      | 0.0031 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 77. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package recommended footprint



1. Dimensions are expressed in millimeters.

#### LQFP144 device marking

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Product identification<sup>(1)</sup>

Figure 78. LQFP144, 20 x 20mm, 144-pin low-profile quad flat package top view example

Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified
and therefore not approved for use in production. ST is not responsible for any consequences resulting
from such use. In no event will ST be liable for the customer using any of these engineering samples in
production. ST's Quality department must be contacted prior to any decision to use these engineering
samples to run a qualification activity.

Date code

Pin 1

identifier

191/199

# 7.3 TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array package information

Figure 79. TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array package outline



1. Drawing is not to scale.

Table 113. TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array package mechanical data

| Complete l |        | millimeters |        |        | inches <sup>(1)</sup> |        |  |
|------------|--------|-------------|--------|--------|-----------------------|--------|--|
| Symbol     | Min    | Тур         | Max    | Min    | Тур                   | Max    |  |
| А          | -      | -           | 1.100  | -      | -                     | 0.0433 |  |
| A1         | 0.150  | -           | -      | 0.0059 | -                     | -      |  |
| A2         | -      | 0.760       | -      | -      | 0.0299                | -      |  |
| b          | 0.350  | 0.400       | 0.450  | 0.0138 | 0.0157                | 0.0177 |  |
| D          | 12.850 | 13.000      | 13.150 | 0.5118 | 0.5118                | 0.5177 |  |
| D1         | -      | 11.200      | -      | -      | 0.4409                | -      |  |
| E          | 12.850 | 13.000      | 13.150 | 0.5118 | 0.5118                | 0.5177 |  |
| E1         | -      | 11.200      | -      | -      | 0.4409                | -      |  |
| е          | -      | 0.800       | -      | -      | 0.0315                | -      |  |
| F          | -      | 0.900       | -      | -      | 0.0354                | -      |  |



Table 113. TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array package mechanical data (continued)

| Symbol |     | millimeters |       | inches <sup>(1)</sup> |        |        |  |
|--------|-----|-------------|-------|-----------------------|--------|--------|--|
| Symbol | Min | Тур         | Max   | Min                   | Тур    | Max    |  |
| G      | -   | 0.900       | -     | -                     | 0.0354 | -      |  |
| ddd    | -   | -           | 0.100 | -                     | -      | 0.0039 |  |
| eee    | -   | -           | 0.150 | -                     | -      | 0.0059 |  |
| fff    | -   | -           | 0.080 | -                     | -      | 0.0031 |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 80. TFBGA216, 13 x 13 x 0.8 mm thin fine-pitch ball grid array package recommended footprint



Table 114. TFBGA216 recommended PCB design rules (0.8 mm pitch BGA)

| Dimension         | Recommended values                                               |
|-------------------|------------------------------------------------------------------|
| Pitch             | 0.8                                                              |
| Dpad              | 0.400 mm                                                         |
| Dsm               | 0.470 mm typ. (depends on the soldermask registration tolerance) |
| Stencil opening   | 0.400 mm                                                         |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                    |
| Pad trace width   | 0.120 mm                                                         |

#### **TFBGA216** device marking

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Figure 81. TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid array package top view example



Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified
and therefore not approved for use in production. ST is not responsible for any consequences resulting
from such use. In no event will ST be liable for the customer using any of these engineering samples in
production. ST's Quality department must be contacted prior to any decision to use these engineering
samples to run a qualification activity.

#### 7.4 Thermal characteristics

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

 $T_J \max = T_A \max + (P_D \max x \Theta_{JA})$ 

#### Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W,
- $P_D$  max is the sum of  $P_{INT}$  max and  $P_{I/O}$  max ( $P_D$  max =  $P_{INT}$  max +  $P_{I/O}$ max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

$$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the application.

Table 115. Package thermal characteristics

| Symbol            | Parameter                                                                   | Value | Unit |
|-------------------|-----------------------------------------------------------------------------|-------|------|
|                   | Thermal resistance junction-ambient LQFP100 - 14 × 14 mm / 0.5 mm pitch     | 43    |      |
| $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP144 - 20 × 20 mm / 0.5 mm pitch     | 40    | °C/W |
|                   | Thermal resistance junction-ambient<br>TFBGA216 - 13 × 13 mm / 0.8 mm pitch | 29    |      |

#### Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

577

DS12535 Rev 1 195/199

Ordering information STM32F750x8

### 8 Ordering information

Table 116. Ordering information scheme



xxx = programmed parts

TR = tape and reel

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

## Appendix A Recommendations when using internal reset OFF

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled.
- The embedded programmable voltage detector (PVD) is disabled.
- V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>.
- The over-drive mode is not supported.

### A.1 Operating conditions

Table 117. Limitations depending on the operating power supply range

| Operating<br>power<br>supply<br>range      | ADC<br>operation               | Maximum Flash memory access frequency with no wait states (f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency with<br>wait states (1)(2) | I/O operation                         | Possible Flash<br>memory<br>operations  |
|--------------------------------------------|--------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------|-----------------------------------------|
| $V_{DD} = 1.7 \text{ to}$<br>2.1 $V^{(3)}$ | Conversion time up to 1.2 Msps | 20 MHz                                                                             | 180 MHz with 8 wait states and over-drive OFF                          | <ul><li>No I/O compensation</li></ul> | 8-bit erase and program operations only |

Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.

577

DS12535 Rev 1 197/199

<sup>2.</sup> Thanks to the ART accelerator on ITCM interface and L1-cache on AXI interface, the number of wait states given here does not impact the execution speed from the Flash memory since the ART accelerator or L1-cache allows to achieve a performance equivalent to 0-wait state program execution.

<sup>3.</sup> V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.17.1: Internal reset ON).

Revision history STM32F750x8

## **Revision history**

Table 118. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 27-Jun-2018 | 1        | Initial release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved



DS12535 Rev 1 199/199