# x86-64 Reference Sheet (GNU assembler format)

# Instructions

### Data movement

| movq Src, Dest          | $\mathrm{Dest} \leftarrow \mathrm{Src}$          |
|-------------------------|--------------------------------------------------|
| ${	t movsbq Src, Dest}$ | Dest (quad) $\leftarrow$ Src (byte), sign-extend |
| movzbq Src,Dest         | Dest (quad) $\leftarrow$ Src (byte), zero-extend |

### Conditional move

cmove Src. Dest

```
cmovne Src, Dest Not equal / not zero
cmovs Src. Dest
                Negative
cmovns Src, Dest Nonnegative
                Greater (signed >)
cmovg Src, Dest
cmovge Src, Dest Greater or equal (signed ≥)
                Less (signed <)
cmovl Src, Dest
cmovle Src, Dest Less or equal (signed <)
cmova Src, Dest
                 Above (unsigned >)
cmovae Src, Dest Above or equal (unsigned >)
                Below (unsigned <)
cmovb Src. Dest
cmovbe Src, Dest Below or equal (unsigned <)
```

Equal / zero

# Control transfer

| 8 |
|---|
| 1 |
| 8 |
|   |
|   |
|   |

# Arithmetic operations

| leaq Src, Dest                     | $Dest \leftarrow address \ of \ Src$                         |
|------------------------------------|--------------------------------------------------------------|
| incq Dest                          | $Dest \leftarrow Dest + 1$                                   |
| decq Dest                          | $Dest \leftarrow Dest - 1$                                   |
| addq Src, Dest                     | $Dest \leftarrow Dest + Src$                                 |
| subq Src, Dest                     | $Dest \leftarrow Dest - Src$                                 |
| imulq Src, Dest                    | $Dest \leftarrow Dest * Src$                                 |
| xorq Src, Dest                     | $Dest \leftarrow Dest \hat{\ } Src$                          |
| orq Src, Dest                      | $Dest \leftarrow Dest \mid Src$                              |
| andq Src, Dest                     | $\mathrm{Dest} \leftarrow \mathrm{Dest} \ \& \ \mathrm{Src}$ |
| negq Dest                          | $Dest \leftarrow - Dest$                                     |
| notq Dest                          | $\mathrm{Dest} \leftarrow \sim \mathrm{Dest}$                |
| $\mathtt{salq}\ k,\ \mathrm{Dest}$ | $Dest \leftarrow Dest \ll k \text{ (also shlq)}$             |
| $\mathtt{sarq}\ k,\mathrm{Dest}$   | $Dest \leftarrow Dest \gg k \text{ (arithmetic)}$            |
| shrq $k$ , Dest                    | $Dest \leftarrow Dest \gg k \text{ (logical)}$               |
| ${\tt cmpq}~{ m Src2}, { m Src1}$  | Set CCs Src1 – Src2                                          |
| testq Src2, Src1                   | Set CCs Src1 & Src2                                          |

# Integer registers

| %rax | Return value     |
|------|------------------|
| %rbx | Callee saved     |
| %rcx | 4th argument     |
| %rdx | 3rd argument     |
| %rsi | 2nd argument     |
| %rdi | 1st argument     |
| %rbp | Callee saved     |
| %rsp | Stack pointer    |
| %r8  | 5th argument     |
| %r9  | 6th argument     |
| %r10 | Scratch register |
| %r11 | Scratch register |
| %r12 | Callee saved     |
| %r13 | Callee saved     |
| %r14 | Callee saved     |
| %r15 | Callee saved     |

# Addressing modes

#### • Immediate

\$val Val
val: constant integer value
movq \$7, %rax

#### Normal

(R) Mem[Reg[R]]
R: register R specifies memory address movq (%rcx), %rax

### Displacement

D(R) Mem[Reg[R]+D]
R: register specifies start of memory region
D: constant displacement D specifies offset
movq 8(%rdi), %rdx

#### Indexed

D(Rb,Ri,S) Mem[Reg[Rb]+S\*Reg[Ri]+D] D: displacement: 1, 2, or 4 byte constant Rb: base register: any integer register Ri: index register: any, except %esp S: scale: 1, 2, 4, or 8 movq 0x100(%rcx,%rax,4), %rdx

# Instruction suffixes

b byte

w word (2 bytes)

1 long (4 bytes)

q quad (8 bytes)

## Condition codes

CF Carry FlagZF Zero Flag

SF Sign Flag

**OF** Overflow Flag