# **RISC-V Lab**

**Ex3: Software** 



### Content

- 1. RISC-V ISA
- 2. IBEX CPU
- 3. SW structure & flow
- 4. Register Tool
- 5. HAL
- 6. ANSI-C 4 HW

# RISC(-V): Principles

- load / store architecture (memory access separate from compute)
- 31 orthogonal registers x1-x32 (x0 is zero)
- few (>=38) & simple instructions
  - $\circ$  3 operand instructions: add x1,x2,x3 x1 = x2 + x4
  - $\circ$  2 operand + immediate: addi x1, x2, 0x42 x1 = x2 + 0x42
- 3 addressing modes (only!)
  - data: reg+off: sw x4,4(x3) Mem[x3+4] = x4
  - PC: PC relative: jal main rd = PC+4; PC=PC+imm
  - o data: "absolute": lui x3,0xAFFE x3 = im << 12</pre>
- fixed instruction length (almost)

#### **RISC-V: Notables**

- extensible: standardized & custom extensions
- no status flags (carry, zero, negative...)
  - combined compare & branch instruction
     blt x1, x2, end PC += 4 + (x1<x2) ? imm:0</li>
  - o add with carry replaced by
    slt x1,x2,x3 x1 = (x2<x3)?1:0</pre>
- lots more

### **IBEX CPU**

- ISA: RV32IMC (more per cfg)
- 2 or 3 stage pipeline-> PC is ahead!
- harvard

   architecture
   (rvlab joins
   address spaces in
   TL-UL crossbar)
- M & User modes



### **SW** structure

- crt0.S: startup code in ASM creates environment for C
  - sets irq/trap handlers
  - sets stack pointers
- baselib / clib
   hostio: stdio <-> mem <->
   JTAG
- Hardware Abstraction Layer (HAL)
- application



## **SW flow**



# **Linker Script**

```
OUTPUT_ARCH( "riscv" )
ENTRY(_start)
SECTIONS
  .text.boot : { *(.text.boot) }
  .text.lib : { *libc.a:*(.text .text.*) }
  .data.lib : { *libc.a:*(.data .data.* .rodata .rodata.* .sdata .sdata.* .srodata .srodata.*) }
  .bss.lib : { *libc.a:*(.bss .eh_frame .sbss) }
  .text : { *(.text .text.*) }
  .data : { *(.data .data.* .rodata .rodata.* .sdata .sdata.* .srodata .srodata.*) }
  /* _memory_init_start = .; */
  .bss : { *(.bss .eh_frame .sbss) }
  _{main\_stack\_top} = 0 \times 00038000;
  _{irq\_stack\_top} = 0 \times 00003 F000;
  hostio = 0 \times 0003 F000;
```

## Register Generator

- Issues
  - SW & HW developed concurrently => registers will change
  - same register information replicated in doc, HDL, C
     => mismatch guaranteed
- Solution: Opentitan's reggen
  - single basis for all descriptions
  - Hjson -> (Html, System Verilog, C)

# Reggen: Html

|   | regdemo.shiftcfg @ + 0x8 Shifter config Reset default = 0x0, mask 0x3f |    |       |                  |    |    |    |             |     |                                |    |    |    |    |    |  |
|---|------------------------------------------------------------------------|----|-------|------------------|----|----|----|-------------|-----|--------------------------------|----|----|----|----|----|--|
|   | 31                                                                     | 30 | 29 28 | 27               | 26 | 25 | 24 | 23          | 22  | 21                             | 20 | 19 | 18 | 17 | 16 |  |
|   |                                                                        |    |       |                  |    |    |    |             |     |                                |    |    |    |    |    |  |
|   | 15                                                                     | 14 | 13 12 | 11               | 10 | 9  | 8  | 7           | 6   | 5                              | 4  | 3  | 2  | 1  | 0  |  |
|   |                                                                        |    |       |                  |    |    |    |             |     | amt di                         |    |    |    |    |    |  |
| В | its Type Reset Name                                                    |    |       |                  |    |    |    | Description |     |                                |    |    |    |    |    |  |
|   | 0                                                                      | rw | 0x0   | dir              |    |    |    |             | dir | direction: 0 = left, 1 = right |    |    |    |    |    |  |
| , | 5:1                                                                    | rw | 0x0   | amt shift amount |    |    |    |             |     |                                |    |    |    |    |    |  |

### Reggen: JSON

```
name: "regdemo"
clock_primary: "sys_clk"
bus device: "tlul"
regwidth: "32"
registers: [
 // 2 more regs (0x0, 0x4) omitted here
   name: "shiftcfg"
   desc: "Shifter config"
   swaccess: "rw" // rw ro wo
   hwaccess: "hro" // hrw hro hwo
   // hwext: "true" // true -> generate decoder only
   // hwge : "true" // true -> generate write strobe qe
   // hwre : "true " // true -> generate read strobe re
   fields:
     {bits: "5:1", name: "amt", desc: "shift amount"}
     {bits: "0", name: "dir", desc: "direction: 0 = left, 1 = right"}
```

# Reggen: HW top

contains:
tlul\_adapter\_reg

replaces: write block read block



# Reggen: HW bitfields

- left side controlled by SW (via tul\_adapter\_reg)
- right side controlled by your HW
  - o q: data in reg
  - qe: 1<->SW has written
  - ∘ re: 1<->SW is read
  - o d: HW write data
  - o de: 1<->HW writes data





### Reggen: System Verilog - package

```
package regdemo_reg_pkg;
typedef struct packed {
    struct packed {
     logic
                  q;
    } dir;
    struct packed {
     logic [4:0] q;
    } amt;
  } regdemo_reg2hw_shiftcfg_reg_t;
  // Register to internal design logic
  typedef struct packed {
    regdemo_reg2hw_shiftin_reg_t shiftin; // [38:7]
    regdemo_reg2hw_shiftcfg_reg_t shiftcfg; // [6:1]
  } regdemo_reg2hw_t;
  // Internal design logic to register
  typedef struct packed {
    regdemo_hw2reg_shiftout_reg_t shiftout; // [31:32]
  } regdemo_hw2reg_t;
```

### Reggen: System Verilog - module

```
module regdemo_reg_top (
 input clk_i,
 input rst_ni,
  // Below Regster interface can be changed
  input tlul_pkg::tl_h2d_t tl_i,
  output tlul_pkg::tl_d2h_t tl_o,
  // To HW
  output regdemo_reg_pkg::regdemo_reg2hw_t reg2hw, // Write
  input regdemo_reg_pkg::regdemo_hw2reg_t hw2reg, // Read
  // Config
 input devmode_i // If 1, explicit error return for unmapped register access
```

### Reggen: C

```
// reggen/regdemo.h (generated)
#define REGDEMO_SHIFTCFG(id)
                                        (REGDEMO ## id ## _BASE_ADDR + 0 \times 8)
#define REGDEMO_SHIFTCFG_OFFSET
                                        0x8
# define REGDEMO_SHIFTCFG_DIR_LSB
                                        0x0
# define REGDEMO_SHIFTCFG_DIR_MASK
                                        0x1
# define REGDEMO_SHIFTCFG_DIR_SIZE
                                        0x1
# define REGDEMO_SHIFTCFG_DIR_DEFAULT
                                        0x0
# define REGDEMO_SHIFTCFG_AMT_LSB
                                        0x1
                                        0x1f
# define REGDEMO_SHIFTCFG_AMT_MASK
# define REGDEMO_SHIFTCFG_AMT_SIZE
                                        0x5
# define REGDEMO_SHIFTCFG_AMT_DEFAULT
                                        0x0
```

```
// rvlab.h (manually written)
#include "reggen/regdemo.h"
#define REGDEM00_BASE_ADDR 0x1f002000
```

### Reggen: C usage

### **HAL Drivers**

- Goal: Maximal "information hiding" (implementation details of your HW) for maximum orthogonality:
  - all register accesses
  - HW specific constants (like clock frequency, ...)
  - conversions

• • •

### **HAL: Example Lauflicht**

```
/** Set/Get mode (0:right, 1:left, 2:ping_pong) */
void ll_set_mode(unsigend int mode) ;
unsigend int ll_get_mode();
/** Set/Get pause in clock cycles */
void ll_set_pause(unsigend int pause) ;
unsigend int ll_get_pause();
/** Set / get pattern (LEDs right aligned) */
void ll_set_pattern(unsigend int pattern) ;
unsigend int ll_get_pattern();
```

#### Improve!

### **ANSI C for HW**

```
// absolute values in enums
enum modes {half=0x01234567, full=(int)0x89ABCDEF } ;
// variable at absolute address
volatile unsigned int *lauflicht_reg0 = (unsigned int *)adr_lauflicht_reg0 ;
*lauflicht_reg0 = 0 \times 01234567;
a = *lauflicht_reg0 ;
#define REG8(addr) *((volatile uint8_t *)(addr))
#define REG16(addr) *((volatile uint16_t *)(addr))
#define REG32(addr) *((volatile uint32_t *)(addr))
```