#### RISC-V 2-trins afkodning

Slides fra COD – maltrakteret af Finn Schiermer Andersen

# **Decoding RISC-V**

#### Instruction layouts

| Name<br>(Bit position) 31:25 |                |         |          |        |               |        |
|------------------------------|----------------|---------|----------|--------|---------------|--------|
| (Bit position                | n) 31:25       | 24:20   | 19:15    | 14:12  | 11:7          | 6:0    |
|                              |                |         | <b>i</b> |        |               |        |
| (a) R-type                   | funct7         | rs2     | rs1      | funct3 | rd            | opcode |
|                              |                |         |          |        |               |        |
| (b) I-type                   | immediate      | e[11:0] | rs1      | funct3 | rd            | opcode |
|                              |                |         |          | •      |               |        |
| (c) S-type                   | immed[11:5]    | rs2     | rs1      | funct3 | immed[4:0]    | opcode |
|                              |                |         |          |        |               |        |
| (d) SB-type                  | immed[12,10:5] | rs2     | rs1      | funct3 | immed[4:1,11] | opcode |

# **Datapath With Control**



### **ALU Control**

- ALU used for
  - Load/Store: F = add
  - Branch: F = subtract
  - R-type: F depends on opcode

| ALU control | Function |  |  |
|-------------|----------|--|--|
| 0000        | AND      |  |  |
| 0001        | OR       |  |  |
| 0010        | add      |  |  |
| 0110        | subtract |  |  |

### **ALU Control**

- Assume 2-bit ALUOp derived from opcode
  - Combinational logic derives ALU control

| opcode | ALUOp | Operation       | Opcode field | ALU function | ALU<br>control |
|--------|-------|-----------------|--------------|--------------|----------------|
| ld     | 00    | load register   | XXXXXXXXXX   | add          | 0010           |
| sd     | 00    | store register  | XXXXXXXXXX   | add          | 0010           |
| beq    | 01    | branch on equal | XXXXXXXXXX   | subtract     | 0110           |
| R-type | 10    | add             | 100000       | add          | 0010           |
|        |       | subtract        | 100010       | subtract     | 0110           |
|        |       | AND             | 100100       | AND          | 0000           |
|        |       | OR              | 100101       | OR           | 0001           |



## **The ALU Control Unit**

- Control signals derived from
  - ALUOp
  - Funct7
  - Funct3

| AL     | U <b>O</b> p | Funct7 field |              |              |              |              |              | Funct3 field |       |              |              |           |
|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------|--------------|--------------|-----------|
| ALUOpi | ALUOp0       | <b>I[31]</b> | <b>I[30]</b> | <b>I[29]</b> | <b>I[28]</b> | <b>I[27]</b> | <b>I[26]</b> | <b>I[25]</b> | I[14] | <b>I[13]</b> | <b>I[12]</b> | Operation |
| 0      | 0            | Х            | Х            | Χ            | X            | Χ            | Χ            | Х            | Х     | Χ            | X            | 0010      |
| Х      | 1            | Х            | Х            | Χ            | Х            | Х            | Χ            | Х            | Х     | Х            | Х            | 0110      |
| 1      | X            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0     | 0            | 0            | 0010      |
| 1      | X            | 0            | 1            | 0            | 0            | 0            | 0            | 0            | 0     | 0            | 0            | 0110      |
| 1      | X            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 1     | 1            | 1            | 0000      |
| 1      | X            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 1     | 1            | 0            | 0001      |

## Main Control Unit

| Input or output | Signal name | R-format | lw | sw | beq |
|-----------------|-------------|----------|----|----|-----|
| Inputs          | I[6]        | 0        | 0  | 0  | 1   |
|                 | I[5]        | 1        | 0  | 1  | 1   |
|                 | I[4]        | 1        | 0  | 0  | 0   |
|                 | I[3]        | 0        | 0  | 0  | 0   |
|                 | I[2]        | 0        | 0  | 0  | 0   |
|                 | l[1]        | 1        | 1  | 1  | 1   |
|                 | I[0]        | 1        | 1  | 1  | 1   |
| Outputs         | ALUSrc      | 0        | 1  | 1  | 0   |
|                 | MemtoReg    | 0        | 1  | Х  | X   |
|                 | RegWrite    | 1        | 1  | 0  | 0   |
|                 | MemRead     | 0        | 1  | 0  | 0   |
|                 | MemWrite    | 0        | 0  | 1  | 0   |
|                 | Branch      | 0        | 0  | 0  | 1   |
|                 | ALUOp1      | 1        | 0  | 0  | 0   |
|                 | ALUOp0      | 0        | 0  | 0  | 1   |

Figure 4.26 The control function for the simple single-cycle implementation is completely specified by this truth table. The top seven rows of the table gives the combinations of input signals that correspond to the four instruction classes, one per column, that determine the control output settings. The bottom portion of the table gives the outputs for each of the four opcodes. Thus, the output RegWrite is asserted for two different combinations of the inputs. If we consider only the four opcodes shown in this table, then we can simplify the truth table by using don't cares in the input portion. For example, we can detect an R-format instruction with the expression  $Op4 \cdot Op5$ , since this is sufficient to distinguish the R-format instructions from lw, sw, and beq. We do not take advantage of this simplification, since the rest of the RISC-V opcodes are used in a full implementation.