## Introduction to VLSI Design

October 31, 2020

## 1 Spice Analysis

#### 1.1 DC Operating point

· Netlist for calculating the DC operating point for the given filter.

```
1 * C:\Users\SAI ASHOK\q1_vlsi1.cir
R1 Vout N001 1000
3 C1 Vout N002 0.000001
R2 N002 0 100
5 V1 N001 0 2.5
*control commands
7 .control
op
9 print v(vout)
.endc
11 .end
```

Listing 1: Q1-a.cir

• The Simulated value of  $V_{out}$  is 2.5V.

#### 1.2 Phase Differnce using Transient Analysis

- Phase lag introduced at f = 100Hz as observed from simulations is -31.3216°.
- Netlist for calculating the phase lag between input and output at f = 100Hz.

```
1 * C:\Users\SAI ASHOK\q1_vlsi2.cir
  R1 Vout Vin 1000
3 C1 Vout N001 0.000001
  R2 N001 0 100
5 V1 Vin 0 SINE(0 1 100)
  *control commands
7 .control
  tran 0.02 20ms
9 meas TRAN TIME_1 TRIG V(Vin) VAL=0 CROSS=2 TARG V(Vin) VAL=0 CROSS=4
  meas TRAN TIME_2 TRIG V(Vin) VAL=0 CROSS=2 TARG V(Vout) VAL=0 CROSS=2
11 print 360*(time_2/time_1)
  *plot vout vin
13 wrdata plot1.dat V(Vout)
  wrdata plot2.dat V(Vin)
15 .endc
  .end
```



Figure 1: Phase Difference at f=100Hz

Listing 2: Q1-a.cir

- Please refer Figure-1 for the output generated by SPICE simulator.
- Phase lag introduced at f = 1MHz as observed from simulations is -0.165°.
- Netlist for calculating the phase lag between input and output at f = 1MHz.

```
* C:\Users\SAI ASHOK\q1_vlsi2.cir

R1 Vout Vin 1000
C1 Vout N001 0.000001

R2 N001 0 100
V1 Vin 0 SINE(0 1 1000000)

*control commands
.control

tran 2n 0.000002
meas TRAN TIME_1 TRIG V(Vin) VAL=0 CROSS=2 TARG V(Vin) VAL=0 CROSS=4

meas TRAN TIME_2 TRIG V(Vin) VAL=0 CROSS=2 TARG V(Vout) VAL=0 CROSS=2
print 360*(time_2/time_1)

*plot vout vin
wrdata plot1.dat V(Vout)
```



Figure 2: Phase Difference at f=1MHz

```
14 wrdata plot2.dat V(Vin)
    .endc
16 .end
```

Listing 3: Q1-a.cir

• Please refer Figure-2 for the output generated by SPICE simulator.

#### 1.3 Characteristics of Transfer Function

Netlist used for simulating Amplitude and Phase characteristics of the given RC circuit.

```
* C:\Users\SAI ASHOK\q1_vlsi3.cir

2 R1 Vout Vin 1000
C1 Vout N001 0.000001

4 R2 N001 0 100
V1 Vin 0 dc 0 ac 1
6 .control
ac dec 10 0.1 1000000

8 run
*Magnitude of output on log scale
10 wrdata plot1.dat db(vout/vin) xlog
*plot db(vout/vin) xlog
```



Figure 3: Magnitude Response

```
*Phase of output on log scale
wrdata plot2.dat {180/3.14*phase(vout/vin)} xlog

*plot {180/3.14*phase(vout/vin)} xlog
.endc
.end
.end
```

Listing 4: Q1-a.cir

- The phase corresponding to -3dB is -40°(approx) as observed from simulations.
- Please refer Figure-3 and Figure-4 for Magnitude and Phase plots of Transfer function.

## 2 SPICE simulation for diode circuit

#### 2.1 Simulation

• Netlist for simulating the diode taking  $I_s = 10^{-14}$ .

```
* C:\Users\SAI ASHOK\q2_vlsi1.cir

2 .model DMOD D
D1 N002 P001 DMOD

4 R1 N001 N002 2000
V1 N001 0 2.5
```



Figure 4: Phase Response

```
6 R2 P001 N003 2000
D2 N003 0 DMOD

8 .op
.control

10 run
*display

12 print i(v1)
.endc

14 .end
```

Listing 5: Q1-a.cir

• Value of  $I_d$  from simulations is -3.12e-04 and voltage across diode comes out to be 0.625V.

#### 3 Controlled Sources

• Netlist for simulating the given circuit consisting of a VCCS.

```
* C:\Users\SAI ASHOK\q3_vlsi1.cir

2 G1 0 Vout N001 0 1000000
R1 Vin N001 1000

4 R2 Vout N001 3000
V1 0 Vin SINE(0 0.5 1000)

6 R3 Vout 0 1
.control

8 tran 50u 5m
run

10 *plot Vout Vin
wrdata plot1.dat Vout

12 wrdata plot2.dat Vin
.endc

14 .end
```

Listing 6: Q1-a.cir

- Gain is observed to be -3 from the simulations.
- Please refer Figure-5 for the simulated output.

#### 4 MOSFET characteristics

## 4.1 $I_d$ vs $V_{ds}$

Netlist for simulating a Short Channel nmos.

```
* C:\Users\SAI ASHOK\q4_vlsi1.cir
2 .include "C:\Users\SAI ASHOK\TSMC180.lib"
.model nch_tt nmos
4
```



Figure 5: VCCS



Figure 6: Short Channel nmos characteristics

```
*M1 ds gs 0 0 nch_tt W=15u L=10u

6 M1 ds gs 0 0 nch_tt W=0.27u L=0.18u

V1 ds 0 DC 0

8 V2 gs 0 DC 1

.dc V1 0 1.8 0.01

10 .control

run

12 *plot -i(v1) vs v(ds)

wrdata plot1.dat -i(v1) vs v(ds)

14 .endc

.end
```

Listing 7: Q1-a.cir

- · Please refer Figure-6 for simulated output.
- Netlist for simulating a Long Channel nmos.

```
1 * C:\Users\SAI ASHOK\q4_vlsi1.cir
.include "C:\Users\SAI ASHOK\TSMC180.lib"
3 .model nch_tt nmos
5 M1 ds gs 0 0 nch_tt W=15u L=10u
*M1 ds gs 0 0 nch_tt W=0.27u L=0.18u
```



Figure 7: Long Channel nmos characteristics

```
7 V1 ds 0 DC 0
    V2 gs 0 DC 1
9 .dc V1 0 1.8 0.01
.control
11 run
    *plot -i(v1) vs v(ds)
13 wrdata plot1.dat -i(v1) vs v(ds)
.endc
15 .end
```

Listing 8: Q1-a.cir

- Please refer Figure-7 for simulated output.
- Netlist for simulating a Short Channel pmos.

```
1 * C:\Users\SAI ASHOK\q4_vlsi1.cir
.include "C:\Users\SAI ASHOK\TSMC180.lib"
3 .model pch_tt pmos

5 *M1 ds gs 0 0 nch_tt W=15u L=10u
M1 ds gs 0 0 nch_tt W=0.27u L=0.18u

7 V1 ds 0 DC 0
V2 gs 0 DC -1
```



Figure 8: Short Channel pmos characteristics

```
9 .dc V1 0 -1.8 -0.01
.control
11 run
*plot -i(v1) vs v(ds)
13 wrdata plot1.dat -i(v1) vs v(ds)
.endc
15 .end
```

Listing 9: Q1-a.cir

- Please refer Figure-8 for simulated output.
- Netlist for simulating a Long Channel pmos.

```
1 * C:\Users\SAI ASHOK\q4_vlsi1.cir
.include "C:\Users\SAI ASHOK\TSMC180.lib"
3 .model pch_tt pmos

5 M1 ds gs 0 0 pch_tt W=15u L=10u
 *M1 ds gs 0 0 pch_tt W=0.27u L=0.18u

7 V1 ds 0 DC 0
    V2 gs 0 DC -1
9 .dc V1 0 -1.8 -0.01
.control
```



Figure 9: Long Channel pmos characteristics

```
11 run
   *plot -i(v1) vs v(ds)
13 wrdata plot1.dat -i(v1) vs v(ds)
   .endc
15 .end
```

Listing 10: Q1-a.cir

• Please refer Figure-9 for simulated output.

### 4.2 Saturation and Linear Regions

- Saturation and Linear Regions have been identified using  $I_d$  vs  $V_{qs}-V_{th}$  plot.
- Netlist used for simulating the  $I_d$  vs  $V_{gs}$  plot for MOS devices.(Please note that the same netlist can be used for nmos short and long channel, pmos short and long channel with minor modifications)

```
1 * C:\Users\SAI ASHOK\q4_vlsi1.cir
.include "C:\Users\SAI ASHOK\TSMC180.lib"
3 .model pch_tt pmos
5 *M1 ds gs 0 0 pch_tt W=15u L=10u
```



Figure 10: Short Channel nmos

```
M1 ds gs 0 0 pch_tt W=0.27u L=0.18u

7 V1 ds 0 DC -1.8

V2 gs 0 DC 0

9 .dc V2 0 -2.5 -0.01
.control

11 run
plot -i(v1) vs v(gs)

wrdata plot1.dat -i(v1) vs v(gs)
.endc

15 .end
```

Listing 11: Q1-a.cir

- Please refer Figure-10 for Short channel nmos.
- Please refer Figure-11 for Long Channel nmos.
- Please refer Figure-12 for Short channel pmos.
- Please refer Figure-13 for Long Channel pmos.
- Please note that the region to the right of  $I_d$  vs  $V_{gs}-V_{th}$  graph is saturation region and on the left would be Linear Region.



Figure 11: Long Channel nmos



Figure 12: Short Channel pmos



Figure 13: Long Channel pmos



Figure 14: NMOS SC

### 4.3 Small Signal Resistance

- Small Signal Resistance is 1 over slope of  $I_d$  vs  $V_{ds}$  curve in saturation region.

| MOS device         | Slope    | Small Signal |
|--------------------|----------|--------------|
|                    |          | Resistance   |
| NMOS Short Channel | 1.19e-05 | 84033Ω       |
| NMOS Long Channel  | 1.18e-05 | 84745Ω       |
| PMOS Short Channel | 2.81e-06 | 355871Ω      |
| PMOS Long Channel  | 5.13e-07 | 1960784Ω     |

## 4.4 Sub Threshold Slope

• Previously generated plots of  $I_d$  vs  $V_{gs}-V_{th}$  for nmos short channel device in Log-Lin scale. (Please refer Figure-14)

• Slope of Sub-Threshold region = 11.40

• Value of n = 190



Figure 15: NMOS LC

- Previously generated plots of  $I_d$  vs  $V_{gs}-V_{th}$  for nmos long channel device in Log-Lin scale. (Please refer Figure-15)
- Slope of Sub-Threshold region = 10.436
- Value of n = 174
- Previously generated plots of  $I_d$  vs  $V_{gs}-V_{th}$  for pmos short channel device in Log-Lin scale. (Please refer Figure-16)
- Slope of Sub-Threshold region = -10.427
- Value of n = -174
- Previously generated plots of  $I_d$  vs  $V_{gs}-V_{th}$  for pmos long channel device in Log-Lin scale. (Please refer Figure-17)
- Slope of Sub-Threshold region = -9.994
- Value of n = -166.5



Figure 16: PMOS SC



Figure 17: PMOS LC



Figure 18: Propagation delay

## 5 Propagation Delay

### 5.1 Rise time and Propagation delay

• Netlist used to simulate the circuit with step input. Value of R = 1000 $\Omega$  , C = 1 $\mu$ F , RC = 1ms.

```
1 * C:\Users\SAI ASHOK\q5_vlsi1.cir
V1 N001 0 PULSE(0 1 0 0 0 5 5 0)

3 R1 Vout N001 1000
C1 Vout 0 0.000001

5 *control commands
.control

7 tran 0.1u 40ms
plot vout

9 .endc
.end
```

Listing 12: Q1-a.cir

- Please refer Figure-18 for the output of simulation.
- As we can observe from the graph  $t_p$  is 0.000649351, which is approximately equal to 0.69RC (0.00069).



Figure 19:  $t_p$  vs  $t_{r,in}$ 

• As we can observe from the graph  $t_r$  is 0.00233766 - 0.00012987 = 0.0022077 , which is approximately equal to 2.2RC (0.002200).

#### 5.2 Non-Ideal Step Input

• Netlist to simulating for Non-Ideal Step Input and then to calculate Propagation Delay.

```
* C:\Users\SAI ASHOK\q5_vlsil.cir

2 V1 N001 0 PULSE(0 1 0 0.01n 0 5 5 0)
R1 Vout N001 1000

4 C1 Vout 0 0.000001

*control commands

6 .control

tran 0.1u 1ms

8 meas TRAN TIME_1 TRIG V(Vout) VAL=0 CROSS=1 TARG V(Vout) VAL=0.5 CROSS=1

plot vout

10 .endc
    .end
```

Listing 13: Q1-a.cir

• Please refer Figure-19 for the plot Propagation delay vs Rise time of Input

1

EE18BTECH 11044

Dhase lag Estimation.

$$\underline{T(S)} = \frac{CL \, Vin(S)}{1 + R'CS}$$

for f= 1000000Hz =7 tavi (100 x 10 x aTI x 10) - tavi (1100 x 10 x aTI x 10)

= -0.08289°

""")

c) phase lag introduced at 3dB point.

- in the (b) part we have calculated Francier Junction.

\* 3dB point

$$\frac{\sqrt{1+(R_{c}\omega)^{2}}}{\sqrt{1+(R_{c}\omega)^{2}}} = \frac{1}{\sqrt{2}}$$

\* Corresponding phase lay:

## a) Replacing disale with a voltage cource

VDan=0.7V



Envation:

# b) Colving for ID & Vo using Ideal Diode countion

Ideal diode Exuation:

Loop Eavuation:

$$I_{D} = \frac{2.5 - 2V_{D}}{4000} - 2$$

uring earn @ in (1):

ID= 0.000306 Ampe.

- b) differences between short & long channel MORFET
  - \* Long channel bransiston mor has solvered dependence of

    To as a function of Vore in the saturation region. (clearly observable

    from the spacing between different waves).
  - \* Short channel MORFET has a linear dependence of Raturation current with Vors which is also apparent in the graph.
  - \* Short chamel Transistore also entirate at a lower Voltage than
    (VDE) (in case of nmose)
  - \* The above stated vedocity saturation is less prominent in pros.