# Introduction to GCC Backend

Take a example to understand how it works

J.Liu

hellogcc

August 16, 2011

Outline

Structure

Expand

Backend

Disscution

# compile pipeline



## a simple example

Let us take a simple example to understand how gcc works.

Listing 1: add case

```
1 #include <stdio.h>
2
3 int main(void)
4 {
5    int a = 1;
6    int b = 2;
7
8    a = a + b;
9
10    return 0;
11 }
```

# **AST** expression



# **GIMPLE** expression

Listing 2: gimple code

```
main ()
{
  int D.2553;
  int a;
  int b;
a = 1;
b = 2;
  a = a + b;
  D.2553 = 0;
  return D.2553;
```

# RTL pattern

#### Listing 3: rtl pattern

## RTL expression

#### Listing 4: rtl code

```
;; load imm "1" into reg 259
    (insn 5 4 6 3 add.c:5 (set (reg:SI 259) (const int 1 [0x1])) -1 (nil))
    :: store it to a address
    (insn 6 5 7 3 add.c:5 (set (mem/c/i:SI (reg/f:SI 253 virtual-stack-vars) [0 a+0 S4 A32])
             (reg:SI 259)) -1 (nil))
6
    ;; load imm "2" into reg 260
    (insn 7 6 8 3 add.c:6 (set (reg:SI 260) (const_int 2 [0x2])) -1 (nil))
8
    :: store it to a's address + 4
9
    (insn 8 7 9 3 add.c:6 (set (mem/c/i:SI (plus:SI (reg/f:SI 253 virtual-stack-vars)
10
                     (const_int 4 [0x4])) [0 b+0 S4 A32])
             (reg:SI 260)) -1 (nil))
12
    :: load a
    (insn 9 8 10 3 add.c:8 (set (reg:SI 261)
14
             (mem/c/i:SI (reg/f:SI 253 virtual-stack-vars) [0 a+0 S4 A32])) -1 (nil))
    :: load b from a' address + 4
16
    (insn 10 9 11 3 add.c:8 (set (reg:SI 262)
             (mem/c/i:SI (plus:SI (reg/f:SI 253 virtual-stack-vars)
                     (const int 4 [0x4])) [0 b+0 S4 A32])) -1 (nil))
19
20
    (insn 11 10 12 3 add.c:8 (set (reg:SI 263)
            (plus:SI (reg:SI 261)
22
                 (reg:SI 262))) -1 (nil))
23
    (insn 12 11 13 3 add.c:8 (set (mem/c/i:SI (reg/f:SI 253 virtual-stack-vars) [0 a+0 S4 A3
            (reg:SI 263)) -1 (nil))
```

#### ASM code

#### Listing 5: asm code

```
1 li $2,1 # 0x1
2 sw $2,0($fp)
3 li $2,2 # 0x2
4 sw $2,4($fp)
5 lw $3,0($fp)
6 lw $2,4($fp)
7 addu $2,$3,$2
8 sw $2,0($fp)
```

# notice! pattern mov*mode*

The First Pattern We Need to Write is mov**mode** !!! Take a RISC CPU Example:

- load movmode to REG:modefrom ADDR:size\_of\_mode
- store movmode from REG:mode to ADDR:size\_of\_mode
- move mov mode from REG:mode to REG:mode

Only If mov**mode** is ready, we are able to support other patterns. That is, firstly, we need load&store works well.

## a mov*mode* example



Traverse this tree, when we get "a", we "jump" into another tree. At this time, the traversal is not yet complete.

## a mov*mode* example



See anything? "define\_expand *mode*" and "define\_insn *mode*\_internal" in .md file, legitimize\_move emit\_move output\_move in .c file.

# a mov*mode* example

Figure: tree of "ADDR\_CALC"



It still need more compute due to your context, just a exmple here.

#### tree node

```
tree.def
```

```
Listing 6: tree node

DEFTREECODE (PLUS_EXPR, "plus_expr", tcc_binary, 2)

rtl.def
```

```
Listing 7: rtl node
```

```
1 DEF_RTL_EXPR(PLUS, "plus", "ee", RTX_COMM_ARITH)
```

```
optab.c : init_optabs()
                     Listing 8: init optab
    init_optab (add_optab, PLUS);
    init_optabv (addv_optab, PLUS);
    init_optab (ssadd_optab, SS_PLUS);
    init_optab (usadd_optab, US_PLUS);
  optab.c : optab_for_tree_code()
                    Listing 9: optab select
  case PLUS_EXPR:
    if (TYPE_SATURATING(type))
      return TYPE_UNSIGNED(type) ?
                           usadd_optab : ssadd_optab;
4
    return trapv ? addv_optab : add_optab;
```

#### optab.c : init\_optabs()

#### Listing 10: optab library

```
add_optab->libcall_basename = "add";
add_optab->libcall_suffix = '3';
add_optab->libcall_gen = gen_int_fp_fixed_libfunc;
addv_optab->libcall_basename = "add";
addv_optab->libcall_suffix = '3';
addv_optab->libcall_gen = gen_intv_fp_libfunc;
ssadd_optab->libcall_basename = "ssadd";
ssadd_optab->libcall_suffix = '3';
ssadd_optab->libcall_gen = gen_signed_fixed_libfunc;
usadd_optab->libcall_basename = "usadd";
usadd_optab->libcall_suffix = '3';
usadd_optab->libcall_gen = gen_unsigned_fixed_libfunc
```

#### genopinit.c

#### Listing 11: gen op init

```
static const char * const optabs[] =
   "set_optab_handler
4
5
   UUUUUUUU (add_optab,u$A,uCODE_FOR_$(add$P$a3$))",
   "set optab handler
6
7
   uuuuuuuu (addv_optab,u$A,uCODE_FOR_$(add$F$a3$)),\n\
   uset optab handler
   UUUUUUUU (add_optab,u$A,uCODE_FOR_$(add$F$a3$))",
   "set_optab_handler
   uuuuuuuu (addv_optab,u$A,uCODE_FOR_$(addv$I$a3$))",
   "set_optab_handler
   UUUUUUUU (add_optab,u$A,uCODE_FOR_$(add$Q$a3$))",
   "set_optab_handler
   UUUUUUUUU (ssadd_optab,u$A,uCODE_FOR_$(ssadd$Q$a3$))",
   "set_optab_handler
   ערטטעעעע (usadd_optab, אַ $A, ט CODE_FOR_$ (usadd$Q$a3$))",
```

#### optab.h

#### Listing 12: optab enum

```
1 enum optab_index
2 {
3   OTI_ssadd,
4   OTI_usadd,
5   OTI_add,
6   OTI_addv,
```

#### Listing 13: optab define

```
#define ssadd_optab (&optab_table[OTI_ssadd])
#define usadd_optab (&optab_table[OTI_usadd])
#define add_optab (&optab_table[OTI_add])
#define addv_optab (&optab_table[OTI_addv])
```

#### tree to RTL

expr.c : expand\_expr\_real\_2()

Listing 14: tree to RTL

```
case PLUS_EXPR:
    if
       (TREE_CODE (treeop0) == PLUS_EXPR
        && TREE_CODE (TREE_OPERAND (treeop0, 1))
                                       == INTEGER_CST
4
       && TREE_CODE (treeop1) == VAR_DECL
       && (DECL_RTL (treeop1) == frame_pointer_rtx
6
             || DECL_RTL (treeop1) == stack_pointer_rtx
             || DECL_RTL (treeop1) == arg_pointer_rtx))
8
9
      tree t = treeop1;
10
      treeop1 = TREE_OPERAND (treeop0, 0);
      TREE_OPERAND (treeop0, 0) = t;
```

## how does Backend work



# CFG expander



expander read CFG, find suitable opcode from insn\_data in optab.

## pattern type

- define\_insn generate one RTL
- define\_expand multiple RTL generation
- define\_split plit a complex insn into several simpler insns
- define\_insn\_and\_split when define\_split exactly matches a define\_insn
- define\_peephole2 RTL to RTL peephole optimizers
- define\_attr defines attributes and a set of values for each
- define\_cond\_exec define conditional execution, or predication
- define\_constants using literal constants make .md file more understabdable

# Machine Dependent Generator

- genattr insn-attr.h, generate attributes.
- genattrtab insn-attrtab.c, compute attributes.
- genautomaata insn-automata.c, generate code for pipeline description.
- gencodes insn-codes.h, generate insn\_code\_number values for CODE\_FOR\_XXX.
- genconstants insn-constants.h, generate constant for #define in MD file.
- genemit insn-enit.c, emit insns as rtl.
- genextract insn-extract, extract operands from insn as rtl.

# Machine Dependent Generator

- genmodes insn-modes.h, generate modes fr machine.
- genopinit insn-opinit.c, generate initialize optabs.
- genoutput insn-output.c, output assembler from rtl.
- genpeep insn-peep.c, peephole.
- genrecog insn-recog.c, recognize if rtl is valid.

# LLVM LTO pipeline

Obj contain LLVM-IR

Figure: LLVM LTO pipeline

Machine Independent Code Machine Dependent Code

Ilc

.II

.O

CodeGen

Ilvm-link

LTO
.S

# GCC LTO pipeline



## RTL Backend



# compare backend

- GCC:machine.h LLVM:MReg.td MCallingConv.td
- GCC:rtl pattern LLVM:MInstrInfo.td
- GCC:genautomata LLVM:MipsSchedule.td
- GCC:define\_expand LLVM: DAGToDAG/Lowering
- GCC:construct a DFA to match pattern LLVM:SelectionDAG

## Personal Views

- GCC&LLVM both are complete compilers, both have their own FE ME and BE.
- LLVM Backend is similar with GCC Backend.
- GCC LTO implemented as a FE, FE Tech is still important.
   Ian write a go FE for GCC, can you do that?
- GCC LTO learn from LLVM.
- LLVM Schedule learn from GCC SMS&automata.
- A lot of nice people working on GCC and LLVM at the same time.

# Can We Generate Code From Gimple?

#### fuse: RA

- Can NOT intervene RA, reload specifically, for its complexity.
- DSP have kinds of strange load/store.
- RTL backend is very consummate, but not perfect, if you write a wrong pattern, it will still be matched and generate wrong RTL.
- gimple-pass is easier to write than RTL-pass.

People always do not like the things that they do not understand.

I do NOT understand *RTL Backend*.

# Gimple Backend



Discussion

# Discussion!