# Instruction Set Principles and Examples

### Classifying Instruction Set Architectures



### Classifying Instruction Set Architectures

#### C=A+B

| Accumulator | Register          | Register                                   |
|-------------|-------------------|--------------------------------------------|
|             | (Register-Memory) | (Load-Store)                               |
| Load A      | Load R1,A         | Load R1,A                                  |
| Add B       | Add R1,B          | Load R2,B                                  |
| Store C     | Store C,R1        | Add R3,R1,R2                               |
|             |                   | Store C,R3                                 |
|             |                   |                                            |
|             | Load A<br>Add B   | (Register-Memory)  Load A  Add B  Add R1,B |

- Explicit operand
- Implicit operand
- Stack architecture
  - -operands are implicitly on the top of the stack
- Accumulator
  - one operand is implicitly the accumulator
- General Purpose Register (GPR) architecture
  - only explicit operands

### Advantages of GPR Architecture

- Reasons using registers:
  - Faster than memory
  - More efficient for a compiler to use than other forms of internal storage.
- (A\*B)–(B\*C)–(A\*D)
  - may be evaluated by doing the multiplications in any order, which may be more efficient (because of the location of the operands or because of pipelining concerns)
  - on a stack computer the hardware must evaluate the expression in only one order, since operands are hidden on the stack, and it may have to load an operand multiple times.

### Advantages of GPR Architecture

- Registers can be used to hold variables.
- When variables are allocated to registers, the memory traffic reduces, the program speeds up
- Code density improves (since a register can be named with fewer bits than can a memory location)

## How many registers are sufficient?

- Depends on the effectiveness of the compiler.
- Most compilers reserve registers for
  - Expression evaluation
  - parameter passing
  - hold variables
- Modern compiler technology and its ability to effectively use larger number of registers has led to an increase in register counts in more recent architectures.

## ALU instructions

| # Memory<br>Address | Max #<br>Operands | Examples                              |
|---------------------|-------------------|---------------------------------------|
| 0                   | 3                 | SPARC, MIPS, PowerPC, ALPHA           |
| 1                   | 2                 | Intel 80x86, Motorola 68000           |
| 2                   | 2                 | VAX (also have three-operand formats) |
| 3                   | 3                 | VAX (also have two-operand formats)   |

## Comparisons

| Type                 | Advantages                                                                                          | Disadvantages                                                                                                                       |
|----------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Reg-<br>reg<br>(0,3) | <ul><li>Simple, fixed-length</li><li>Simple code-generation</li><li>Take similar CPI</li></ul>      | <ul> <li>Higher IC</li> <li>Lower instruction density<br/>leads to larger program</li> </ul>                                        |
| Reg-<br>mem<br>(1,2) | <ul> <li>Data can be accessed without loading instruction</li> <li>Format easy to encode</li> </ul> | <ul><li>Operands are not equivalent</li><li>CPI varies</li></ul>                                                                    |
| Mem-<br>mem<br>(3,3) | <ul><li>Most compact</li><li>Doesn't waste reg for temp</li></ul>                                   | <ul> <li>Large variation in instruction size</li> <li>Large variation in CPI</li> <li>Memory bottleneck (not used today)</li> </ul> |

### Memory Addressing

#### Interpreting Memory Addresses

- Instruction sets discussed here are byte addressed and provide access for bytes (8 bits), half words (16 bits), and words (32 bits), double words (64 bits)
- Two different conventions for ordering the bytes within a larger object.
  - Little Endian



puts the byte whose address is "x . . . x000" at the least-significant position in the double word

Big Endian



puts the byte whose address is "x . . . x000" at the most significant position in the double word (the big end)

## Aligned and misaligned addresses

- In some computers, accesses to objects larger than a byte must be aligned.
- An access to an object of size s bytes at byte address A is aligned if  $A \mod s = 0$ .

| Width of object       | 0       | 1          | 2       | 3       | 4       | 5          | 6          | 7          |
|-----------------------|---------|------------|---------|---------|---------|------------|------------|------------|
| 1 byte (byte)         | Aligned | Aligned    | Aligned | Aligned | Aligned | Aligned    | Aligned    | Aligned    |
| 2 bytes (half word)   | Alig    | gned       | Align   | ed      | Alig    | ned        | Aligi      | ned        |
| 2 bytes (half word)   |         | Misal      | igned   | Misal   | igned   | Misali     | gned       | Misaligned |
| 4 bytes (word)        |         | Ali        | gned    |         |         | Alig       | gned       |            |
| 4 bytes (word)        |         |            | Misal   | igned   |         |            | Misaligned |            |
| 4 bytes (word)        |         |            |         | Misali  | igned   |            | Misal      | igned      |
| 4 bytes (word)        |         |            |         |         | Misa    | ligned     |            | Misaligned |
| 8 bytes (double word) |         | Aligned    |         |         |         |            |            |            |
| 8 bytes (double word) |         | Misaligned |         |         |         |            |            |            |
| 8 bytes (double word) |         |            |         |         | Misa    | ligned     |            |            |
| 8 bytes (double word) |         |            |         |         |         | Misaligned |            |            |
| 8 bytes (double word) |         |            |         |         |         | Misa       | ligned     |            |
| 8 bytes (double word) |         |            |         |         |         |            | Misaligned |            |
| 8 bytes (double word) |         |            |         |         |         |            | Misal      | ligned     |
| 8 bytes (double word) |         |            |         |         |         |            |            | Misaligned |

## Addressing Mode

- Register
- Immediate (for constants)
- Displacement
- Register Indirect
- Indexed
- Direct/Absolute
- Memory Indirect

## Addressing Modes

| Addressing mode    | <b>Example instruction</b> | Meaning                                         | When used                                                                           |
|--------------------|----------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------|
| Register           | Add R4,R3                  | Regs[R4] ← Regs[R4]<br>+ Regs[R3]               | When a value is in a register.                                                      |
| Immediate          | Add R4,#3                  | $Regs[R4] \leftarrow Regs[R4] + 3$              | For constants.                                                                      |
| Displacement       | Add R4,100(R1)             | Regs[R4] ← Regs[R4]<br>+ Mem[100+Regs[R1]]      | Accessing local variables (+ simulates register indirect, direct addressing modes). |
| Register indirect  | Add R4,(R1)                | Regs[R4] ← Regs[R4]<br>+ Mem[Regs[R1]]          | Accessing using a pointer or a computed address.                                    |
| Indexed            | Add R3,(R1+R2)             | Regs[R3] ← Regs[R3]<br>+ Mem[Regs[R1]+Regs[R2]] | Sometimes useful in array addressing: R1 = base of array; R2 = index amount.        |
| Direct or absolute | Add R1,(1001)              | Regs[R1] ← Regs[R1]<br>+ Mem[1001]              | Sometimes useful for accessing static data; address constant may need to be large.  |
| Memory indirect    | Add R1,0(R3)               | Regs[R1] ← Regs[R1]<br>+ Mem[Mem[Regs[R3]]]     | If R3 is the address of a pointer $p$ , then mode yields $*p$ .                     |

## Addressing Modes

| Autoincrement | Add R1,(R2)+       | $\begin{array}{c} Regs \big[ R1 \big] \; \leftarrow \; Regs \big[ R1 \big] \\ + \; Mem \big[ Regs \big[ R2 \big] \big] \\ Regs \big[ R2 \big] \; \leftarrow \; Regs \big[ R2 \big] \; + \; d \end{array}$                | Useful for stepping through arrays within a loop. R2 points to start of array; each reference increments R2 by size of an element, <i>d</i> . |
|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Autodecrement | Add R1,-(R2)       | $\begin{array}{l} Regs \big[ R2 \big] \; \leftarrow \; Regs \big[ R2 \big] \; - \; d \\ Regs \big[ R1 \big] \; \leftarrow \; Regs \big[ R1 \big] \\ \hspace{0.5cm} + \; Mem \big[ Regs \big[ R2 \big] \big] \end{array}$ | Same use as autoincrement. Autodecrement/-increment can also act as push/pop to implement a stack.                                            |
| Scaled        | Add R1,100(R2)[R3] | $\begin{array}{l} Regs \big[ R1 \big] \; \leftarrow \; Regs \big[ R1 \big] \\ + \; Mem \big[ 100 + Regs \big[ R2 \big] \\ \; \; \; \; \; \; \; \; \; \; \; \; \; \; \; \; \; \; $                                        | Used to index arrays. May be applied to any indexed addressing mode in some computers.                                                        |

## Frequency of the addressing mode



#### Immediate or Literal Addressing Mode

- Immediates can be used in
  - arithmetic operations
  - comparisons (primarily for branches)
  - constants written in the code (tend to be small)
  - address constants (tend to be large)



About one-quarter of data transfers and ALU operations have an immediate operand.

## Addressing Modes for Control Flow Instructions

#### PC-relative

- A displacement is added to the program counter
- advantageous because the target is often near the current instruction
- Permits the code to run independently of where it is loaded (position independence)

## Branch distances between the target and the branch instruction

choosing what branch offsets to support affects the instruction length and encoding



## Encoding an Instruction Set

Operation and no. of operands specifier 1 Address field 1 Address specifier n Address specifier n Address specifier n Address specifier n

(a) Variable (e.g., Intel 80x86, VAX)

| Operation | Address | Address | Address |
|-----------|---------|---------|---------|
|           | field 1 | field 2 | field 3 |

(b) Fixed (e.g., Alpha, ARM, MIPS, PowerPC, SPARC, SuperH)

| Operation | Address   | Address |
|-----------|-----------|---------|
|           | specifier | field   |

| Operation | Address     | Address     | Address |
|-----------|-------------|-------------|---------|
|           | specifier 1 | specifier 2 | field   |

| Operation | Address   | Address | Address |
|-----------|-----------|---------|---------|
|           | specifier | field 1 | field 2 |

(c) Hybrid (e.g., IBM 360/370, MIPS16, Thumb, TI TMS320C54x)

## MIPS instruction types

#### Arithmetic logical

Add, AddU, Sub, SubU, And, Or, Xor, Nor

#### Memory Access

Load, Store

#### Control

- Conditional Branch
- Unconditional Jump

## Example: MIPS instruction

I-type instruction



Encodes: Loads and stores of bytes, half words, words, double words. All immediates (rt ← rs op immediate)

Conditional branch instructions (rs is register, rd unused)

R-type instruction



Register-register ALU operations: rd ← rs funct rt
Function encodes the data path operation: Add, Sub, . . .
Read/write special registers and moves

J-type instruction

6 26

| Opcode | Offset added to PC |
|--------|--------------------|
|        |                    |

Jump and jump and link
Trap and return from exception

### VAX and MIPS

#### VAX (CISC)

- Simple compiler and code density
- Powerful addressing mode and instructions
- Efficient instruction coding
- Few registers

#### MIPS (SISC)

- High performance via pipelining
- Ease of hardware implementation
- Compatibility with highly optimizing compilers
- Simple addressing mode and instructions
- Fixed-length instruction format
- Large number of registers

## Compiler Perspective

#### Dependencies

Language dependent; machine independent

Somewhat language dependent; largely machine independent

Small language dependencies; machine dependencies slight (e.g., register counts/types)

Highly machine dependent; language independent



#### Function

Transform language to common intermediate form

For example, loop transformations and procedure inlining (also called procedure integration)

Including global and local optimizations + register allocation

Detailed instruction selection and machine-dependent optimizations; may include or be followed by assembler

#### Fallacies

- There is such a thing as a typical program.
  - Programs can vary significantly.
- An architecture with flaws cannot be successful
- You can design a flawless architecture.
  - All architecture design involves trade-offs.

## Single Cycle Control and Data path



## Why a Single-Cycle Implementation is not used?

- Inefficient
- The clock cycle is determined by the longest possible path
  - Load instruction: use five functional units in series: Instruction memory, register file, ALU, data memory, register file
- Other instructions could fit in a shorter clock cycle
- Therefore, although CPI=1, the overall performance is not good

## Multi-cycle Implementation

- Each step takes 1 clock cycle
- Allows a functional unit to be used more than once per instruction, as long as it is used on different cycles
  - Help reduce the amount of hardware required
- Main advantages
  - Allow instructions to take different # of clock cycles
  - Ability to share functional units within the execution of a single instruction

## Multi-cycle Implementation



## Multi-cycle Implementation

- Main difference compared to single cycle implementation
  - Registers are added after every major functional unit to hold the output of that unit until the value is used in a subsequent clock cycle
    - Instruction register
    - Memory data register
    - A and B registers
    - ALUOut register

1. *Instruction fetch cycle* (IF):

```
IR \leftarrow Mem[PC];
NPC \leftarrow PC + 4;
```

2. Instruction decode/register fetch cycle (ID):

```
A ← Regs[rs];
B ← Regs[rt];
Imm ← sign-extended immediate field of IR;
```

- 3. Execution/effective address cycle (EX):
  - Memory reference:

```
ALUOutput \leftarrow A + Imm;
```

■ Register-Register ALU instruction:

```
ALUOutput \leftarrow A func B;
```

Register-Immediate ALU instruction:

```
ALUOutput \leftarrow A op Imm;
```

Branch:

ALUOutput 
$$\leftarrow$$
 NPC + (Imm  $<<$  2);  
Cond  $\leftarrow$  (A == 0)

4. Memory access/branch completion cycle (MEM):

The PC is updated for all instructions: PC  $\leftarrow$  NPC;

Memory reference:

```
LMD ← Mem[ALUOutput] or Mem[ALUOutput] ← B;
```

Branch:

if (cond) PC ← ALUOutput

- 5. Write-back cycle (WB):
  - Register-Register ALU instruction:

```
Regs[rd] \leftarrow ALUOutput;
```

Register-Immediate ALU instruction:

```
Regs[rt] ← ALUOutput;
```

Load instruction:

```
Regs[rt] \leftarrow LMD;
```

## Fundamental Execution Cycle



Obtain instruction from program storage

Determine required actions and instruction size

Locate and obtain operand data

Compute result value or status

Deposit results in storage for later use

Determine successor instruction



## Nature of Pipelining



## 5 Steps of DLX Datapath

 $Reg[IR_{rd}] = WB$ 

