# UNIC



T-46-23-12

# UM6116-25/-35/-45

# 2K×8 High Speed CMOS SRAM

#### **Features**

- Single +5 volt power supply
- Access times: 25/35/45 ns (max.)
- Current: Operating: 90 mA (max<sub>f</sub>)
   Standby: 5 mA (max<sub>s</sub>)
- Fully static operation, no clock or refreshing required

### **General Description**

The UM6116-25/-35/-45 is a high speed 16,384-bit static random access memory organized as 2,048 words by 8 bits and operates on a single 5-volt supply. It is built with UMC's high performance CMOS process. Six-tran-

- Directly TTL compatible: All inputs and outputs
- Common I/O using three-state output
- Available in 24 pin DIP or Skinny DIP packages (See ordering information page 6)

sistor, full CMOS memory cell provides low standby current and high-reliability. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures.

## **Pin Configuration**

#### **Block Diagram**





ligh Speed



#### Pin Description

| Designation                         | Description        |
|-------------------------------------|--------------------|
| A <sub>0</sub> - A <sub>10</sub>    | Address Input      |
| WE                                  | Write Enable       |
| ŌĒ                                  | Output Enable      |
| CS                                  | Chip Select        |
| I/O <sub>1</sub> — I/O <sub>8</sub> | Data Input/Output  |
| V <sub>cc</sub>                     | Power Supply (+5V) |
| GND                                 | Ground             |

# **Recommended DC Operating Conditions** $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C)$

| Symbol          | Parameter                | Min. | Тур. | Max.                     | Unit     |
|-----------------|--------------------------|------|------|--------------------------|----------|
| V <sub>CC</sub> | Supply<br>Voltage        | 4.5  | 5.0  | 5.5                      | <b>v</b> |
| GND             | Ground                   | 0    | 0    | 0                        | <b>V</b> |
| V <sub>IH</sub> | Input<br>High<br>Voltage | 2.2  | 3.5  | V <sub>CC</sub> +<br>0.5 | >        |
| V <sub>IL</sub> | Input<br>Low<br>Voltage  | -0.3 | 0    | +0.8                     | >        |
| CL              | Output<br>Load           | _    | _    | 30                       | pF       |
| TTL -           | Output<br>Load           | _    | _    | 1                        |          |

## **Absolute Maximum Ratings \***

| V <sub>CC</sub> to GND                                  |
|---------------------------------------------------------|
| IN, IN/OUT Voltage to GND0.5V to V <sub>CC</sub> +0.5V  |
| Operating Temperature, Topr 0°C to +70°C                |
| Storage Temperature, T <sub>stq</sub> 55°C to +125°C    |
| Temperature Under Bias, T <sub>bias</sub> 10°C to +85°C |
| Power Dissipation, P <sub>T</sub> 1.0W                  |
| Soldering Temp. & Time 260°C, 10 sec                    |

## \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device re-

# **DC** Electrical Characteristics $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 10\%, GND = 0V)$

| Symbol             | 0                               | UM6116- | UM6116-25/-35/-45 |      | T O 1111                                                                                                                     |  |
|--------------------|---------------------------------|---------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------|--|
| эушвы              | Parameter                       | Min.    | Max.              | Unit | Test Conditions                                                                                                              |  |
| I <sub>LI</sub>    | Input Leakage Current           |         | 10                | μΑ   | V <sub>IN</sub> = GND to V <sub>CC</sub>                                                                                     |  |
| li <sub>LO</sub> ! | Output Leakage Current          | -       | 10                | μА   | $\overline{CS} = V_{IH}$ or $\overline{OE} = V_{IH}$ , or $\overline{WE} = V_{IL}$<br>$V_{I/O} = GND$ to $V_{CC}$            |  |
| Icc                | Active Power Supply<br>Current  | _       | 90                | mA   | $\overline{\text{CS}} = V_{\text{IL}}, I_{\text{I/O}} = 0 \text{ mA}$                                                        |  |
| I <sub>CC1</sub>   | Dynamic Operating Current       | -       | 90                | mA   | Min. Cycle, Duty = 100%<br>CS = V <sub>IL</sub> , 1 <sub>I/O</sub> = 0 mA                                                    |  |
| I <sub>SB</sub>    |                                 |         | 15                | mA   | CS = V <sub>IH</sub>                                                                                                         |  |
| I <sub>SB1</sub>   | Standby Power Supply<br>Current | _       | 5                 | mA   | $\overline{\text{CS}} \ge V_{\text{CC}} - 0.2V,$ $V_{\text{IN}} \ge V_{\text{CC}} - 0.2V \text{ or } V_{\text{IN}} \le 0.2V$ |  |
| VoL                | Output Low Voltage              | -       | 0.4               | V    | I <sub>OL</sub> = 8 mA                                                                                                       |  |
| V <sub>OH</sub>    | Output High Voltage             | 2.4     | _                 | V    | I <sub>OH</sub> = -1.0 mA                                                                                                    |  |



## Truth Table

| Mode            | CS | OE | WE | I/O Operation    | V <sub>CC</sub> Current            |
|-----------------|----|----|----|------------------|------------------------------------|
| Standby         | Н  | ×  | Х  | High Z           | I <sub>SB</sub> , I <sub>SB1</sub> |
| Output Disabled | L  | н  | Н  | High Z           | Icc, Icct                          |
| Read            | L  | L  | Н  | D <sub>OUT</sub> | lcc, lcc1                          |
| Write           | L. | X  | L, | D <sub>IN</sub>  | Icc, Icci                          |

Note: X:H or L

Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Symbol             | Parameter                | Min. | Max. | Unit | Test Conditions       |
|--------------------|--------------------------|------|------|------|-----------------------|
| C <sub>IN</sub> *  | Input Capacitance        |      | 4    | pF   | V <sub>IN</sub> = 0V  |
| C <sub>I/O</sub> * | Input/Output Capacitance |      | 7    | pF   | V <sub>I/O</sub> = 0V |

\*This Parameter is sampled and not 100% tested.

AC Characteristics  $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 10\%)$ 

| Symbol            | Parameter                            | UM61 | 16-25 | UM6116-35   |              | UM6116-45 |      |      |
|-------------------|--------------------------------------|------|-------|-------------|--------------|-----------|------|------|
| Symbol            | Latanielet                           | Min. | Max.  | Min.        | Max.         | Min.      | Max. | Unit |
| Read Cycle        |                                      |      |       |             |              |           |      |      |
| <sup>t</sup> RC   | Read Cycle Time                      | 25   | _     | 35          |              | 45        |      | ns   |
| t <sub>AA</sub>   | Address Access Time                  | _    | 25    | _           | 35           | _         | 45   | ns   |
| t <sub>ACS</sub>  | Chip Select Access Time              | _    | 25    | _           | 35           | -         | 45   | ns   |
| t <sub>OE</sub>   | Output Enable to Output Valid        | _    | 15    | -           | 20           |           | 20   | ns   |
| t <sub>CLZ1</sub> | Chip Selection to Output in Low Z    | 5    | _     | 5           | _            | 5         | -    | ns   |
| t <sub>OLZ</sub>  | Output Enable to Output in Low Z     | 5    | _     | 5           | <del></del>  | 5         | _    | ns   |
| t <sub>CHZ</sub>  | Chip Deselection to Output in High Z | _    | 12    | <u> </u>    | 15           | _         | 15   | ns   |
| t <sub>OHZ</sub>  | Output Disable to Output in High Z   | _    | 12    |             | 15           | _         | 15   | ns   |
| <sup>t</sup> он   | Output Hold from Address Change      | 5    | _     | 5           | -            | 5         | -    | ns   |
| Write Cycle       |                                      | •    |       | <del></del> |              | <b>.</b>  | ··   |      |
| twc               | Write Cycle Time                     | 25   | _     | 35          | _            | 45        |      | ns   |
| <sup>t</sup> cw   | Chip Selection to End of Write       | 20   |       | 30          |              | 40        | _    | ns   |
| t <sub>AS</sub>   | Address Set-up Time                  | 0    | _     | 0           | <del>-</del> | 0         |      | ns   |
| t <sub>AW</sub>   | Address Valid to End of Write        | 20   | _     | 30          | · -          | 40        | -    | ns   |
| t <sub>WP</sub>   | Write Pulse Width                    | 20   | -     | 30          |              | 40        | _    | ns   |
| t <sub>WR</sub>   | Write Recovery Time                  | 0    |       | 0           | _            | 0         |      | ns   |
| t <sub>WHZ</sub>  | Write to Output in High Z            | -    | 10    | _           | 15           |           | 20   | ns   |
| t <sub>DW</sub>   | Data to Write Time Overlap           | 10   |       | 12          |              | 12        | _    | ns   |
| t <sub>DH</sub>   | Data Hold from Write Time            | 0    | -     | 0           |              | 0         | -    | ns   |
| t <sub>OHZ</sub>  | Output Disable to Output in High Z   | 0    | 10    | 0           | 15           | 0         | 20   | пѕ   |
| tow               | Output Active from End of Write      | 5    |       | 5           |              | 5         | _    | ns   |

Notes: t<sub>CHZ</sub>, t<sub>OHZ</sub> and t<sub>WHZ</sub> are defined as the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.

3–11





# Timing Waveforms READ CYCLE 1 (1)



# READ CYCLE 2 (1,2,4)



# READ CYCLE 3 (1, 3, 4)



#### Notes:

- 1. WE is High for Read Cycle.
- 2. Device is continuously selected,  $\overline{CS} = V_{IL}$ .
- Address Valid prior to or coincident with CS transition Low.
- 4.  $\overline{OE} = V_{IL}$ .
- 5. Transition is measured ±500mV from steady state. This parameter is sampled and not 100% tested.

## WRITE CYCLE 1





#### **Timing Waveforms (Continued)**

WRITE CYCLE 2 (5)



#### Notes:

A write occurs during the overlap  $(t_{\overline{WP}})$  of a low  $\overline{CS}$  and a low  $\overline{WE}$ .  $t_{\overline{WR}}$  is measured from the earlier of  $\overline{CS}$  or  $\overline{WE}$  going high to the end of the write cycle.

- During this period, I/O pins are in the output state so the input signals of opposite phase to the outputs must not be
- If the  $\overline{\text{CS}}$  low transition occurs simultaneously with the  $\overline{\text{WE}}$  low transition or after the  $\overline{\text{WE}}$  transition, outputs remain 4. in a high impedance state.
- $\overline{OE}$  is continuously low ( $\overline{OE} = V_{IL}$ ).
- D<sub>OUT</sub> is the same phase of write data of this write cycle.
- D<sub>OUT</sub> is the read data of next address.
- If CS is low during thie period, I/O pins are in the output state. So the data input signals of opposite phase to the outputs must not be applied to 1/O pins.
- Transition is measured ±500mV from steady state. This parameter is sampled and not 100% tested.
- t<sub>AS</sub> is measured from the address valid to the beginning of write.

#### **AC Test Conditions**

| Input Pulse Levels        | 0V to 3.0V    |
|---------------------------|---------------|
| Input Rise and Fall Times | 5 ns          |
| Input and Output          |               |
| Timing Reference Levels   | 1.5V ,        |
| Output Load               | See Fig. 1, 2 |



Figure 1. Output Load



Figure 2. Output Load for toLZ, toLZ, toHZ, toHZ, twHZ, and tow



#### **Characteristic Curves**



# **Ordering Information**

| Part No.   | Access Time (ns) | Operating Current<br>Max. (mA) | Standby Current<br>Max. (mA) | Package        |
|------------|------------------|--------------------------------|------------------------------|----------------|
| UM6116-25  | 25 ns            | 90                             | 5                            | 24L DIP        |
| UM6116-35  | 35 ns            | 90                             | 5                            | 24L DIP        |
| UM6116-45  | 45 ns            | 90                             | 5                            | Ž4L DIP        |
| UM6116K-25 | 25 ns            | 90                             | 5                            | 24L Skinny DIP |
| UM6116K-35 | 35 ns            | 90                             | 5                            | 24L Skinny DIP |
| UM6116K-45 | 45 ns            | 90 ′                           | . 5                          | 24L Skinny DIP |

Ambient Temperature TA 1°C1

Supply Voltage  $V_{CC}$  (V)