## Politecnico di Torino

Collegio di Elettronica, Telecomunicazioni e Fisica

# Lab 2: digital arithmetic Integrated Systems Architecture

Master degree in Electrical Engineering

Group: 22

Authors: Chen Xiao, Li Shancheng, Yang Haifeng, Yang Zeyu

## Contents

| 1        | $\mathbf{FPU}$ | J model                                               | 2 |
|----------|----------------|-------------------------------------------------------|---|
|          | 1.1            | Simulation                                            | 2 |
|          | 1.2            | Synthesis                                             | 4 |
|          |                | 1.2.1 Synthesis with and without compile optimization | 4 |
|          |                | 1.2.2 Simulation after synthesis                      | 4 |
|          | 1.3            | R4-MBE multiplier                                     | 4 |
|          |                | 1.3.1 Radix 4 Modified Booth Encode                   | 5 |
|          |                | 1.3.2 Sign extension simplify                         | 5 |
|          |                | 1.3.3 Dadda like adder tree                           | 6 |
|          |                | 1.3.4 Modified Booth Encode Multiplier simulation     | 8 |
|          | 1.4            | Explanations, comparisons, and comments               | 8 |
| <b>2</b> | $\mathbf{AP}$  | PENDIX A                                              | 9 |

#### 1 FPU model

#### 1.1 Simulation

Use the executable fp16\_num on the server, generate 10 different half-precision floating point multiplications as the Table 1, take these results as reference to compare the results generate by the cvfpu project developed by the OpenHW group.

Verified the file data\_gen16.vhd, put the Table 1 operand 1 to ctvalA , operand 2 to ctvalB and the result in the memory, as the code Listing 2 show.

Show as the code Listing1, add one input valid signal to the entity of data\_gen16 (line 9), add one 16-bit input result signal (line 8). When the input valid signal is high, then compare the result from fpnew\_fma.sv with the result in the memory, if they are different then assert as an error to the QuestaSim to print at the Transcript window, show as the code Listing 3 from line 17 to 20. The simulation results are saved in the text file name "results.txt" in binary format.

Run the simulation compare these 10 results, till the input valid signal went to low, the Transcript window did not give any error.

Table 1: Half-precision floating point multiplications

|                   |                      |                   | O I                   | . I            |                       |
|-------------------|----------------------|-------------------|-----------------------|----------------|-----------------------|
| operand 1 decimal | operand 1 binary     | operand 2 decimal | operand 2 binary      | result decimal | result binary         |
| 700               | (0-11000-0101111000) | 0.549805          | (0-01110-0001100110)  | 384.75         | (0-10111-1000000011)  |
| 0.0116806         | (0-01000-0111111011) | 118.938           | (0-10101-1101101111)  | 1.38965        | (0-01111-0110001111)  |
| -106.625          | (1-10101-1010101010) | 0.00171185        | (0-00101-1100000011)  | -0.182495      | (1-01100-0111010111)  |
| -0.721191         | (1-01110-0111000101) | 0.333008          | (0-01101-01010101010) | -0.240112      | (1-01100-1110101111)  |
| -1.60547          | (1-01111-1001101100) | 0.340088          | (0-01101-0101110001)  | -0.545898      | (1-01110-0001011110)  |
| 7.99894e-05       | (0-00001-0100111110) | 6552              | (0-11011-1001100110)  | 0.523926       | (0-01110-0000110001)  |
| 2228              | (0-11010-0001011010) | -1.00098          | (1-01111-00000000001) | -2230          | (1-11010-0001011011)  |
| 28.5625           | (0-10011-1100100100) | -7.05859          | (1-10001-1100001111)  | -201.625       | (1-10110-1001001101)  |
| 60256             | (0-11110-1101011011) | 0.000240326       | (0-00010-11111100000) | 14.4844        | (0-10010-11001111110) |
| -184.25           | (1-10110-0111000010) | 40                | (0-10100-0100000000)  | -7368          | (1-11011-1100110010)  |
|                   |                      |                   |                       |                |                       |

Listing 1: Entity of data generator

```
entity data_gen16 is
2
      port (
3
        CLK : in std_logic;
        RST_n : in std_logic;
        D0
             : out std_logic_vector(15 downto 0);
5
6
             : out std_logic_vector(15 downto 0);
            : out std_logic_vector(15 downto 0);
        res : in std_logic_vector(15 downto 0);
8
9
        valid: in std_logic;
        VOUT : out std_logic;
10
11
        END_SIM : out std_logic);
12
    end entity data_gen16;
```

Listing 2: Data from executable fp16\_num

```
constant ctvalA : tval t := (
1
       "0110000101111000".
2
       "0010000111111011",
       "1101011010101010",
4
       "1011100111000101",
       "1011111001101100",
       "0000010100111110",
       "0110100001011010",
8
       "0100111100100100",
       "0111101101011011",
10
       "1101100111000010"
11
        );
      constant ctvalB : tval_t := (
13
       "0011100001100110".
14
       "0101011101101111",
15
16
       "0001011100000011",
       "0011010101010100".
17
       "0011010101110001",
```

```
"0110111001100110",
19
20
      "1011110000000001",
      "1100011100001111",
21
       "0000101111100000",
22
23
      "0101000100000000"
24
        );
25
    constant result : tval_t := (
26
      "0101111000000011",
      "0011110110001111",
27
      "1011000111010111",
28
      "1011001110101111",
29
30
      "1011100001011110",
      "0011100000110001",
31
      "1110100001011011",
32
      "1101101001001101",
33
      "0100101100111110",
34
35
      "1110111100110010"
36
        );
                                                   Listing 3: Error check
    process (CLK, RST_n) is
      file res_fp : text open WRITE_MODE is "./results.txt";
2
      variable x : integer;
 3
      variable line_out : line;
      begin -- process
5
 6
        if RST_n = '0' then
                                            -- asynchronous reset (active low)
          cnt <= 0;
          DO <= (others => '0');
8
          D1 <= (others => '0');
9
10
          D2 <= (others => '0');
          VOUT <= '0';
11
          sEnd_sim <= '0';
12
        elsif CLK'event and CLK = '1' then -- rising clock edge
13
         if (valid ='1') then
14
15
            write(line_out, res);
16
            writeline(res_fp, line_out);
            if(result(cnt_in)/=res) then
17
            assert conv_integer(unsigned(res)) = x report "Results⊔are⊔different:⊔index=" & integer'image(cnt_in)
18
            severity error;
            end if;
20
            cnt_in<=cnt_in+1;</pre>
^{21}
```

22

end if;

#### 1.2 Synthesis

#### 1.2.1 Synthesis with and without compile optimization

The first step we synthesis with only compile, according to the text file prj.txt gives us the hierarchy order of the files, and then organize the command order as the Listing 5 show. Pipeline, csa, ultra, pparch, MBE synthesis command order as the Apendix A Listing 6, Listing 7, Listing 8, Listing 9 and Listing 10. Before MBE synthesis, the file of fpnew\_fma.sv should change port map to the multiplier we design which discuss later at the report section "Modified Booth Encode Multiplier simulation".

#### 1.2.2 Simulation after synthesis

After synthesis, generated the netlists, the "fpnew\_top\_NoOptimize.v" which is the netlist respect to the synthesis command without any extra compile optimization. Run the simulation compare these 10 results, till the input valid signal went to low, the Transcript window did not give any error, the behaviour is the same as the system verilog files before synthesis.

And then change the command at line 13 of Listing 4 respect to other netlists of compile options, and the line 23 of Listing 4 respect to the sdf file of the compile options, put these command into the Transcript window of Questasim. Then run the simulation, the results did not give any error neither, as well as the netlist generated respect to Modified Booth Encode multiplier, show as Figure 1. Other simulations results are the same as Figure 1.

Listing 4: Verify the netlist behaviour via simulation

```
source /eda/scripts/init_questa_core_prime
          rmdir work
          mkdir work
 3
  4
          vlih work
           vlog -reportprogress 300 -work work ../src/cf_math_pkg.sv
           vlog -reportprogress 300 -work work ../src/lzc.sv
  6
           vlog -reportprogress 300 -work work ../src/rr_arb_tree.sv
           vlog -reportprogress 300 -work work ../src/fpnew_pkg.sv
           vlog -reportprogress 300 -work work ../src/fpnew_classifier.sv
 9
          vlog -reportprogress 300 -work work ../src/fpnew_rounding.sv
10
11
           vlog -reportprogress 300 -work work ../src/fpnew_opgroup_fmt_slice.sv
           vlog -reportprogress 300 -work work ../src/fpnew_opgroup_block.sv
12
          vlog -reportprogress 300 -work work ../netlist/fpnew_top_NoOptimize.v
13
14
           #vlog -reportprogress 300 -work work ../netlist/fpnew_top_ultra.v
           #vlog -reportprogress 300 -work work ../netlist/fpnew_topcsa.v
15
           #vlog -reportprogress 300 -work work ../netlist/fpnew_topPipeline.v
16
17
           #vlog -reportprogress 300 -work work ../netlist/fpnew_topPparch.v
           #vlog -reportprogress 300 -work work ../netlist/fpnew_topMBE.v
18
          vcom -reportprogress 300 -work work ../tb/clk_gen.vhd
19
           vcom -reportprogress 300 -work work ../tb/data_gen16.vhd
20
21
           vlog -reportprogress 300 -work work ../tb/tb_fpnew_top_rtl.sv
          vlog -reportprogress 300 -work work ../tb/tb_fpnew_top_net.sv
22
           \verb|vsim -L /eda/dk/nangate| 45/verilog/qsim| 2020.4 -sdftyp /tb_fpnew\_top/UUT=../netlist/fpnew\_top_NoOptimize.sdfty| | tb_fpnew\_top/UUT=../netlist/fpnew\_top_NoOptimize.sdfty| | tb_fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../netlist/fpnew\_top/UUT=../n
23
                        work.tb_fpnew_top
24
           add wave *
```

#### 1.3 R4-MBE multiplier

To compare the multiplier that we described at the previous section, according to the half-precision format we need to handle the 10 mantissa bits, with the hidden bit at the most significant position, then we should design the multiplier is 11 bit.

The implementation of this multiplier is based on three parts, Radix 4 Modified Booth Encode, Dadda like adder tree and sign extension simplifying.



Figure 1: Simulation after synthesis

Table 2: Modified Booth Encode consider sign extension and Dadda tree

| Multiplier Bits | Selection                                                    |
|-----------------|--------------------------------------------------------------|
| 000             | 0                                                            |
| 001             | multiplicand                                                 |
| 010             | multiplicand                                                 |
| 011             | shift left 1 bit of multiplicand                             |
| 100             | shift left 1 bit of multiplicand and then bitwise complement |
| 101             | bitwise complement multiplicand                              |
| 110             | bitwise complement multiplicand                              |
| 111             | bitwise complement 0                                         |

按照不考虑sign extension的方法,Table 2的下半负数还要加1,而这里的 加一放到ddad like tree

#### 1.3.1 Radix 4 Modified Booth Encode

Generate 7 3-bit number from second operand, as the select signal of the multiplexer, then multiplicand take these 7 select signal to produce 7 partial products. These partial products are generated by multiplicand, according to the 7 select signal select the entry in the Table 2, without adding 1 because this adding 1 is moved to the Dadda like tree presents as half adder or full adder.

#### 1.3.2 Sign extension simplify

Booth encode generate the partial products in some case is negative, so we need to extend the sign bit of each partial products. Traditionally, in 2's complement format, turn a binary number from positive to negative should complement each bit and then add a 1 in the LSB, the worst case is that all the partial products are negative, then we should complement the bit from the LSB(first bit) to the MSB(21th bit), and add all partial products become more area consuming. But there is one solution to simplify.

According to the file "G.W. Bewick. Fast multiplication: algorithms and implementation - Appendix A - Sign Extension in Booth Multiplier. PhD thesis, Stanford, 1994.", each partial products are simplified as the Figure 2, where s=0 if partial product is positive (top 4 entries from Table 3), s=1 if partial product is negative (bottom 4 entries from table Table 3). In this way, the top left area of adder plane is neglected. In order to simplify the sign extension, so the partial products are

| Table 3: Modif  | ned Booth Encode   |
|-----------------|--------------------|
| Multiplier Bits | Selection          |
| 000             | + 0                |
| 001             | + Multiplicand     |
| 010             | + Multiplicand     |
| 011             | + 2 x Multiplicand |
| 100             | -2 x Multiplicand  |
| 101             | - Multiplicand     |
| 110             | - Multiplicand     |
| 111             | - 0                |



Figure 2: Sign extension simplify

extended to 12 bit except the bottom one is 11 bit.

It is worthy to point out that 0 complement is not 0, so the last entry of the table there is minus 0.

#### 1.3.3 Dadda like adder tree

The full adders allows for a compression ratio of at most 3/2, from 3 input(operand 1, operand 2, carry in), to two output (carry out, sum). There are 7 partial products, so we need 4 level to compress.

Level 0 compress to 6,

Level 1 compress to 4,

Level 2 compress to 3,

Level 3 compress to 2.

In the end, use the carry propagate adder to add the two products from the level 3.

Dadda like tree allocate half adders and full adders as Figure 4, where q0 is the sum of s0 and p1\_10, p1\_10 is the 10th bit of the original partial product 0, s0 is generated by the Table 3 according to the original partial product 0 (described at previous section), and so on so so forth, which respect dot notation as the Figure 5.



Figure 3: Align data



Figure 4: Dadda like tree allocate adders



Figure 5: Dadda like tree allocate adders dot notation

|                 | D       | E       | F       | G       | Н       | 1       | J       | K       | L       | M       | N       | 0       |         |
|-----------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
|                 | 2047    | 2040    | 2033    | 2026    | 2019    | 2012    | 2005    | 1998    | 1991    | 1984    | 1977    | 1970    |         |
|                 | 2046    | 2041    | 2036    | 2031    | 2026    | 2021    | 2016    | 2011    | 2006    | 2001    | 1996    | 1991    |         |
|                 | 4188162 | 4163640 | 4139188 | 4114806 | 4090494 | 4066252 | 4042080 | 4017978 | 3993946 | 3969984 | 3946092 | 3922270 |         |
| 4 ( ) (DTN D    |         |         |         |         |         |         |         |         |         |         |         |         |         |
| <b>≥</b>        | 0 204   | 7 20    | 40 2    | 033     | 2026    | 2019    | 2012    | 2005    | 1998    | 1991    | 1984    | 1977    | 1970    |
| → /tb_csa/DIN 0 | 0 204   | 6 20    | 41 2    | 036     | 2031    | 2026    | 2021    | 2016    | 2011    | 2006    | 2001    | 1996    | 1991    |
| -               | 0 418   | 8162 41 | 63640 4 | 139188  | 4114806 | 4090494 | 4066252 | 4042080 | 4017978 | 3993946 | 39699   | 3946092 | 3922270 |

Figure 6: Stand-alone component of 11 bit multiplier simulation

| Table 4.       | . Comparison of symmesis |                |           |  |  |  |  |
|----------------|--------------------------|----------------|-----------|--|--|--|--|
| compile option | $T_{min}(ns)$            | $F_{max}(MHz)$ | area(µm2) |  |  |  |  |
| pparch         | 2.4                      | 416.7          | 3928.3    |  |  |  |  |
| pipeline       | 2.5                      | 400            | 4055.2    |  |  |  |  |
| csa            | 2.5                      | 400            | 3951.2    |  |  |  |  |
| ultra          | 3.0                      | 333.3          | 3737.6    |  |  |  |  |
| MBE            | 3.0                      | 333.3          | 3696.1    |  |  |  |  |
| only compile   | 3.5                      | 285.7          | 4343.8    |  |  |  |  |

Table 4: Comparison of synthesis

#### 1.3.4 Modified Booth Encode Multiplier simulation

First we implemented a simple test file for the Stand alone component of 11 bit multiplier, as an unsigned 11 bit multiplier, read the text file as operands input, and do the multiplication, output the results to the waveform.

Simulation of the multiplier show as the waveform, the products are generated every clock cycle, as the Figure 6 , the upper part of the picture is table come from excel, the results are calculated by formula function, the lower part of the picture is waveform from QuestaSim. Every products are identical.

Then we change the source code file of fpnew\_fma.sv, comment the line of code:

"assign product = mantissa\_a \* mantissa\_b;".

Replace with this following new code line:

"mbe\_mantissa\_mul uumbe(.a(mantissa\_a),.b(mantissa\_b),.out(product));".

In this way to port map our MBE 11 bit multiplier instead of the symbol star "\*".

without pipeline is not high max frequency.

The test bench files are the same as the previous report section stated, take that 10 different half-precision floating point multiplications (Table 1) again to check the result of multiplier.

Run the simulation till the input valid signal went to low, the Transcript window did not give any should not be increase the throughput, but increase the max frequency. Lab1 said 3 streams input is high throughput that is unfolded with pipeline, unfolded

### 1.4 Explanations, comparisons, and comments

As show in the Table 4, in terms of max frequency the best is pparch with optimize\_registers, optimization with pipepline the Latches are inserted after every FA levels such that improve the throughput; the worst is the one with only compile. Modified Booth Encode, which is design by ourselves, probably due to the last stage carry propagate adder, the critical path includes 23 adders, so the delay is long.

In terms of area, the best is MBE, the worst is the one with only compile, MBE is optimized with ultra. In the way we implement the MBE, actually the structure is more or less similar to the synthesis solution with carry save adder, probably due to the sign extension simplify, then it save some area.

Compare the area report of <u>csa</u> and only compile, csa's number of references and sequential cells is larger than only compile, the other aspects of csa are all smaller than no optimization. Probably because the following reason, synthesis of no optimization the first partial product is composed of FAs

except the LSB and MSB, while synthesis of csa optimization the first partial product are all HAs. Further more, from the second to the last partial products the MSB are FAs, while optimizing with csa, from the second to the last partial products the MSB are HAs. Such that optimizing with csa save more area compare to the one without optimization.

The "ultra" optimize solution whose period is behind pipeline, according to the user guide of Design Compiler, who provides automatic leakage power optimization, maybe due to the consideration of this leakage power optimization, the throughput and area performance is not the best.

Due to the experimental requirement of using the Dadda tree structure, which is ALAP (As Late As Possible), it utilizes fewer resources compared to the Wallace tree. However, the total delay correspondingly increases

#### 2 APPENDIX A

```
Listing 5: Synthesis with only compile
    rmdir work
    mkdir work
    source /eda/scripts/init_design_vision
    set define_design_lib WORK -path ./work
    set search_path [list . /eda/synopsys/2021-22/RHELx86/SYN 2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys ]
5
    set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb" ]
    set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]
    set synthetic_library [list "dw_foundation.sldb" ]
    dc_shell-xg-t
 9
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
10
    analyze -f sverilog -lib WORK ../src/lzc.sv
11
    analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
12
    analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
13
    analyze -f sverilog -lib WORK ../src/fpnew_classifier.sv
14
15
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
16
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_fmt_slice.sv
17
18
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
19
    set power_preserve_rtl_hier_names true
20
21
    elaborate fpnew_top -lib WORK
    create_clock -name MY_CLK -period 3.5 clk_i
22
    set_dont_touch_network MY_CLK
23
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
24
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
25
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
26
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
27
    set_load $OLOAD [all_outputs]
28
29
    compile
    report_timing > NoOptimize3p5ns.txt
30
    report_area > NoOptimize3p5nsArea.txt
31
    report_resources > NoOptimize3p5Resources.txt
32
    change_names -hierarchy -rules verilog
33
34
    write_sdf ../netlist/fpnew_top_NoOptimize.sdf
35
    write -f verilog -hierarchy -output ../netlist/fpnew_top_NoOptimize.v
    write sdc ../netlist/fpnew top NoOptimize.sdc
36
                                            Listing 6: Synthesis with pipeline
    rmdir work
 2
    mkdir work
    source /eda/scripts/init_design_vision
3
```

```
rmdir work
mkdir work

mkdir work

source /eda/scripts/init_design_vision

set define_design_lib WORK -path ./work

set search_path [list . /eda/synopsys/2021-22/RHELx86/SYN 2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys]

set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb"]

set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]

set synthetic_library [list "dw_foundation.sldb"]

dc_shell-xg-t

analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv

analyze -f sverilog -lib WORK ../src/lzc.sv

analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
```

```
analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
13
    analyze -f sverilog -lib WORK ../src/fpnew_classifier.sv
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
15
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
16
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_fmt_slice.sv
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
18
19
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
    set power_preserve_rtl_hier_names true
20
21
    elaborate fpnew_top -lib WORK
    create_clock -name MY_CLK -period 2.5 clk_i
22
    set_dont_touch_network MY_CLK
23
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
25
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
26
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
27
    set_load $0LOAD [all_outputs]
28
29
    compile
30
    optimize_registers
    report_timing > pipeline2p5ns.txt
31
32
    report_area > pipeline2p5nsArea.txt
33
    report_resources > pipe2p5nsResources.txt
    change_names -hierarchy -rules verilog
34
35
   write_sdf ../netlist/fpnew_topPipeline.sdf
    write -f verilog -hierarchy -output ../netlist/fpnew_topPipeline.v
   write_sdc ../netlist/fpnew_toppipeline.sdc
                                               Listing 7: Synthesis with csa
    rmdir work
 1
    mkdir work
    source /eda/scripts/init_design_vision
    set define_design_lib WORK -path ./work
 4
    \tt search\_path~[list~.~/eda/synopsys/2021-22/RHELx86/SYN~2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys~]
    set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb" ]
    set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]
    set synthetic_library [list "dw_foundation.sldb" ]
    dc_shell-xg-t
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
10
11
    analyze -f sverilog -lib WORK ../src/lzc.sv
    analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
    analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
13
    analyze -f sverilog -lib WORK ../src/fpnew_classifier.sv
14
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
16
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_fmt_slice.sv
17
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
19
    set power_preserve_rtl_hier_names true
20
    elaborate fpnew_top -lib WORK
^{21}
    create_clock -name MY_CLK -period 2.5 clk_i
22
    set dont touch network MY CLK
23
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
24
25
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
26
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
27
28
    set_load $0LOAD [all_outputs]
    ungroup -all -flatten
29
    set_implementation DW02_mult/csa [find cell *mult*]
30
31
    optimize_registers
32
33
    report_timing > csa2d5ns.txt
    report_area > csa2d5nsArea.txt
    report resources > csa2d5nsResources.txt
35
36
    change_names -hierarchy -rules verilog
    write_sdf ../netlist/fpnew_topcsa.sdf
37
    write -f verilog -hierarchy -output ../netlist/fpnew_topcsa.v
38
39
    write_sdc ../netlist/fpnew_topcsa.sdc
                                              Listing 8: Synthesis with ultra
 1 rmdir work
```

mkdir work

3 source /eda/scripts/init\_design\_vision

```
set define_design_lib WORK -path ./work
    set search_path [list ./eda/synopsys/2021-22/RHELx86/SYN 2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys ]
    set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb" ]
    set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]
    set synthetic_library [list "dw_foundation.sldb" ]
    dc_shell-xg-t
10
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
    analyze -f sverilog -lib WORK ../src/lzc.sv
    analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
12
    analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
13
    analyze -f sverilog -lib WORK \dots/\text{src/fpnew\_classifier.sv}
14
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
15
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
16
    analyze -f sverilog -lib WORK .../src/fpnew_opgroup_fmt_slice.sv
17
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
18
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
19
20
    set power_preserve_rtl_hier_names true
21
    elaborate fpnew_top -lib WORK
    create_clock -name MY_CLK -period 3.0 clk_i
22
23
    set_dont_touch_network MY_CLK
24
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
25
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
26
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
    set_load $0L0AD [all_outputs]
28
29
    compile_ultra
    report_timing > ultra3p0ns.txt
30
    report_area > ultra1p3p0Area.txt
31
    report_resources > ultra3p0Resources.txt
32
    change_names -hierarchy -rules verilog
33
    write_sdf ../netlist/fpnew_top_ultra.sdf
34
    write -f verilog -hierarchy -output ../netlist/fpnew_top_ultra.v
35
    {\tt write\_sdc~../netlist/fpnew\_top\_ultra.sdc}
36
                                             Listing 9: Synthesis with pparch
    rmdir work
    mkdir work
    source /eda/scripts/init_design_vision
    set define_design_lib WORK -path ./work
    set search_path [list ./eda/synopsys/2021-22/RHELx86/SYN 2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys ]
    set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb" ]
6
    set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]
    set synthetic_library [list "dw_foundation.sldb" ]
    dc_shell-xg-t
9
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
10
    analyze -f sverilog -lib WORK ../src/lzc.sv
11
    analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
12
    analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
13
14
    analyze -f sverilog -lib WORK ../src/fpnew_classifier.sv
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
15
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
16
17
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_fmt_slice.sv
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
18
19
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
    set power_preserve_rtl_hier_names true
    elaborate fpnew_top -lib WORK
21
22
    create_clock -name MY_CLK -period 2.4 clk_i
23
    set_dont_touch_network MY_CLK
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
^{24}
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
25
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
27
28
    set_load $OLOAD [all_outputs]
    ungroup -all -flatten
    set_implementation DW02_mult/pparch [find cell *mult*]
30
31
    compile
    optimize_registers
    report_timing > pparch2d4ns.txt
33
34
    report_area > pparch2d4nsArea.txt
    report_resources > pparch2d4nsResources.txt
35
    change_names -hierarchy -rules verilog
36
37
    write_sdf ../netlist/fpnew_topPparch.sdf
```

write -f verilog -hierarchy -output ../netlist/fpnew\_topPparch.v

39 write\_sdc ../netlist/fpnew\_toppparch.sdc

Listing 10: Modified Booth Encode Synthesis with ultra

```
1
    rmdir work
    mkdir work
    source /eda/scripts/init_design_vision
    set define_design_lib WORK -path ./work
    set search_path [list ./eda/synopsys/2021-22/RHELx86/SYN 2021.06-SP4/libraries/syn/eda/dk/nangate45/synopsys ]
    set link_library [list "*" "NangateOpenCellLibrary_typical_ecsm.db""dw_foundation.sldb" ]
    set target_ibrary [list "NangateOpenCellLibrary_typical_ecsm.db" ]
    set synthetic_library [list "dw_foundation.sldb" ]
    dc_shell-xg-t
9
    analyze -f sverilog -lib WORK \dots/\text{src/CSA.sv}
10
11
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
    analyze -f sverilog -lib WORK ../src/mux.sv
12
    analyze -f sverilog -lib WORK ../src/dadda.sv
13
14
    analyze -f sverilog -lib WORK \dots/\text{src/boothmul.sv}
    analyze -f sverilog -lib WORK ../src/cf_math_pkg.sv
15
    analyze -f sverilog -lib WORK ../src/lzc.sv
16
17
    analyze -f sverilog -lib WORK ../src/rr_arb_tree.sv
    analyze -f sverilog -lib WORK ../src/fpnew_pkg.sv
18
    analyze -f sverilog -lib WORK \dots/\text{src/fpnew\_classifier.sv}
19
20
    analyze -f sverilog -lib WORK ../src/fpnew_rounding.sv
    analyze -f sverilog -lib WORK ../src/fpnew_fma.sv
^{21}
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_fmt_slice.sv
22
23
    analyze -f sverilog -lib WORK ../src/fpnew_opgroup_block.sv
    analyze -f sverilog -lib WORK ../src/fpnew_top.sv
24
    set power_preserve_rtl_hier_names true
25
26
    elaborate fpnew_top -lib WORK
    create_clock -name MY_CLK -period 3.0 clk_i
    set_dont_touch_network MY_CLK
28
29
    set_clock_uncertainty 0.07 [get_clocks MY_CLK]
    set_input_delay 0.5 -max -clock MY_CLK [remove_from_collection [all_inputs] clk_i]
    set_output_delay 0.5 -max -clock MY_CLK [all_outputs]
31
32
    set OLOAD [load_of NangateOpenCellLibrary/BUF_X4/A]
    set_load $OLOAD [all_outputs]
    compile_ultra
34
    report_timing > MBE3ns.txt
35
    report_area > MBE3nsArea.txt
    change_names -hierarchy -rules verilog
37
38
    write_sdf ../netlist/fpnew_topMBE.sdf
    write -f verilog -hierarchy -output ../netlist/fpnew_topMBE.v
   write_sdc ../netlist/fpnew_topMBE.sdc
40
```