# With\_SSI

 First i obtain the f0, f1, f2 and f3 with the basic gates with the help of karnaugh maps

| а | b | С | d | f <sub>3</sub> | f <sub>2</sub> | f <sub>1</sub> | f <sub>0</sub> |
|---|---|---|---|----------------|----------------|----------------|----------------|
| 0 | 0 | 0 | 0 | 0              | 0              | 0              | 0              |
| 0 | 0 | 0 | 1 | 0              | 0              | 0              | 0              |
| 0 | 0 | 1 | 0 | 0              | 0              | 0              | 0              |
| 0 | 0 | 1 | 1 | 0              | 0              | 0              | 0              |
| 0 | 1 | 0 | 0 | 0              | 0              | 0              | 0              |
| 0 | 1 | 0 | 1 | 0              | 0              | 0              | 1              |
| 0 | 1 | 1 | 0 | 0              | 0              | 1              | 0              |
| 0 | 1 | 1 | 1 | 0              | 0              | 1              | 1              |
| 1 | 0 | 0 | 0 | 0              | 0              | 0              | 0              |
| 1 | 0 | 0 | 1 | 0              | 0              | 1              | 0              |
| 1 | 0 | 1 | 0 | 0              | 1              | 0              | 0              |
| 1 | 0 | 1 | 1 | 0              | 1              | 1              | 0              |
| 1 | 1 | 0 | 0 | 0              | 0              | 0              | 0              |
| 1 | 1 | 0 | 1 | 0              | 0              | 1              | 1              |
| 1 | 1 | 1 | 0 | 0              | 1              | 1              | 0              |
| 1 | 1 | 1 | 1 | 1              | 0              | 0              | 1              |







$$= \alpha q \oplus p c$$

$$= \alpha q \oplus p c$$



 then I wrote my code with gates that i did in the SSI library with the help of circuit i made in the first step

```
module with_SSI(
input a,b,c,d,
output f3,f2,f1,f0
    );
    wire [5:0] fort;

AND a1(a, c, fort[0]);
    NOT n1(b, fort[1]);
    NOT n2(d, fort[2]);
    OR o1(fort[1], fort[2], fort[3]);
    AND a2(fort[3], fort[0], f2);
    AND a3(b, d, f0);
    AND a6(fort[0], f0, f3);
    AND a4(a, d, fort[4]);
    AND a5(b, c, fort[5]);
    XOR x1(fort[4], fort[5], f1);
```

endmodule

my Simulation results are true.



```
# run 1000ns
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0001 => {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0011 => \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
\{a,b,c,d\}=0110 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=0111 => \{f3,f2,f1,f0\} = 0011 -- TRUE
{a,b,c,d}=1000 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=1010 \Rightarrow \{f3,f2,f1,f0\} = 0100 -- TRUE
\{a,b,c,d\}=1011 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
{a,b,c,d}=1110 \Rightarrow {f3,f2,f1,f0} = 0110 -- TRUE
\{a,b,c,d\}=1111 => \{f3,f2,f1,f0\} = 1001 -- TRUE
```

## RTI schematic



# • Technology schematic



| • | Timing and utilization reports my maximum combinational delay is 9.601 and |
|---|----------------------------------------------------------------------------|
|   | 5 lut is used in this design                                               |

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|----------------|-----------------------|--------------|-----------------------|
| a            | <b></b> € f2 | 9.601          | SLOW                  | 2.992        | FAST                  |
| a            | <b></b> € f1 | 9.524          | SLOW                  | 2.950        | FAST                  |
| d            | √ f2         | 9.489          | SLOW                  | 2.910        | FAST                  |
| b            | <b></b> € f1 | 9.402          | SLOW                  | 2.851        | FAST                  |
|              | <b></b> € f1 | 9.199          | SLOW                  | 2.728        | FAST                  |
| a            | <b></b> € f3 | 9.111          | SLOW                  | 2.809        | FAST                  |
|              | √ f2         | 9.088          | SLOW                  | 2.729        | FAST                  |
| d            | <b></b> € f3 | 8.999          | SLOW                  | 2.723        | FAST                  |
| d            | <b></b> € f1 | 8.933          | SLOW                  | 2.700        | FAST                  |
| b            | <b></b> € f0 | 8.922          | SLOW                  | 2.688        | FAST                  |
| b            | √ f2         | 8.891          | SLOW                  | 2.728        | FAST                  |
|              | <b></b> € f3 | 8.596          | SLOW                  | 2.544        | FAST                  |
| b            | <b></b> € f3 | 8.433          | SLOW                  | 2.539        | FAST                  |
| d            | <b></b> € f0 | 8.092          | SLOW                  | 2.382        | FAST                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 5           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



# • and the used luts:

```
    set cell_list [get_cells -hierarchical -filter { PRIMITIVE_TYPE =~ LUT.*.* }]
    f0_OBUF_inst_i_1 f2_OBUF_inst_i_1 f3_OBUF_inst_i_1 x1/lut x1/lut_i_1 x1/lut_i_2
```



 After I add the constraint my maximum combinational delay reduced to 9.041 but not met the 9ns and number of luts used in design decreased to 4

| Setup                        |           | Hold                         |          | Pulse Width                              |    |
|------------------------------|-----------|------------------------------|----------|------------------------------------------|----|
| Worst Negative Slack (WNS):  | -0.042 ns | Worst Hold Slack (WHS):      | inf      | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):  | -0.042 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints: | 1         | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:   | 4         | Total Number of Endpoints:   | 4        | Total Number of Endpoints:               | NA |

#### Timing constraints are not met.

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner |
|--------------|--------------|----------------|-----------------------|
| a            | √ f2         | 9.041          | SLOW                  |
| b            | <b></b> € f0 | 8.948          | SLOW                  |
| a            | <b></b> € f1 | 8.883          | SLOW                  |
| d            | <b></b> € f0 | 8.837          | SLOW                  |
| b            | <b></b> € f1 | 8.829          | SLOW                  |
| b            | √ f2         | 8.805          | SLOW                  |
|              | <b></b> € f1 | 8.482          | SLOW                  |
|              | √ f2         | 8.401          | SLOW                  |
| d            | <b></b> € f1 | 8.287          | SLOW                  |
| d            | √ f2         | 8.286          | SLOW                  |
| a            | <b></b> € f3 | 8.260          | SLOW                  |
|              | <b>⊘</b> f3  | 8.163          | SLOW                  |
| d            | <b></b> € f3 | 8.150          | SLOW                  |
| b            | <b>⊘</b> f3  | 7.693          | SLOW                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



• And the used luts:

```
    set cell_list [get_cells -hierarchical -filter { PRIMITIVE_TYPE =~ LUT.*.* }]
    f0_OBUF_inst_i_1 f2_OBUF_inst_i_1 f3_OBUF_inst_i_1 x1/lut_comp x1/lut_i_2
```

 I added the LOC and choose slices with them and comment out the timing constraint

```
set_property LOC SLICE_X12Y67 [get_cells f0_OBUF_inst_i_1]
set_property LOC SLICE_X12Y66 [get_cells f2_OBUF_inst_i_1]
set_property LOC SLICE_X13Y67 [get_cells x1/lut]
set_property LOC SLICE_X14Y64 [get_cells x1/lut_i_1]
set_property LOC SLICE_X14Y64 [get_cells x1/lut_i_2]
```

• After choosing the slices the written slices in the constraint file can be seen in the device as used luts.





 With this particular slices the maximum combinational delay is increased because the path is longer now but used lut number is same. The reason causing an increase is that used luts are more far from the inputs and between themselves.

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|----------------|-----------------------|--------------|-----------------------|
| d            | <b></b> € f1 | 12.051         | SLOW                  | 4.056        | FAST                  |
| b            | <b></b> € f1 | 11.478         | SLOW                  | 3.804        | FAST                  |
|              | <b></b> € f1 | 11.474         | SLOW                  | 3.807        | FAST                  |
| d            | <b></b> € f2 | 11.322         | SLOW                  | 3.796        | FAST                  |
| a            | <b></b> € f1 | 11.072         | SLOW                  | 3.605        | FAST                  |
| d            | <b></b> € f3 | 11.038         | SLOW                  | 3.704        | FAST                  |
| d            | <b></b> € f0 | 10.990         | SLOW                  | 3.655        | FAST                  |
|              | √ f2         | 10.964         | SLOW                  | 3.665        | FAST                  |
| b            | √ f2         | 10.687         | SLOW                  | 3.554        | FAST                  |
| b            | <b></b> € f0 | 10.683         | SLOW                  | 3.516        | FAST                  |
|              | <b></b> € f3 | 10.682         | SLOW                  | 3.572        | FAST                  |
| b            | <b>⊘</b> f3  | 10.407         | SLOW                  | 3.464        | FAST                  |
| a            | <b></b> € f2 | 10.051         | SLOW                  | 3.270        | FAST                  |
| a            | <b>€</b> f3  | 9.737          | SLOW                  | 3.182        | FAST                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 5           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



 Then I add the timing constraint and maximum combinational delay is reduced but it did not met again. Maximum combinational delay is 10.738 ns

| Setup                        |           | Hold                         |          | Pulse Width                              |    |
|------------------------------|-----------|------------------------------|----------|------------------------------------------|----|
| Worst Negative Slack (WNS):  | -1.739 ns | Worst Hold Slack (WHS):      | inf      | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):  | -6.356 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints: | 4         | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:   | 4         | Total Number of Endpoints:   | 4        | Total Number of Endpoints:               | NA |

| Timina | constra | inte ara | not met |
|--------|---------|----------|---------|

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner |
|--------------|--------------|----------------|-----------------------|
|              | <b></b> € f1 | 10.738         | SLOW                  |
| b            | √ f2         | 10.643         | SLOW                  |
| d            | <b></b> € f0 | 10.629         | SLOW                  |
| ▶ b          | <b></b> € f1 | 10.561         | SLOW                  |
|              | √ f2         | 10.550         | SLOW                  |
| d            | √ f2         | 10.541         | SLOW                  |
| b            | <b></b> € f3 | 10.341         | SLOW                  |
|              | <b></b> € f3 | 10.245         | SLOW                  |
| b            | <b></b> € f0 | 10.227         | SLOW                  |
| d            | <b></b> € f3 | 10.205         | SLOW                  |
| a            | √ f2         | 10.111         | SLOW                  |
| a            | <b></b> € f3 | 9.807          | SLOW                  |
| a            | <b></b> € f1 | 9.426          | SLOW                  |
| d            | <b></b> € f1 | 9.246          | SLOW                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 5           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



• The waveform of the circuit. we can see the delay at the beginning and in the parts that changes immediately at first waveform.



 The designs that used time constraints combinational delays are less than the others and the design that has not specific loc is have less combinational delay than the other

# With\_Decoder

• First i did the decoder representation with all possible minterms then express the f0, f1, f2, f3 with these minterms.

$$m_{1} = \alpha'bc'd'$$

$$m_{2} = \alpha'bc'd'$$

$$m_{3} = \alpha'b'cd'$$

$$m_{4} = \alpha'b'cd'$$

$$m_{5} = \alpha'b'cd'$$

$$m_{6} = \alpha'b'cd'$$

$$m_{1} = \alpha'bc'd'$$

$$m_{2} = \alpha'bc'd'$$

$$m_{3} = \alpha'bc'd'$$

$$m_{4} = \alpha'b'cd'$$

$$m_{5} = \alpha'bc'd'$$

$$m_{6} = \alpha'b'cd'$$

$$m_{1} = \alpha'b'cd'$$

$$f_0 = bd = x1x1 = m_5 + m_7 + m_{15} + m_{15}$$
  
 $f_1 = ac'd + ab'd + a'bc + bcd' = 1x01 + 10x1 + 011x + x110 = m_{15} + m_9 + m_{11} + m_{14} + m_{14}$   
 $f_2 = abcd = m_{15}$ 

then i wrote my code with the help of previous step

```
module with decoder(
input a,b,c,d,
output f3, f2, f1, f0
) ;
wire [15:0] m;
wire fort0, fort1, fort2, fort3, fort4, fort5, fort6, fort7;
DECODER decoder1(.IN({a,b,c,d}), .OUT(m));
assign f3=m[15];
OR o1(m[5], m[7], fort0);
OR o2 (m[13], m[15], fort1);
OR o3(fort0, fort1, f0);
OR 04(m[6], m[7], fort3);
OR o5(m[9], m[11], fort4);
OR 06(m[13], m[14], fort5);
OR o7(fort3, fort4, fort6);
OR o8(fort6, fort5, f1);
OR 09(m[10], m[11], fort7);
OR o10 (m[14], fort7, f2);
```

endmodule

# my simulation results are true



```
# run 1000ns
{a,b,c,d}=0000 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0001 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0011 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0101 => \{f3,f2,f1,f0\} = 0001 -- TRUE
\{a,b,c,d\}=0110 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=0111 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
{a,b,c,d}=1000 => {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=1010 \Rightarrow \{f3,f2,f1,f0\} = 0100 -- TRUE
{a,b,c,d}=1011 => {f3,f2,f1,f0} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1110 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
{a,b,c,d}=1111 => {f3,f2,f1,f0} = 1001 -- TRUE
```

## RTL schematic



**Technology schematic** 



# The luts are in slice X0Y100 and X0Y94





• Timing and utilization reports. maximum combinational delay is 9.497, 3 lut is used that can see in the device previous step

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|----------------|-----------------------|--------------|-----------------------|
| a            | √ f2         | 9.497          | SLOW                  | 2.979        | FAST                  |
| a            | <b></b> € f1 | 9.422          | SLOW                  | 2.895        | FAST                  |
| a            | <b></b> € f3 | 9.261          | SLOW                  | 2.866        | FAST                  |
| b            | <b></b> € f0 | 8.922          | SLOW                  | 2.688        | FAST                  |
| b            | <b></b> € f2 | 8.898          | SLOW                  | 2.732        | FAST                  |
| b            | <b></b> € f1 | 8.821          | SLOW                  | 2.645        | FAST                  |
| d            | <b></b> € f2 | 8.665          | SLOW                  | 2.649        | FAST                  |
| ▶ b          | <b></b> € f3 | 8.652          | SLOW                  | 2.603        | FAST                  |
|              | √ f2         | 8.619          | SLOW                  | 2.591        | FAST                  |
| d            | <b></b> € f1 | 8.556          | SLOW                  | 2.569        | FAST                  |
|              | <b></b> € f1 | 8.543          | SLOW                  | 2.508        | FAST                  |
| d            | <b></b> € f3 | 8.431          | SLOW                  | 2.533        | FAST                  |
|              | <b></b> € f3 | 8.285          | SLOW                  | 2.445        | FAST                  |
| d            | <b></b> € f0 | 8.091          | SLOW                  | 2.381        | FAST                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 63400     | 0.00          |
| Ю        | 8           | 210       | 3.81          |



• After I add the timing constraint the constraint not met but the maximum combinational delay reduced to 8.826 ns

#### Hold Pulse Width Setup Worst Negative Slack (WNS): -2.826 ns Worst Hold Slack (WHS): inf Worst Pulse Width Slack (WPWS): NA Total Negative Slack (TNS): -9.709 ns Total Hold Slack (THS): Total Pulse Width Negative Slack (TPWS): NA 0.000 ns Number of Failing Endpoints: 4 Number of Failing Endpoints: 0 Number of Failing Endpoints: NA Total Number of Endpoints: Total Number of Endpoints: Total Number of Endpoints: NA

### Timing constraints are not met.

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner |
|--------------|--------------|----------------|-----------------------|
| a            | √ f2         | 8.826          | SLOW                  |
|              | √ f2         | 8.688          | SLOW                  |
| d            | √ f2         | 8.577          | SLOW                  |
| b            | √ f2         | 8.551          | SLOW                  |
| <b>⊵</b> a   | <b></b> € f1 | 8.399          | SLOW                  |
| b            | <b></b> € f0 | 8.307          | SLOW                  |
| d            | <b></b> € f1 | 8.237          | SLOW                  |
| d            | <b></b> € f0 | 8.178          | SLOW                  |
| d            | <b></b> € f3 | 8.177          | SLOW                  |
| b            | <b></b> € f1 | 8.132          | SLOW                  |
|              | <b></b> € f3 | 8.088          | SLOW                  |
|              | <b></b> € f1 | 8.059          | SLOW                  |
| b            | <b></b> € f3 | 7.988          | SLOW                  |
| a            | <b>€</b> f3  | 7.929          | SLOW                  |

# With\_mux

• First I obtain f0, f1, f2, f3 with the mux that has a and c as a select and b and d as an input.





• Then with the help of the first step I wrote the code with the MUX in from the exp2 library.

```
module with_MUX(
input a,b,c,d,
output f3,f2,f1,f0
);

wire fort1,fort2,fort3;
AND a1(b, d, fort1);
XOR x1(b, d, fort2);
NAND na1(b, d, fort3);
MUX m1(.D({fort1,fort1,fort1,fort1}), .S({a,c}), .O(f0));
MUX m2(.D({fort2,d,b,1'b0}), .S({a,c}), .O(f1));
MUX m3(.D({fort3,1'b0,1'b0,1'b0}), .S({a,c}), .O(f2));
MUX m4(.D({fort1,1'b0,1'b0,1'b0}), .S({a,c}), .O(f3));
endmodule
```

## My simulation result is as expected and same with the others

```
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0001 => \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0011 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
{a,b,c,d}=0110 \Rightarrow {f3,f2,f1,f0} = 0010 -- TRUE
\{a,b,c,d\}=0111 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=1010 \Rightarrow \{f3,f2,f1,f0\} = 0100 -- TRUE
\{a,b,c,d\}=1011 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1110 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1111 \Rightarrow \{f3,f2,f1,f0\} = 1001 -- TRUE
```

## RTL schematic



• Technology schematic



 The used luts are in the slice X0Y94 and slice X0Y100 different from with\_decoder





 Timing and Utilization report. Maximum combinational delay is 9.745 and 4 lut is used as we can see in the device in previous step

| From<br>Port | To<br>Port   | Max Delay | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|-----------|-----------------------|--------------|-----------------------|
| a            | √ f1         | 9.047     | SLOW                  | 2.783        | FAST                  |
| a            | √ f2         | 9.754     | SLOW                  | 3.044        | FAST                  |
| a            | <b></b> € f3 | 9.262     | SLOW                  | 2.859        | FAST                  |
| b            | <b></b> € f0 | 8.922     | SLOW                  | 2.688        | FAST                  |
| b            | √ f1         | 8.901     | SLOW                  | 2.530        | FAST                  |
| b            | √ f2         | 9.162     | SLOW                  | 2.804        | FAST                  |
| b            | <b></b> € f3 | 8.672     | SLOW                  | 2.621        | FAST                  |
|              | √ f1         | 8.006     | SLOW                  | 2.359        | FAST                  |
|              | √ f2         | 8.677     | SLOW                  | 2.627        | FAST                  |
|              | <b></b> € f3 | 8.219     | SLOW                  | 2.438        | FAST                  |
| d            | <b></b> € f0 | 8.092     | SLOW                  | 2.382        | FAST                  |
| d            | <b></b> € f1 | 8.933     | SLOW                  | 2.646        | FAST                  |
| d            | √ f2         | 9.500     | SLOW                  | 2.922        | FAST                  |
| d            | <b>€</b> f3  | 9.010     | SLOW                  | 2.735        | FAST                  |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



• After I add the timing constraint the constraints are not met but maximum delay reduced to 8.853 and the used luts increased to 5 from 4.

| tup                          |            | Hold                         |          | Pulse Width                              |    |
|------------------------------|------------|------------------------------|----------|------------------------------------------|----|
| Worst Negative Slack (WNS):  | -2.853 ns  | Worst Hold Slack (WHS):      | inf      | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):  | -10.460 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints: | 4          | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:   | 4          | Total Number of Endpoints:   | 4        | Total Number of Endpoints:               | NA |

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 5           | 63400     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



| From<br>Port | To<br>Port   | Max<br>Delay | Max Process<br>Corner |
|--------------|--------------|--------------|-----------------------|
| a            | <b></b> € f1 | 8.592        | SLOW                  |
| a            | √ f2         | 8.827        | SLOW                  |
| a            | <b></b> € f3 | 8.167        | SLOW                  |
| b            | <b></b> € f0 | 8.430        | SLOW                  |
| b            | <b></b> € f1 | 8.522        | SLOW                  |
| b            | √ f2         | 8.547        | SLOW                  |
| b            | <b></b> € f3 | 8.158        | SLOW                  |
|              | <b></b> € f1 | 8.145        | SLOW                  |
|              | √ f2         | 8.853        | SLOW                  |
|              | <b></b> € f3 | 7.931        | SLOW                  |
| d            | <b></b> € f0 | 8.560        | SLOW                  |
| d            | <b></b> € f1 | 8.638        | SLOW                  |
| d            | √ f2         | 8.721        | SLOW                  |
| d            | <b>€</b> f3  | 8.409        | SLOW                  |

# **Miscellaneous Questions**

- Behavioral Simulation, an early design stage, verifies high-level functionality
  using VHDL or Verilog. Post-Synthesis Functional Simulation, post-synthesis,
  ensures functionality at a lower level, checking the synthesized netlist without
  detailed timing. Post-Implementation Functional Simulation, after
  place-and-route, considers physical placement with a focus on functional
  correctness and basic timing. Post-Implementation Timing Simulation, at a low
  level, includes detailed timing verification, ensuring the design meets specific
  timing requirements.
- This design performs a multiplication on ab and cd.
- The second design is easier to code because we have all the minterms..
- The first design has 9.041 ns combinational delay with constraint. The second one has maximum 8.826ns combinational delay and the third one has 8.853ns combinational delay.
- The best in terms of timing is the design with mux. The used lut number is 4, 3, 4 respectively. So the best one in terms of utilization is the decoder one.