## **DIC L18: Delay (6)**

Sung-Min Hong (<a href="mailto:smhong@gist.ac.kr">smhong@gist.ac.kr</a>)

Semiconductor Device Simulation Lab.
School of Electrical Engineering and Computer Science
Gwangju Institute of Science and Technology

## 4.3. RC delay model (10)

- Layout dependence of capacitance
  - Good layout minimizes the diffusion area.



## 4.4. Linear delay model (1)

- Delay in a logic gate
  - Express delays in process-independent unit

$$d = \frac{t_{pd}}{\tau} = \frac{t_{pd}}{3RC}$$

Eq. (4.15)

– Delay has two components:

$$d = f + p$$

Eq. (4.20)

Effort delay

$$f = gh$$

Eq. (4.21)

- Logical effort, g
  - $g \equiv 1$  for inverter

## 4.4. Linear delay model (2)

- Delay in a logic gate (continued)
  - Electrical effort

$$h = \frac{C_{out}}{C_{in}}$$

Eq. (4.22)

- Ratio of output to input capacitance
- Parasitic delay, p
  - Represents delay of gate driving no load
  - Set by internal parasitic capacitance

# 4.4. Linear delay model (3)

Normalized delay versus fanout



## 4.4. Linear delay model (4)

- Computing logical effort
  - Logical effort is the ratio of the input capacitance of a gate to the input capacitance of an inverter delevering the same output current.



## 4.4. Linear delay model (5)

Logical effort of common gates

| Gate type      | Number of inputs |      |          |              |          |  |
|----------------|------------------|------|----------|--------------|----------|--|
|                | 1                | 2    | 3        | 4            | n        |  |
| Inverter       | 1                |      |          |              |          |  |
| NAND           |                  | 4/3  | 5/3      | 6/3          | (n+2)/3  |  |
| NOR            |                  | 5/3  | 7/3      | 9/3          | (2n+1)/3 |  |
| Tristate / mux | 2                | 2    | 2        | 2            | 2        |  |
| XOR, XNOR      |                  | 4, 4 | 6, 12, 6 | 8, 16, 16, 8 |          |  |

GIST Lecture on November 19, 2019

## 4.4. Linear delay model (6)

Parasitic delay of common gates

| Gate type      | Number of inputs |   |   |   |    |  |
|----------------|------------------|---|---|---|----|--|
|                | 1                | 2 | 3 | 4 | n  |  |
| Inverter       | 1                |   |   |   |    |  |
| NAND           |                  | 2 | 3 | 4 | n  |  |
| NOR            |                  | 2 | 3 | 4 | n  |  |
| Tristate / mux | 2                | 4 | 6 | 8 | 2n |  |
| XOR, XNOR      |                  | 4 | 6 | 8 |    |  |

GIST Lecture on November 19, 2019

# 4.4. Linear delay model (7)

Example 4.10



- Logical Effort: g = 1
- Electrical Effort: h = 4
- Parasitic Delay: p = 1
- Stage Delay: d = 5
- When  $\tau = 3RC = 3$  ps, the total delay is 15 ps.

# 4.4. Linear delay model (8)

• Example 4.11



- Logical Effort: g = 1
- Electrical Effort: h = 1
- Parasitic Delay: p = 1
- Stage Delay: d = 2
- Frequency:  $f_{osc} = 1/(2*N*d) = 1/4N$

# 4.5. Logical effort of paths (1)

- Multistage logic networks
  - Logical effort is independent of size.
  - Electrical effort depends on sizes.



– Some metrics for the path as a whole?

# 4.5. Logical effort of paths (2)

- Multistage logic networks
  - Logical effort is independent of size.
  - Electrical effort depends on sizes.

#### Homework#5

- A paper about the Elmore delay will be distributed.
  - Read it!
  - And write a report on it, by summarizing the content.
- Due: October 26, 2019 (Before the lecture starts)
  - Upload your Homework to our GitHub repository.