## COL 215 HARDWARE ASSIGNMENT -3(PART-1)

### Himanshi Bhandari(2023CS10888)

Mannat(2023CS10138)

10 November 2024

## **AES Decryption Implementation Report**

This report details the approach and structure of different modules used in implementing AES decryption and their integrated working. The implementation is divided into distinct modules for each primary operation in the AES decryption process. Each module operates on an 8-bit or 32-bit input, processing data based on specified VHDL components that mimic the AES decryption flow. We have created controller/FSM to connect and control each component. Decryption operations are applied in reverse order of encryption, ensuring that the data returns to its original state (plaintext).



Figure 3: AES Decryption Flowchart

### **Module Descriptions**

#### 1. FSM MODULE:

For the control path, we have implemented a common FSM to control both the compute unit and perform data transfers between ROM/RAM and the local registers. The FSM consists of the following states:

IDLE, INIT\_READ, INITIAL\_XOR, INV\_MIX\_COLST, INV\_SUB\_BYTEST, INV\_SHIFT\_ROWST, INITIAL\_INV\_SUB\_BYTEST, ROUND\_KEY\_XOR, CHECK\_ROUND, FINAL\_XOR, INTIAL\_INV\_SHIFT\_ROWST, We have used the next\_state signal to change the state and done\_sig to know when the decryption is completed. When done signal become 1 then we display the text using time scrolling. The FSM consists of two parts: 1. Sequential block: In this block, the state is updated on the clock edge or initialized to a default state if the reset flag is set HIGH. 2. Combinational Block: This consists of the logic to update the next state based on the cur\_round values and the current state. The state of the each clock cycle is indicated/controlled in the Combinational block.

In, Init\_read state, we first read the cypher text from ROM and we have created four 32 bits registers data\_regs in which we store the rows of the matrix.

Then INITIAL\_XOR state is called in which we read the 10<sup>th</sup> Round keys and store in 4 registers of 32 bits each. And we send the input in chunks of 32 bits to add\_round\_keys to do xor based on clock cycles.

Once data\_regs is updated after getting the output from add\_round\_keys, we update the cur\_round (stores the round number)and the state gets updated to initial\_\_inv\_shift\_rowst which shifts the rows according to row number which we provide and then data\_regs get updated by the output. Here also we send rows as input to inv shift rows module.

After the updation, next state becomes initial\_inv\_sub\_bytest where we have added wait of 4 clock cycles each since reading by rom in inv\_sub\_byte module will also take time and so we update the registers with the output after this wait. We send 8 bits each in inv\_sub\_bytes.

Once this operation is completed, state gets updated to round key xor which is similar to initial\_xor. After the completion of round\_key\_xor cur\_round gets incremented and state gets updated to inv\_mix\_colst state. In this state we send columns to the inv mix col module and update the registers by the output which we get. Once it is completed, state gets updated to inv\_shift\_rowst state which is similar to initial\_shift\_rowst. After this state becomes inv\_sub\_bytes which is similar to initial\_inv\_sub\_bytest. Here one iteration of for loop given in flow chart gets completed, now the next state is CHECK\_round which check if 8 iterations are completed or not. If they are completed, then it updates the state to Final xor which similar to previous xor states just that done\_sig becomes 1 here that is the decryption is completed and the next state to it is idle. If iterations are left then check round updates the next state to round\_key\_xor.

We have used 3 Roms, one for inv\_s\_box, one for cypher text and one for round\_keys. We maintain 8 registers of 32 bits to store values(4 for data and 4 for round\_keys). And after all the states the value stores in data\_regs can be displayed using display.vhd logic. We computed the final decrypted text in fsm\_controller and our display.vhd is doing time scrolling properly. We added the logic of display.vhd to our fsm\_controller by doing if done\_sig is 1 then do the steps which are in process of display.vhd since it will use plaintext\_out which we have calculated as a signal .Due to lack of time we could not fix the syntax errors hence submitting the separate files.









#### CHECKING:

We first checked the individual operational modules by creating their testbenches and checking the outputs. They were working correctly. Then we first wrote the code for fsm and then created testbench. We first checked our logic for the code by line by line reading and verifying but we still needed to know the outputs after each step of the state and final output of each state. FOR CHECKING FINAL OUTPUT OF EACH STATE:

We ran the simulation, and then started by first line of the state and ran simulation for 10ns. Then we hovered above the signal, input, output, register, clk\_counter to know the value at the instant. We did this till the state got completed. By checking the value after every 10 ns we were able to debug it thoroughly as we could observe every minute transition in value of registers. We started by checking INITIAL\_READ and we received the correct output after this state. Then before starting the debugging of next state we check if after completion of state it did not repeat the state instead went to the next state, so we ensured this too.

Then we checked the next\_state which was INITIAL\_XOR for debugging . We knew the value stored in registers. Then we again checked each step and value change after 10-10 ns and also the final output. We verified the output and it was correct. Since the functionality of INITIAL\_XOR, ROUND\_KEY\_XOR and FINAL\_XOR is exactly same just one line that is next\_state is different, so all these are correct.

Then we checked for INITIAL\_INV\_SHIFT\_ROWST. We knew the value stored in registers and checked similarly and it was correctly shifting according to row number. Since INV\_SHIFT\_ROWST is exactly similar except the next\_state line hence both are correct.

Then we checked for INITIAL\_INV\_SUB\_BYTEST. We knew the value stored in registers and checked similarly and it was correctly updating the value from inv\_s-box. Since INV\_SUB\_BYTEST is exactly similar except the next\_state line hence both are correct.

Then we checked for INV\_MIX\_COLST and we were getting correct output after this state too. Also the CHECK\_ROUND was correctly working by sending back to round\_key\_xor when need or else to final\_xor.

While debugging we found that initially we had added only one clock cycle but updation of output after computation from operational modules takes time, so we added the time delays accordingly.

I have added a few pictures of our debugging time and how we were getting correct output after each state.





2. **ROM Access Module:** This module loads the cipher text and round keys from a pre-defined .coe file, storing them in ROM to maintain stability across decryption rounds. The ROM interface is controlled by ena, clk, and addr, ensuring synchronous data reads essential for the sequential operations in AES.





3. BRAM Access Module: This module interfaces with a Block RAM (BRAM) component (blk\_mem\_gen\_1), allowing for read and write operations based on control signals such as clock, reset, enable, and write enable. It connects input signals for address and data, facilitating data storage and retrieval in the BRAM.



- sim\_1 - add\_round\_key\_tb x | Behavioral Simulation - Functional - sim\_1 - inv\_shift\_row\_tb × Behavioral Simulation - Functional - sim\_1 - tb\_bram\_access bram\_access.vhd x bram\_access\_tb.vhd x Untitled 6 Q, Ö Ф Name Value Data Ty ¼ clk 0 Logic Value Name 140.0 160.000 ns 180.000 ns 200.000 ns ¼ rst 0 Logic ¼ ena 0 Logic l rst 0 :01ew IIII < Array > 💖 addr[ 001 Array **₩** we[0:0] > 💖 din[7 aa Array 0 **l** [0] > W dout! f0 Array ₩ addr[10:0] 004 001 **₩** dout[7:0]

5. **InvSubBytes Module:** The inv\_sub\_bytes module performs the AES inverse S-Box transformation by referencing a ROM table (blk\_mem\_gen\_2) containing inverse S-Box values. The 8-bit input (input8) serves as an address to retrieve the corresponding inverse S-Box value, outputted as output8, reversing the substitution applied during AES encryption. The module is

synchronized by the clock (clk) and supports reset (rst), which clears the output to zero when active.



6. **InvShiftRows Module:** This module undoes the row shifts by shifting each row of the state matrix to the right by the required number of bytes, reversing the byte shifts applied during encryption in AES decryption. This operation, essential to restoring the original data arrangement, processes a 128-bit input (state\_in) representing a 4x4 matrix of bytes. Each input gets shifted according to the row number and the transformed output

is assigned to state\_out







7. **Inv\_mix\_columns:** The inv\_mix\_columns module implements the inverse MixColumns transformation in AES decryption, using Galois Field (GF(2^8)) multiplication to reverse the column mixing applied during encryption. The module accepts a 32-bit input (input\_col), which represents a column of four 8-bit values, and outputs a 32-bit transformed column (output\_col). Inside the module, each byte of input\_col is split into col\_0 through col\_3. The function multiplier\_of\_two performs GF(2^8) multiplication using bitwise shifts and XOR operations with the irreducible polynomial 0x1B for polynomial reduction, ensuring results remain within GF(2^8). The inverse MixColumns transformation is computed by multiplying each column byte with constants (0E, 0B, 0D, 09), arranged to reverse encryption's mixing step. Each resulting row (row\_0 through row\_3) is computed by XORing the GF-multiplication outputs, and these rows are concatenated to form output\_col, effectively transforming the input column for AES decryption.









8. **AddRoundKey Module:** The add\_round\_key module implements the AddRoundKey step in AES by performing a bitwise XOR operation between two 32-bit inputs (input1 and input2), which represent a portion of the state and the round key, respectively. Each 8-bit segment of input1 is XORed with the corresponding 8-bit segment of input2, producing a 32-bit output (output) that represents the transformed state. This operation combines the round key with the current state, a key step in AES encryption and decryption, effectively scrambling the data based on the key for security.





9. **Display module:** The display module controls a scrolling 4-digit display on a Basys 3 board, driven by a 100 MHz clock (clk\_in) and reset signal. A 128-bit data input (data\_in) is displayed sequentially by sending four 8-bit segments to the main component, which manages the timing, decoding, and multiplexing for each digit on the 7-segment display. N is a constant that sets the clock divider rate, controlling the speed of the scrolling display. To control the scroll speed, a clock divider (clk\_divider) slows down the update rate, while counters (scroll\_count and shift\_position) track and shift through the data segments in 8-bit (1-byte) increments. The process loops through all 12 segments in data\_in and then resets, continuously displaying each 4-byte portion. The main component refreshes the displays at a rate fast enough to create a smooth scrolling effect. This VHDL module uses the decoder which decodes an 8-bit binary input into a 7-segment display output for hexadecimal characters (0-9, A-F) and space, using active-low logic. The process block's case statement matches the input to specific ASCII values, turning on segments (set to '0') to form each character. Unmatched inputs result in a blank (-) display. Also, we have replaced the decoder of HW 2 with this decoder. So logic for timing block remains similar to previous time.









We have added the testcases in tb files.

# Conclusion

We have implemented AES Decryption and created controller/FSM to connect and control each component.