# **ASSIGNMENT-1**

### **CS422A**

Hitesh Anand 200449

## Question 1, 2

## Implementation Details

#### File Convention

The code producing desired outputs for both the questions is in the file task\_1\_2.cpp (Run this to get the output corresponding to both the parts)

#### **Initialization**

Initialize the ins\_counts array which stores the count for each type of instruction. Also, initialize the cycle\_counts array which stores the number of cycles for each kind of instruction (70 for LOAD/STORE), and 1 for every other instruction.

```
for (int i = 0; i < TOTAL; i++)
   ins_counts[i] = 0;

for (int i = 0; i < TOTAL; i++)
{
   if (i == LOAD || i == STORE)
      cycle_counts[i] = 70;
   else
      cycle_counts[i] = 1;
}</pre>
```

#### Analysis Routines / Other Functions

- InsCount(): increments the instruction count for every instruction
- FastForward(): checks whether the instruction count has reached the fast forward amount of instructions for the given application

- MyPredicatedAnalysis(): increments the given pointer
- Terminate(): calls the Exit routine when instruction count exceeds fast\_forward + BILLION instructions
- Finally, the exit routine computes the CPI and prints all the recorded values

```
//Computation of CPI
double total_cnt = 0, weighted_cycles = 0;
for (int is = 0; is < TOTAL; is++)
{
    total_cnt += ins_counts[is];
    weighted_cycles += ins_counts[is] * cycle_counts[is];
}</pre>
```

# Results

# 400.perlbench

| Instruction Type         | Number of Instructions  | % of Total Instructions |
|--------------------------|-------------------------|-------------------------|
| NOP                      | 954493                  | 0.09                    |
| Direct Call              | 1.048 x 10 <sup>7</sup> | 1.04                    |
| Indirect Call            | 1.189 x 10 <sup>7</sup> | 0.11                    |
| Returns                  | 1.167 x 10 <sup>7</sup> | 1.167                   |
| Unconditional Branches   | 1.86 x 10 <sup>7</sup>  | 1.864                   |
| Conditional Branches     | 8.51 x 10 <sup>7</sup>  | 8.514                   |
| Logical Operations       | $7.02 \times 10^7$      | 7.021                   |
| Rotate and Shift         | 2.475 x 10 <sup>6</sup> | 0.2475                  |
| Flag Operations          | 691965                  | 0.069                   |
| Vector Instructions      | 0                       | 0                       |
| Conditional Moves        | 0                       | 0                       |
| MMX and SSE Instructions | 0                       | 0                       |
| System Calls             | 0                       | 0                       |
| Floating Points          | 1.075 x 10 <sup>6</sup> | 0.107                   |
| Loads                    | 2.178 x 10 <sup>8</sup> | 21.781                  |
| Stores                   | 1.411 x 10 <sup>8</sup> | 14.12                   |
| Other                    | 4.38 x 10 <sup>8</sup>  | 43.84                   |

CPI for this application: 25.772

# 401.bzip2

| Instruction Type         | Number of Instructions | % of Total Instructions |
|--------------------------|------------------------|-------------------------|
| NOP                      | 247                    | 2.47 x 10 <sup>-5</sup> |
| Direct Call              | 3.58 x 10 <sup>6</sup> | 0.36                    |
| Indirect Call            | 0                      | 0                       |
| Returns                  | 3.58 x 10 <sup>6</sup> | 0.36                    |
| Unconditional Branches   | 1.08 x 10 <sup>7</sup> | 1.08                    |
| Conditional Branches     | 6.79 x 10 <sup>7</sup> | 6.79                    |
| Logical Operations       | 1.44 x 10 <sup>7</sup> | 1.44                    |
| Rotate and Shift         | 1.17 x 10 <sup>7</sup> | 1.17                    |
| Flag Operations          | 954                    | 9.54 x 10 <sup>-5</sup> |
| Vector Instructions      | 0                      | 0                       |
| Conditional Moves        | 0                      | 0                       |
| MMX and SSE Instructions | 0                      | 0                       |
| System Calls             | 0                      | 0                       |
| Floating Points          | 0                      | 0                       |
| Loads                    | 2.85 x 10 <sup>8</sup> | 28.54                   |
| Stores                   | 1.12 x 10 <sup>8</sup> | 11.24                   |
| Other                    | 4.9 x 10 <sup>8</sup>  | 49                      |

CPI for this application: 28.4483

# 403.gcc

| Instruction Type         | Number of Instructions  | % of Total Instructions |
|--------------------------|-------------------------|-------------------------|
| NOP                      | 2.62 x 10 <sup>6</sup>  | 0.26                    |
| Direct Call              | 2.03 x 10 <sup>7</sup>  | 2.03                    |
| Indirect Call            | 151773                  | 0.015                   |
| Returns                  | 2.04 x 10 <sup>7</sup>  | 2.04                    |
| Unconditional Branches   | 2.11 x 10 <sup>7</sup>  | 2.1                     |
| Conditional Branches     | 9.69 x 10 <sup>7</sup>  | 9.69                    |
| Logical Operations       | 3.4 x 10 <sup>7</sup>   | 3.40                    |
| Rotate and Shift         | 118943                  | 0.011                   |
| Flag Operations          | 0                       | 0                       |
| Vector Instructions      | 0                       | 0                       |
| Conditional Moves        | 0                       | 0                       |
| MMX and SSE Instructions | 0                       | 0                       |
| System Calls             | 0                       | 0                       |
| Floating Points          | 0                       | 0                       |
| Loads                    | 2.24 x 10 <sup>8</sup>  | 22.40                   |
| Stores                   | 1.13 x 10 <sup>8</sup>  | 11.32                   |
| Other                    | 4.669 x 10 <sup>8</sup> | 46.69                   |

CPI for this application: 24.2699

## 429.mcf

| Instruction Type         | Number of Instructions  | % of Total Instructions |
|--------------------------|-------------------------|-------------------------|
| NOP                      | 4                       | 4 x 10 <sup>-7</sup>    |
| Direct Call              | 1.69 x 10 <sup>7</sup>  | 1.69                    |
| Indirect Call            | 0                       | 0                       |
| Returns                  | 1.69 x 10 <sup>7</sup>  | 1.69                    |
| Unconditional Branches   | 113176                  | 0.011                   |
| Conditional Branches     | 8.49 x 10 <sup>7</sup>  | 8.49                    |
| Logical Operations       | 4.02 x 10 <sup>7</sup>  | 4.02                    |
| Rotate and Shift         | 56577                   | 0.005                   |
| Flag Operations          | 0                       | 0                       |
| Vector Instructions      | 0                       | 0                       |
| Conditional Moves        | 0                       | 0                       |
| MMX and SSE Instructions | 0                       | 0                       |
| System Calls             | 0                       | 0                       |
| Floating Points          | 0                       | 0                       |
| Loads                    | 2.823 x 10 <sup>7</sup> | 28.23                   |
| Stores                   | 8.48 x 10 <sup>7</sup>  | 8.48                    |
| Other                    | 4.735 x 10 <sup>8</sup> | 47.35                   |

CPI for this application: 26.3376

**NOTE:** The applications 450.soplex, 456.hmmr, 471.omnetpp, and 486.xalancbmk produce an error: "PIN out of memory: MmapChecked" for Question 1,2. This could not be debugged and attempts to debug even led to sometimes crashing my system (Ubuntu 22.04 LTS dual boot with Windows 11). Hence, the outputs corresponding to these four applications could not be generated even after multiple attempts at debugging. The outputs for these applications are present, however, for the Questions 3 and 4 as mentioned later in the report.

## Question 3

#### Implementation Details

#### File Convention

The code for this question is contained in the file task\_3.cpp

#### **Instruction Routine**

For Memory Trace, use the IARG\_MEMORYOP\_EA parameter provided by PIN to pass the Memory Operand address

Call the analysis routine separately for read and write instructions

For Instruction Trace, use the IARG\_INST\_PTR to pass the instruction address being accessed

```
int ins_size = INS_Size(ins);

INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR) FastForward, IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)InstructionTrace, IARG_PTR, &ins_size, IARG_INST_PTR, IARG_END);
INS_InsertCall(ins, IPOINT_BEFORE, InsCount, IARG_END);
```

#### **Analysis Routines**

- MemoryTrace(): Takes in the pointer to the memory being accessed, extracts the
  address in the numerical form by typecasting, divides the address by the granularity (32
  in our case), and then multiplies back by granularity value to get the memory word being
  accessed. Finally, stores it in a set.
- InstructionTrace(): Similar logic as MemoryTrace(), only difference is that it takes the corresponding instruction address and stores it in the corresponding set.

ExitRoutine(): Prints the number of unique elements in both the above sets, representing
the number of unique memory addresses and instruction addresses accessed
respectively.

```
// Insert the Memory Address acccessed
VOID MemoryTrace(VOID* sz, VOID* addr) {
    mem_st.insert(((*(double*)addr)/GRANULARITY)*GRANULARITY);
}

// Insert the Instruction Adddress accessed
VOID InstructionTrace(VOID* sz, VOID* addr) {
    ins_st.insert(((*(double*)addr)/GRANULARITY)*GRANULARITY);
}
```

#### Results

| Application   | Unique Memory Addresses<br>Accessed | Unique Instruction Addresses<br>Accessed |
|---------------|-------------------------------------|------------------------------------------|
| 400.perlbench | 10497                               | 539                                      |
| 401.bzip2     | 580270                              | 157                                      |
| 403.gcc       | 40340                               | 74                                       |
| 429.mcf       | 2130790                             | 39                                       |
| 450.soplex    | 84781                               | 204                                      |
| 456.hmmer     | 4395                                | 157                                      |
| 471.omnetpp   | 29927                               | 236                                      |

### Question 4

## Implementation Details

#### File Convention

The code for this question is in the file task\_4.cpp

#### **Data Structures**

Vectors of appropriate size are used for keeping track of each of the counts mentioned in the question. For example, ins\_len[len] stores the number of instructions having length len, op\_count[cnt] stores the number of instructions having operand count as cnt, and so on.

(Here, MAXSIZE = 25 since x86 has maximum instruction size = 17)

```
vector<long double> ins_len(MAXSIZE, 0);
vector<long double> op_count(MAXSIZE, 0);
vector<long double> reg_read_ops(MAXSIZE, 0);
vector<long double> reg_write_ops(MAXSIZE, 0);
vector<long double> mem_op_counts(MAXSIZE, 0);
vector<long double> mem_read_counts(MAXSIZE, 0);
vector<long double> mem_write_counts(MAXSIZE, 0);
vector<long double> mem_write_counts(MAXSIZE, 0);
vector<long double> mem_accesses(ACCESSVECTOR, 0);
```

#### **Instrumentation Routine**

The instrumentation routine code for Tasks (a)-(d) are as shown in the snapshot below. The pointer to the corresponding vector index is passed to the corresponding analysis routine, which then simply increments the count stored at this address.

```
// Task (a)
long double ins_sz = INS_Size(ins);

INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR) FastForward, IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Ins_lengths, IARG_PTR, &(ins_len[ins_sz]), IARG_END);

// Task (b)
long double opcount = INS_OperandCount(ins);
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR) FastForward, IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Op_counts, IARG_PTR, &(op_count[opcount]), IARG_END);

// Task (c)
long double regr_op_count = INS_MaxNumRRegs(ins);
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR) FastForward, IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Regr_ops, IARG_PTR, &(reg_read_ops[regr_op_count]), IARG_END);

// Task (d)
long double regw_op_count = INS_MaxNumWRegs(ins);
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR) FastForward, IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR) Regw_ops, IARG_PTR, &(reg_write_ops[regw_op_count]), IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Regw_ops, IARG_PTR, &(reg_write_ops[regw_op_count]), IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Regw_ops, IARG_PTR, &(reg_write_ops[regw_op_count]), IARG_END);
INS_InsertThenCall(ins, IPOINT_BEFORE, (AFUNPTR)Regw_ops, IARG_PTR, &(reg_write_ops[regw_op_count]), IARG_END);
```

The instrumentation routine code for tasks (e)-(h) are shown in the snapshot below. In these tasks, only predicated instructions are considered as mentioned in the question. The logic is same as tasks (a)-(d) as the pointer corresponding to the counter to be incremented is passed to the corresponding analysis routine, which then simply increments the counter value.

```
// Task (e)
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR)FastForward, IARG_END);
INS_InsertThenPredicatedCall(ins, IPOINT_BEFORE, (AFUNPTR)MemOp_counts, IARG_PTR, &(mem_op_counts[memOp_count]), IARG_END);

// Task (f)
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR)FastForward, IARG_END);
INS_InsertThenPredicatedCall(ins, IPOINT_BEFORE, (AFUNPTR)MemRead_counts, IARG_PTR, &(mem_read_counts[memRead_count]), IARG_END);

// Task (g)
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR)FastForward, IARG_END);
INS_InsertThenPredicatedCall(ins, IPOINT_BEFORE, (AFUNPTR)MemWrite_counts, IARG_PTR, &(mem_write_counts[memWrite_count]), IARG_END);

// Task (h)
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR)FastForward, IARG_END);
INS_InsertIfCall(ins, IPOINT_BEFORE, (AFUNPTR)FastForward, IARG_END);
INS_InsertThenPredicatedCall(ins, IPOINT_BEFORE, (AFUNPTR)Mem_access, IARG_PTR, &(mem_accesses[mem_access]), IARG_END);
```

#### **Analysis Routine**

The analysis routine consists simply of 8 functions responsible for incrementing the counters corresponding to the tasks (a)-(h)

## Results

## 400.perlbench

• Distribution of Instruction Lengths

| Instruction Length | Number of Instructions |
|--------------------|------------------------|
| 1                  | 1.17 x 10 <sup>8</sup> |
| 2                  | 2.56 x 10 <sup>8</sup> |
| 3                  | 2.75 x 10 <sup>8</sup> |
| 4                  | 5.29 x 10 <sup>7</sup> |
| 5                  | 7.85 x 10 <sup>7</sup> |
| 6                  | 1.85 x 10 <sup>8</sup> |
| 7                  | 3.39 x 10 <sup>7</sup> |
| 8                  | 28                     |
| 9                  | 0                      |
| 10                 | 12                     |

• Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions  |
|--------------------|-------------------------|
| 0                  | 972133                  |
| 1                  | 1.075 x 10 <sup>6</sup> |
| 2                  | 5.2 x 10 <sup>8</sup>   |
| 3                  | 3.55 x 10 <sup>8</sup>  |
| 4                  | 1.03 x 10 <sup>8</sup>  |
| 5                  | 1.56 x 10 <sup>7</sup>  |
| 6                  | 3.25 x 10 <sup>6</sup>  |

| Number of Register Read Operands | Number of Instructions |
|----------------------------------|------------------------|
|                                  |                        |

| 0 | 1.02 x 10 <sup>7</sup> |
|---|------------------------|
| 1 | 2.6 x 10 <sup>8</sup>  |
| 2 | 5.38 x 10 <sup>8</sup> |
| 3 | 1.79 x 10 <sup>8</sup> |
| 4 | 7.02 x 10 <sup>6</sup> |
| 5 | 2.57 x 10 <sup>6</sup> |
| 6 | 3.25 x 10 <sup>6</sup> |

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 1.36 x 10 <sup>8</sup> |
| 1                                 | 6.85 x 10 <sup>8</sup> |
| 2                                 | 1.75 x 10 <sup>8</sup> |
| 3                                 | 2.38 x 10 <sup>6</sup> |
| 4                                 | 873273                 |

• Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 4.53 x 10 <sup>8</sup> |
| 1                                 | 5.31 x 10 <sup>8</sup> |
| 2                                 | 1.55 x 10 <sup>7</sup> |

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 6.44 x 10 <sup>8</sup> |

| 1 | 3.54 x 10 <sup>8</sup> |
|---|------------------------|
| 2 | 872350                 |

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 7.94 x 10 <sup>8</sup> |
| 1                               | 2.05 x 10 <sup>8</sup> |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 2.04

## 403.gcc

## • Distribution of Instruction Lengths

| Instruction Length | Number of Instructions |
|--------------------|------------------------|
| 1                  | 1.82 x 10 <sup>8</sup> |
| 2                  | 3.05 x 10 <sup>8</sup> |
| 3                  | 2.82 x 10 <sup>8</sup> |
| 4                  | 8.76 x 10 <sup>7</sup> |
| 5                  | 5.34 x 10 <sup>7</sup> |
| 6                  | 7.62 x 10 <sup>7</sup> |
| 7                  | 1.24 x 10 <sup>7</sup> |

## • Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions |
|--------------------|------------------------|
| 0                  | 3.91 x 10 <sup>6</sup> |
| 1                  | 2.49 x 10 <sup>6</sup> |
| 2                  | 4.26 x 10 <sup>8</sup> |
| 3                  | 3.63 x 10 <sup>8</sup> |
| 4                  | 1.73 x 10 <sup>8</sup> |
| 5                  | 3.06 x 10 <sup>7</sup> |

| Number of Register Read Operands | Number of Instructions |
|----------------------------------|------------------------|
| 0                                | 7.27 x 10 <sup>6</sup> |
| 1                                | 3.17 x 10 <sup>8</sup> |
| 2                                | 4.82 x 10 <sup>8</sup> |
| 3                                | 1.89 x 10 <sup>8</sup> |

| 4 | 3.57 x 10 <sup>6</sup> |
|---|------------------------|
| 5 | 401409                 |

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 6.75 x 10 <sup>7</sup> |
| 1                                 | 7.24 x 10 <sup>8</sup> |
| 2                                 | 2.07 x 10 <sup>6</sup> |

### • Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 4.95 x 10 <sup>8</sup> |
| 1                                 | 4.98 x 10 <sup>8</sup> |
| 2                                 | 5.16 x 10 <sup>6</sup> |

#### • Distribution of Number of Memory Read Operands in an Instruction

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 6.61 x 10 <sup>8</sup> |
| 1                              | 3.38 x 10 <sup>8</sup> |

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 8.29 x 10 <sup>8</sup> |
| 1                               | 1.70 x 10 <sup>8</sup> |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 1.9

## 429.mcf

## • Distribution of Instruction Lengths

| Instruction Length | Number of Instructions  |
|--------------------|-------------------------|
| 1                  | 8.062 x 10 <sup>7</sup> |
| 2                  | 4.854 x 10 <sup>8</sup> |
| 3                  | 3.155 x 10 <sup>8</sup> |
| 4                  | 5.053 x 10 <sup>7</sup> |
| 5                  | 2.207 x 10 <sup>7</sup> |
| 6                  | 5.249 x 10 <sup>6</sup> |
| 7                  | 4.059 x 10 <sup>7</sup> |

## • Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions  |
|--------------------|-------------------------|
| 0                  | 1.477 x 10 <sup>6</sup> |
| 1                  | 0                       |
| 2                  | 4.848 x 10 <sup>8</sup> |
| 3                  | 4.573 x 10 <sup>8</sup> |
| 4                  | 4.383 x 10 <sup>7</sup> |
| 5                  | 1.255 x 10 <sup>7</sup> |

| Number of Register Read Operands | Number of Instructions  |
|----------------------------------|-------------------------|
| 0                                | 3.76 x 10 <sup>6</sup>  |
| 1                                | 1.485 x 10 <sup>8</sup> |
| 2                                | 6.775 x 10 <sup>8</sup> |
| 3                                | 1.702 x 10 <sup>8</sup> |

| Number of Register Write Operands | Number of Instructions  |
|-----------------------------------|-------------------------|
| 0                                 | 7.09 x 10 <sup>7</sup>  |
| 1                                 | 7.702 x 10 <sup>8</sup> |
| 2                                 | 1.587 x 10 <sup>8</sup> |
| 3                                 | 38512                   |

#### • Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions  |
|-----------------------------------|-------------------------|
| 0                                 | 4.87 x 10 <sup>8</sup>  |
| 1                                 | 5 x 10 <sup>8</sup>     |
| 2                                 | 1.243 x 10 <sup>7</sup> |

#### Distribution of Number of Memory Read Operands in an Instruction

| Number of Memory Read Operands | Number of Instructions  |
|--------------------------------|-------------------------|
| 0                              | 5.847 x 10 <sup>8</sup> |
| 1                              | 4.15 x 10 <sup>8</sup>  |

| Number of Memory Write Operands | Number of Instructions   |
|---------------------------------|--------------------------|
| 0                               | 8.8996 x 10 <sup>8</sup> |
| 1                               | 1.1 x 10 <sup>8</sup>    |

- Maximum size (in Bytes) of memory accesses across all instructions: 4
- Average size (in Bytes) of memory accesses across all instructions: 2.051

## 450.soplex

## • Distribution of Instruction Lengths

| Instruction Length | Number of Instructions |
|--------------------|------------------------|
| 4                  | 1.6 x 10 <sup>7</sup>  |
| 6                  | 4 x 10 <sup>7</sup>    |
| 7                  | 1.77 x 10 <sup>7</sup> |
| 8                  | 3.93 x 10 <sup>6</sup> |

## • Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions  |
|--------------------|-------------------------|
| 0                  | 3550                    |
| 1                  | 13                      |
| 2                  | 4.118 x 10 <sup>8</sup> |
| 3                  | 3.963 x 10 <sup>8</sup> |
| 4                  | 1.886 x 10 <sup>8</sup> |
| 5                  | 3.21 x 10 <sup>6</sup>  |

| Number of Register Read Operands | Number of Instructions |
|----------------------------------|------------------------|
| 0                                | 2.26 x 10 <sup>7</sup> |
| 1                                | 2.16 x 10 <sup>8</sup> |
| 2                                | 5.79 x 10 <sup>8</sup> |
| 3                                | 1.36 x 10 <sup>8</sup> |
| 4                                | 4.5 x 10 <sup>7</sup>  |
| 5                                | 31137                  |

| Number of Register Write Operands | Number of Instructions  |
|-----------------------------------|-------------------------|
| 0                                 | 6.77 x 10 <sup>7</sup>  |
| 1                                 | 7.644 x 10 <sup>8</sup> |
| 2                                 | 1.677 x 10 <sup>8</sup> |

• Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 5.31 x 10 <sup>8</sup> |
| 1                                 | 4.4 x 10 <sup>8</sup>  |
| 2                                 | 2.78 x 10 <sup>7</sup> |

• Distribution of Number of Memory Read Operands in an Instruction

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 5.83 x 10 <sup>8</sup> |
| 1                              | 4.16 x 10 <sup>8</sup> |

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 9.2 x 10 <sup>8</sup>  |
| 1                               | 7.96 x 10 <sup>7</sup> |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 2.35

## 456.hmmer

## • Distribution of Instruction Lengths

| Instruction Length | Number of Instructions |
|--------------------|------------------------|
| 1                  | 2.51 x 10 <sup>7</sup> |
| 2                  | 3.03 x 10 <sup>8</sup> |
| 3                  | 2.96 x 10 <sup>8</sup> |
| 4                  | 2.7 x 10 <sup>8</sup>  |
| 5                  | 2.48 x 10 <sup>7</sup> |
| 6                  | 6.83 x 10 <sup>7</sup> |
| 7                  | 416480                 |
| 8                  | 1.18 x 10 <sup>7</sup> |

## • Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions |
|--------------------|------------------------|
| 0                  | 34887                  |
| 1                  | 2512                   |
| 2                  | 5.66 x 10 <sup>8</sup> |
| 3                  | 4.33 x 10 <sup>8</sup> |
| 4                  | 713115                 |
| 5                  | 159551                 |
| 6                  | 23808                  |

| Number of Register Read Operands | Number of Instructions |
|----------------------------------|------------------------|
| 0                                | 610947                 |
| 1                                | 7.56 x 10 <sup>7</sup> |
| 2                                | 5.62 x 10 <sup>8</sup> |
| 3                                | 2.81 x 10 <sup>8</sup> |

| 4 | 7.99 x 10 <sup>7</sup> |
|---|------------------------|
| 5 | 14929                  |
| 6 | 23808                  |

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 7.51 x 10 <sup>7</sup> |
| 1                                 | 7.55 x 10 <sup>8</sup> |
| 2                                 | 1.69 x 10 <sup>8</sup> |
| 3                                 | 23808                  |

### • Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 3.76 x 10 <sup>8</sup> |
| 1                                 | 6.23 x 10 <sup>8</sup> |
| 2                                 | 166109                 |

#### • Distribution of Number of Memory Read Operands in an Instruction

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 4.52 x 10 <sup>8</sup> |
| 1                              | 5.47 x 10 <sup>8</sup> |

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 9.24 x 10 <sup>8</sup> |
| 1                               | 7.56 x 10 <sup>7</sup> |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 2.49

## 471.omnetpp

## • Distribution of Instruction Lengths

| Instruction Length | Number of Instructions  |
|--------------------|-------------------------|
| 1                  | 1.54 x 10 <sup>8</sup>  |
| 2                  | 3.08 x 10 <sup>8</sup>  |
| 3                  | 3.82 x 10 <sup>8</sup>  |
| 4                  | 3.43 x 10 <sup>7</sup>  |
| 5                  | 4.511 x 10 <sup>7</sup> |
| 6                  | 4.88 x 10 <sup>7</sup>  |
| 7                  | 2.65 x 10 <sup>7</sup>  |
| 8                  | 0                       |
| 9                  | 0                       |
| 10                 | 421                     |

## • Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions  |
|--------------------|-------------------------|
| 0                  | 802402                  |
| 1                  | 225879                  |
| 2                  | 5.182 x 10 <sup>8</sup> |
| 3                  | 2.817 x 10 <sup>8</sup> |
| 4                  | 1.727 x 10 <sup>8</sup> |
| 5                  | 2.5 x 10 <sup>7</sup>   |
| 6                  | 1.13 x 10 <sup>6</sup>  |

| Number of Register Read Operands | Number of Instructions |
|----------------------------------|------------------------|
|----------------------------------|------------------------|

| 0 | 2.9 x 10 <sup>7</sup>   |
|---|-------------------------|
| 1 | 1.975 x 10 <sup>8</sup> |
| 2 | 5.4 x 10 <sup>8</sup>   |
| 3 | 2.197 x 10 <sup>8</sup> |
| 4 | 8.475 x 10 <sup>6</sup> |
| 5 | 3.68 x 10 <sup>6</sup>  |
| 6 | 1.13 x 10 <sup>6</sup>  |

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 1.65 x 10 <sup>8</sup> |
| 1                                 | 6.65 x 10 <sup>8</sup> |
| 2                                 | 1.67 x 10 <sup>8</sup> |
| 3                                 | 376014                 |
| 4                                 | 1.13 x 10 <sup>6</sup> |

• Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 4.49 x 10 <sup>8</sup> |
| 1                                 | 5.43 x 10 <sup>8</sup> |
| 2                                 | 7.76 x 10 <sup>6</sup> |

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 6.61 x 10 <sup>8</sup> |
| 1                              | 3.37 x 10 <sup>8</sup> |

|  | 2 | 1.13 x 10 <sup>6</sup> |
|--|---|------------------------|
|--|---|------------------------|

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 7.81 x 10 <sup>8</sup> |
| 1                               | 2.19 x 10 <sup>8</sup> |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 2.32

## 483.xalancbmk

• Distribution of Instruction Lengths

| Instruction Length | Number of Instructions |
|--------------------|------------------------|
| 1                  | 1.44 x 10 <sup>8</sup> |
| 2                  | 3.32 x 10 <sup>8</sup> |
| 3                  | 4.43 x 10 <sup>8</sup> |
| 4                  | 2.91 x 10 <sup>7</sup> |
| 5                  | 2.19 x 10 <sup>7</sup> |
| 6                  | 2.17 x 10 <sup>7</sup> |
| 7                  | 6.94 x 10 <sup>6</sup> |
| 8                  | 233987                 |
| 9                  | 54843                  |
| 10                 | 59729                  |

• Distribution of Number of Operands in an Instruction

| Number of Operands | Number of Instructions |
|--------------------|------------------------|
| 0                  | 2.53 x 10 <sup>7</sup> |
| 1                  | 672226                 |
| 2                  | 4.1 x 10 <sup>8</sup>  |
| 3                  | 4.27 x 10 <sup>8</sup> |
| 4                  | 9.39 x 10 <sup>7</sup> |
| 5                  | 2.25 x 10 <sup>7</sup> |
| 6                  | 1.92 x 10 <sup>7</sup> |

| Number of Register Read Operands  | Number of Instructions |
|-----------------------------------|------------------------|
| Number of Register Read Operatios | Number of instructions |

| 0 | 3.24 x 10 <sup>7</sup> |
|---|------------------------|
| 1 | 2.43 x 10 <sup>8</sup> |
| 2 | 4.45 x 10 <sup>8</sup> |
| 3 | 2.49 x 10 <sup>8</sup> |
| 4 | 1.09 x 10 <sup>6</sup> |
| 5 | 8.81 x 10 <sup>6</sup> |
| 6 | 1.92 x 10 <sup>7</sup> |

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 1.09 x 10 <sup>8</sup> |
| 1                                 | 6.9 x 10 <sup>8</sup>  |
| 2                                 | 1.8 x 10 <sup>8</sup>  |
| 3                                 | 1.92 x 10 <sup>7</sup> |

## • Distribution of Number of Memory Operands in an Instruction

| Number of Register Write Operands | Number of Instructions |
|-----------------------------------|------------------------|
| 0                                 | 5.11 x 10 <sup>8</sup> |
| 1                                 | 4.58 x 10 <sup>8</sup> |
| 2                                 | 3.05 x 10 <sup>7</sup> |

| Number of Memory Read Operands | Number of Instructions |
|--------------------------------|------------------------|
| 0                              | 6.41 x 10 <sup>8</sup> |
| 1                              | 3.58 x 10 <sup>8</sup> |

| Number of Memory Write Operands | Number of Instructions |
|---------------------------------|------------------------|
| 0                               | 8.39 x 10 <sup>8</sup> |
| 1                               | 1.6 x 10 <sup>8</sup>  |

- Maximum size (in Bytes) of memory accesses across all instructions: 8
- Average size (in Bytes) of memory accesses across all instructions: 2.04