## Heterogeneous Parallel Programming COMP4901D

**CUDA Memories and Optimizations** 

#### Overview

- CUDA Memories
  - Registers, shared memory, global memory
- Memory optimizations
  - General memory optimizations
  - Use of shared memory

#### Memory and Registers in the Von-Neumann Model



#### **CUDA Memories in a Similar Model**



## Programmer's View of CUDA Memories



#### Type Qualifiers of Device Variables

|        | Memory                   | Scope    | Lifetime |             |
|--------|--------------------------|----------|----------|-------------|
|        | int LocalVar;            | register | thread   | thread      |
| device | _shared int SharedVar;   | shared   | block    | block       |
| device | int GlobalVar;           | global   | grid     | application |
| device | constantint ConstantVar; | constant | grid     | application |

- \_\_device\_\_ is optional when used with
   \_\_shared\_\_ 1 or \_\_constant\_\_
- Automatic variables reside in a register
  - Except per-thread arrays that reside in local memory (part of global memory)

#### Details of CUDA Memories

| Memory   | Location | Cached   | Access     | Who                                 | Latency                                        |
|----------|----------|----------|------------|-------------------------------------|------------------------------------------------|
| Register | On-chip  | Resident | Read/write | One thread                          | O(1 cycle)                                     |
| Shared   | On-chip  | Resident | Read/write | Threads in block                    | O(1 cycle) w/o conflict                        |
| Global   | Off-chip | No/Yes   | Read/write | All threads + host                  | O(1)- O(100) cycles,<br>depending on if cached |
| Local    | Off-chip | No       | Read/write | One thread                          | O(1)- O(100) cycles,<br>depending on if cached |
| Constant | Off-chip | Yes      | Read only  | All threads + host (host may write) | O(1)-O(100) cycles,<br>depending on if cached  |
| Texture  | Off-chip | Yes      | Read only  | All threads + host (host may write) | O(1)- O(100) cycles,<br>depending on if cached |
| Surface  | Off-chip | Yes      | Read/write | All threads+host                    | O(1)-O(100) cycles, depending on if cached     |

#### Targets of Memory Optimizations

- Reduce memory latency
  - The latency of a memory access is the time (usually in cycles) between a memory request and its completion
- Maximize memory bandwidth
  - Bandwidth is the amount of useful data that can be retrieved over a time interval
- Manage overhead
  - Cost of performing optimization (e.g., copying) should be less than anticipated gain

### Reuse and Locality

- Consider how data is accessed
  - Data reuse:
    - Same data used multiple times
    - Intrinsic in computation
  - Data locality:
    - Data is reused and is present in "fast memory"
    - Same data or same data transfer
  - If a computation has reuse, what can we do to get locality?
    - Appropriate data placement and layout
    - Code reordering transformations

### Data Placement: Conceptual

- Copies from host to device go to some part of global memory (possibly, constant or texture memory)
- How to use shared memory
  - Must construct or be copied from global memory by kernel program
- How to use constant or texture cache
  - Read-only "reused" data can be placed in constant & texture memory by host
- Also, how to use registers
  - Most locally-allocated data is placed directly in registers
  - Even array variables can use registers if compiler understands access patterns
  - Can allocate vectors to registers, e.g., float4
  - Excessive use of registers will "spill" data to local memory

### Data Placement: Syntax

- Through type qualifiers
  - \_\_\_constant\_\_\_, \_\_shared\_\_\_, \_\_device\_\_\_
- Through cudaMemcpy calls
  - Any directions between host and device memories
- Implicit default behavior
  - Device memory without qualifier is global memory
  - Host by default copies to global memory
  - Thread-local variables go into registers unless capacity exceeded, then local memory

# Common Programming Pattern of Using Shared Memory

- · Load data into shared memory
- Synchronize (if necessary)
- Operate on data in shared memory
- Synchronize (if necessary)
- Write intermediate results to global memory
- Repeat until done



#### Mechanics of Using Shared Memory

- \_\_shared\_\_ type qualifier required
- Must be allocated from global/device function, or as "extern"
- Examples:

```
extern __shared__ float d_s_array[]; // create or copy from global memory
                                      d s array[i] = ...;
                                      //synchronize threads before use
/* a form of dynamic allocation */
                                      syncthreads();
/* MEMSIZE is size of per-block */
                                      ... = d_s_array[x]; // now can use any element
/* shared memory*/
  _host___ void outerCompute() {
                                     // more synchronization needed if updated
 compute<<<gs,bs>>>();
                                      // may write result back to global memory
  _global___ void compute() {
                                      d_g_array[j] = d_s_array[j];
  d s array[i] = \dots;
                                   Qiong Luo
```

global void compute2() {

\_\_shared\_\_ float d\_s\_array[M];

#### Reuse and Locality

- Consider how data is accessed
  - Data reuse:
    - Same data used multiple times
    - Intrinsic in computation
  - Data locality:
    - Data is reused and is present in "fast memory"
    - Same data or same data transfer
  - If a computation has reuse, what can we do to get locality?
    - Appropriate data placement and layout
    - Code reordering transformations

## Temporal Reuse in Sequential Code

Same data used in distinct iterations I and I'

```
for (i=1; i<N-1; i++)
for (j=1; j<N-1; j++)
A[j]= A[j]+A[j+1]+A[j-1]
```

- A[j] has self-temporal reuse in loop i
- Temporal reuse between A[j] and A[j-1] across iterations I=[i,j] and I'=[i,j+1]

### Spatial Reuse

 Same data transfer (usually cache line) used in distinct iterations I and I'

```
for (i=1; i<N; i++)
for (j=1; j<N; j++)
A[j]= A[j]+A[j+1]+A[j-1];</pre>
```

- A[j] has self-spatial reuse in loop j
- Spatial reuse between A[j-1], A[j] and A[j+1] in each statement
- Multi-dimensional array note: C arrays are stored in row-major order

## Loop Permutation: A Reordering Transformation

Permute the order of the loops to modify the traversal order

```
for (i= 0; i<3; i++)
                              for (j=0; j<6; j++)
                               for (i= 0; i<3; i++)
 for (j=0; j<6; j++)
                                 A[i][j+1]=A[i][j]+B[j]
  A[i][j+1]=A[i][j]+B[j]
                                  new traversal order!
```

Which one is better for row-major storage?

### Safety of Permutation

 Intuition: Cannot permute two loops i and j in a loop nest if doing so changes the relative order of a read and write or two writes to the same memory location

```
for (i= 0; i<3; i++)
for (j=0; j<6; j++)
A[i][j+1]=A[i][j]+B[j]
```

```
for (i= 0; i<3; i++)
for (j=0; j<6; j++)
A[i+1][j-1]=A[i][j]
+B[j];</pre>
```

Ok to permute?

#### Tiling (Blocking): Loop Reordering Transformation

 Tiling reorders loop iterations to bring iterations that reuse data closer in time



## Tiling Example

```
for (j=0; j<M; j++)
  for (i=0; i<N; i++)
  D[i] = D[i] + B[j][i];</pre>
```

Strip mine

```
for (j=0; j<M; j++)
  for (ii=0; ii<N; ii+=s)
    for (i=ii; i<min(ii+s-1,N); i++)
    D[i] = D[i] +B[j][i];</pre>
```

Permute

```
for (ii=0; ii<N; ii+=s)
  for (j=0; j<M; j++)
    for (i=ii; i<min(ii+s-1,N); i++)
        D[i] = D[i] + B[j][i];</pre>
```

## Legality of Tiling

- Tiling is safe only if it does not change the order in which memory locations are read/written
- Tiling can conceptually be used to perform the decomposition into threads and blocks (computation partitioning)
- Tiling is also used to reduce the footprint of data to fit in limited capacity storage

CUDA Version of Example (Tiling for Computation Partitioning)

```
...
<<<ComputeI(N/s,s)>>>(d_D, d_B, N);
...

__global___ ComputeI (float *d_D, float *d_B, int N) {
    int ii = blockIdx.x;
    int i = ii*s + threadIdx.x;
    for (j=0; j<N; j++)
        d_D[i] = d_D[i] + d_B[j*N+i];
    }</pre>
```

# Tiling for Limited Capacity Storage

- Tiling can be used hierarchically to compute partial results on a block of data wherever there are capacity limitations
  - Between grids if total data exceeds global memory capacity
  - Across thread blocks if shared data exceeds shared memory capacity (also to partition computation across blocks and threads)
  - Within threads if data in in registers exceeds register capacity or data in shared memory for block still exceeds shared memory capacity

#### Summary

- Device variables reside in the global memory, the shared memory, or registers.
- CUDA memories have different latency and bandwidth characteristics
- Memory optimizations can be done through data placement and reuse.
- Tiling for the shared memory is a common memory optimization in CUDA programming.