## 3 Instruction Set

The following table describes the instructions supported by the Amber 2x core.

Table 4 Amber 2 core Instruction Set

| Name | Туре     | Syntax                                                                                                                               | Description                                                                                                                                                                                                                                                |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| adc  | REGOP    | <pre>adc{<cond>}{s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                           | Add with carry adds two values and the Carry flag.                                                                                                                                                                                                         |
| add  | REGOP    | add( <cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond>                                                     | Add adds two values.                                                                                                                                                                                                                                       |
| and  | REGOP    | <pre>and{<cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                           | And performs a bitwise AND of two values.                                                                                                                                                                                                                  |
| b    | BRANCH   | b{ <cond>} <target_address></target_address></cond>                                                                                  | Branch causes a branch to a target address.                                                                                                                                                                                                                |
| bic  | REGOP    | <pre>bic{<cond>}{s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                           | Bit clear performs a bitwise AND of one value with the complement of a second value.                                                                                                                                                                       |
| bl   | BRANCH   | bl{ <cond>} <target_address></target_address></cond>                                                                                 | <b>Branch and link</b> cause a branch to a target address. The resulting instruction stores a return address in the link register (r14).                                                                                                                   |
| cdp  | COREGOP  | <pre>cdp{<cond>} <coproc>, <opcode_1>, <crd>, <crn>, <crm>, <opcode_2></opcode_2></crm></crn></crd></opcode_1></coproc></cond></pre> | Coprocessor data processing tells a coprocessor to perform an operation that is independent of Amber registers and memory. This instruction is not currently implemented by the Amber core because there is no coprocessor in the system that requires it. |
| cmn  | REGOP    | <pre>cmn{<cond>){p} <rn>,   <shifter_operand></shifter_operand></rn></cond></pre>                                                    | Compare negative compares one value with the twos complement of a second value, simply by adding the two values together, and sets the status flags. If the p flag is set, the pc and status bits are updated directly by the ALU output.                  |
| стр  | REGOP    | <pre>cmp{<cond>){p} <rn>,</rn></cond></pre>                                                                                          | Compare compares two values by subtracting <shifter operand=""> from <rn>, setting the status flags. If the p flag is set, the pc and status bits are updated directly by the ALU output.</rn></shifter>                                                   |
| eor  | REGOP    | <pre>eor{<cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                           | Exclusive OR performs a bitwise XOR of two values.                                                                                                                                                                                                         |
| ldc  | CODTRANS | <pre>lcd(<cond>) <coproc>, <crd>, <addressing_mode></addressing_mode></crd></coproc></cond></pre>                                    | Load coprocessor loads memory data from a sequence of consecutive memory addresses to a coprocessor. This instruction is not currently implemented by the Amber core because there is no coprocessor in the system that requires it.                       |
| ldm  | MTRANS   | <pre>ldm{<cond>)<addressing_mode> <rn>{!}, <registers></registers></rn></addressing_mode></cond></pre>                               | Load multiple loads a non-empty subset, or possibly all, of the general-purpose registers from sequential memory locations. It is useful for block loads, stack operations and procedure exit sequences.                                                   |
|      |          | <pre>ldm{<cond>)<addressing_mode> <rn>, <registers_without_pc>^</registers_without_pc></rn></addressing_mode></cond></pre>           | This version loads User mode registers when the processor is in a privileged mode. This is useful when performing process swaps.                                                                                                                           |
|      |          | <pre>ldm{<cond>)<addressing_mode> <rn>{!}, <registers_and_pc>^</registers_and_pc></rn></addressing_mode></cond></pre>                | This version loads a subset, or possibly all, of the general-<br>purpose registers and the PC from sequential memory<br>locations. The status bits are also loaded. This is useful for<br>returning from an exception.                                     |
| ldr  | TRANS    | <pre>ldr{<cond>} <rd>, <addressing_mode></addressing_mode></rd></cond></pre>                                                         | <b>Load register</b> loads a word from a memory address. If the address is not word-aligned, then the word is rotated left so that the byte addresses appears in bits [7:0] of Rd.                                                                         |
| ldrb | TRANS    | <pre>ldr{<cond>}b <rd>, <addressing_mode></addressing_mode></rd></cond></pre>                                                        | Load register byte loads a byte from memory and zero-<br>extends the byte to a 32-bit word.                                                                                                                                                                |
| mcr  | CORTRANS | <pre>mcr{<cond>} <coproc>, <opcode_1>,</opcode_1></coproc></cond></pre>                                                              | Move to coprocessor from register passes the value of register <rd> to a coprocessor.</rd>                                                                                                                                                                 |
| mla  | MULT     | mla{ <cond>){s} <rd>, <rm>, <rs>, <rn></rn></rs></rm></rd></cond>                                                                    | Multiply accumulate multiplies two signed or unsigned 32-bit values, and adds a third 32-bit value. The least significant 32 bits of the result are written to the destination register.                                                                   |
| mov  | REGOP    | <pre>mov{<cond>){s} <rd>, <shifter_operand></shifter_operand></rd></cond></pre>                                                      | <b>Move</b> writes a value to the destination register. The value can be either an immediate value or a value from a register, and                                                                                                                         |

| Name | Туре     | Syntax                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |          |                                                                                                                           | can be shifted before the write.                                                                                                                                                                                                                                                                                                                                                                               |
| mrc  | CORTRANS | <pre>mrc{<cond>} <coproc>, <opcode_1>,</opcode_1></coproc></cond></pre>                                                   | <b>Move to register from coprocessor</b> causes a coprocessor to transfer a value to an Amber register or to the condition flags.                                                                                                                                                                                                                                                                              |
| mul  | MULT     | mul{ <cond>}{s} <rd>, <rm>, <rs></rs></rm></rd></cond>                                                                    | <b>Multiply</b> multiplies two signed or unsigned 32-bit values. The least significant 32 bits of the result are written to the destination register.                                                                                                                                                                                                                                                          |
| mvn  | REGOP    | <pre>mvn{<cond>}{s} <rd>,   <shifter_operand></shifter_operand></rd></cond></pre>                                         | Move not generates the logical ones complement of a value. The value can be either an immediate value or a value from a register, and can be shifted before the MVN operation.                                                                                                                                                                                                                                 |
| orr  | REGOP    | <pre>orr{<cond>){s} <rd>, <rn>,   <shifter_operand></shifter_operand></rn></rd></cond></pre>                              | <b>Logical OR</b> performs a bitwise OR of two values. The first value comes from a register. The second value can be either an immediate value or a value from a register, and can be shifted before the OR operation.                                                                                                                                                                                        |
| rsb  | REGOP    | <pre>rsb{<cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                | Reverse subtract subtracts a value from a second value.                                                                                                                                                                                                                                                                                                                                                        |
| rsc  | REGOP    | <pre>rsc{<cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                | Reverse subtract with carry subtracts one value from another, taking account of any borrow from a preceding less significant subtraction. The normal order of the operands is reversed, to allow subtraction from a shifted register value, or from an immediate value.                                                                                                                                        |
| sbc  | REGOP    | <pre>sbc{<cond>){s} <rd>, <rn>, <shifter_operand></shifter_operand></rn></rd></cond></pre>                                | Subtract with carry subtracts the value of its second operand and the value of NOT(Carry flag) from the value of its first operand. The first operand comes from a register. The second operand can be either an immediate value or a value from a register, and can be shifted before the subtraction.                                                                                                        |
| stc  | CODTRANS | <pre>stc{<cond>} <coproc>, <crd>, <addressing_mode></addressing_mode></crd></coproc></cond></pre>                         | Store coprocessor stores data from a coprocessor to a sequence of consecutive memory addresses. This instruction is not currently implemented by the Amber core because there is no coprocessor in the system that requires it.                                                                                                                                                                                |
| stm  | MTRANS   | <pre>stm{<cond>)<addressing_mode> <rn>{!}, <registers></registers></rn></addressing_mode></cond></pre>                    | Store multiple stores a non-empty subset (or possibly all) of the general-purpose registers to sequential memory locations. The "!' causes Rn to be updated. The registers are stored in sequence, the lowest-numbered register to the lowest memory address (start_address), through to the highest-numbered register to the highest memory address (end_address).                                            |
|      |          | <pre>STM{<cond>)<addressing_mode> <rn>, <registers>^</registers></rn></addressing_mode></cond></pre>                      | This version stores a subset (or possibly all) of the User mode general-purpose registers to sequential memory locations. The registers are stored in sequence, the lowest-numbered register to the lowest memory address (start_address), through to the highest-numbered register to the highest memory address (end_address).                                                                               |
| str  | TRANS    | str{ <cond>} <rd>, <addressing_mode></addressing_mode></rd></cond>                                                        | Store register stores a word from a register to memory.                                                                                                                                                                                                                                                                                                                                                        |
| strb | TRANS    | <pre>str{<cond>}b <rd>, <addressing_mode></addressing_mode></rd></cond></pre>                                             | Store register byte stores a byte from the least significant byte of a register to memory.                                                                                                                                                                                                                                                                                                                     |
| sub  | REGOP    | <pre>sub{<cond>}{s} <rd>, <rn>, <shifter_operand> i.e. Rd = Rn - shifter_operand</shifter_operand></rn></rd></cond></pre> | Subtract subtracts one value from a second value.                                                                                                                                                                                                                                                                                                                                                              |
| swi  | SWI      | swi{ <cond>} <immed_24></immed_24></cond>                                                                                 | Software interrupt causes a SWI exception. <immed_24> Is a 24-bit immediate value that is put into bits[23:0] of the instruction. This value is ignored by the Amber core, but can be used by an operating system SWI exception handler to determine what operating system service is being requested.</immed_24>                                                                                              |
| swp  | SWAP     | swp{ <cond>} <rd>, <rm>, [<rn>]</rn></rm></rd></cond>                                                                     | Swap loads a word from the memory address given by the value of register <rn>. The value of register <rm> is then stored to the memory address given by the value of <rn>, and the original loaded value is written to register <rd>. If the same register is specified for <rd> and <rm>, this instruction swaps the value of the register and the value at the memory address.</rm></rd></rd></rn></rm></rn> |
| swpb | SWAP     | <pre>swp{<cond>}b <rd>, <rm>, [<rn>]</rn></rm></rd></cond></pre>                                                          | Swap Byte swaps a byte between registers and memory. It loads a byte from the memory address given by the value of register <rn>. The value of the least significant byte of register <rm> is stored to the memory address given by</rm></rn>                                                                                                                                                                  |

| Name | Туре  | Syntax                                                                          | Description                                                                                                                                                                                                                                                                                                            |
|------|-------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |       |                                                                                 | <rn>, the original loaded value is zero-extended to a 32-bit word, and the word is written to register <rd>. Can be used to implement semaphores.</rd></rn>                                                                                                                                                            |
| teq  | REGOP | <pre>teq{<cond>){p} <rn>, <shifter_operand></shifter_operand></rn></cond></pre> | Test equivalence compares a register value with another arithmetic value. The condition flags are updated, based on the result of logically XORing the two values, so that subsequent instructions can be conditionally executed. If the p flag is set, the pc and status bits are updated directly by the ALU output. |
| tst  | REGOP | <pre>tst{<cond>){p} <rn>, <shifter_operand></shifter_operand></rn></cond></pre> | Test compares a register value with another arithmetic value. The condition flags are updated, based on the result of logically ANDing the two values, so that subsequent instructions can be conditionally executed. If the p flag is set, the pc and status bits are updated directly by the ALU output.             |