## 7 Cache

The Amber cache size is optimized to use FPGA Block RAMs. Each way has 256 lines of 16 bytes. 256 lines x 16 bytes x 2 ways = 8k bytes. The address tag is 20 bits. Each cache can be configured with either 2, 3, 4 or 8 ways.

Table 16 Cache Specification

| Ways               | 2          | 3           | 4           | 8           |
|--------------------|------------|-------------|-------------|-------------|
| Lines per way      | 256        | 256         | 256         | 256         |
| Words per line     | 4          | 4           | 4           | 4           |
| Total words        | 2048       | 3072        | 4096        | 8192        |
| Total bytes        | 8192       | 12288       | 16384       | 32768       |
| FPGA 9K Block RAMs | 8 + 2 = 10 | 12 + 3 = 15 | 16 + 4 = 20 | 32 + 8 = 40 |