# 2M ×8 Bit CMOS Dynamic RAM with Extended Data Out

#### **FEATURES**

#### · Performance range:

|                         | trac | tcac | trc   | tHPC |
|-------------------------|------|------|-------|------|
| KM48V2104A/AL/ALL/ASL-6 | 60ns | 15ns | 110ns | 24ns |
| KM48V2104A/AL/ALL/ASL-7 | 70ns | 20ns | 130ns | 29ns |
| KM48V2104A/AL/ALL/ASL-8 | 80ns | 20ns | 150ns | 34ns |

- · Fast Page Mode with Extended data out
- · Self Refresh operation (LL-ver. only)
- · Byte Read/Write operation
- · CAS-before-RAS refresh capability
- · RAS-only and Hidden Refresh capability
- · LVTTL compatible inputs and outputs
- · Early write or output enable controlled write
- Single+3.3V±0.3V power supply
- · 2048 cycles/32ms refresh (Normal)
- · 2048 cycles/128ms refresh (Low power & Self Ref.)
- · 2048 cycles/256ms refresh (Super Low power)
- · JEDEC standard pinout
- · Available in plastic SOJ and TSOP(II)

#### **GENERAL DESCRIPTION**

The Samsung KM48V2104A/ALL/ASL is a high speed CMOS 2,097,152 bit × 8 Dynamic Random Access Memory. Its design is optimized for high performance applications such as mainframes, mini computers, graphics and high performance portable computers.

The KM48V2104A/AL/ASL features EDO Mode operation which allows high speed random access of memory cells within the same row.

CAS-before-RAS refresh capability provides on-chip auto refresh as an alternative to RAS-only refresh. All inputs and outputs are fully TTL compatible.

The KM48V2104A/ALL/ASL is fabricated using Samsung's advanced CMOS process.

#### **FUNCTIONAL BLOCK DIAGRAM**





#### PIN CONFIGURATION (Top Views)

#### KM48V2104 AJ/ALJ/ALLJ/ASLJ



#### · KM48V2104 AT/ALT/ALLT/ASLT · KM48V2104 ATR/ALTR/ALLTR/ASLTR



| Pin Name | Pin Function          |
|----------|-----------------------|
| A0-A10   | Address Inputs        |
| DQ1~8    | Data In/Out           |
| Vss      | Ground                |
| RAS      | Row Address Strobe    |
| CAS      | Column Address Strobe |
| W        | Read/Write Input      |
| ŌĒ       | Data Output Enable    |
| Voo      | Power(+3.3V)          |
| N.C      | No Connection         |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                             | Symbol    | Rating       | Units |
|---------------------------------------|-----------|--------------|-------|
| Voltage on Any Pin Relative to Vss    | VIN, VOUT | -0.5~ 4.6    | V     |
| Voltage on VDD Supply Relative to Vss | Voo       | -0.5~ 4.6    | ν .   |
| Storage Temperature                   | Tstg      | -55 to + 150 | °C    |
| Power Dissipation                     | Po .      | 1            | w     |
| Short Circuit Output Current          | los       | 50           | mA    |

<sup>\*</sup> Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS (Voltage referenced to Vss, TA=0 to 70°C)

| Parameter          | Symbol | Min  | Тур | Max       | Unit |
|--------------------|--------|------|-----|-----------|------|
| Supply Voltage     | VDD ·  | 3.0  | 3.3 | 3.6       | ٧    |
| Ground             | Vss    | 0    | 0   | 0         | ٧    |
| Input High Voltage | ViH    | 2.0  | _   | Vpp + 0.3 | ٧ .  |
| Input Low Voltage  | VIL    | -0.3 | _   | 0.8       | V    |

#### DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted)

| Parameter                                                                                                                                                                                                                                                                           |                                                                               | Symbol | Min      | Max                    | Units                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|----------|------------------------|--------------------------|
| Operating Current* (RAS and CAS Cycling @trc=min.)                                                                                                                                                                                                                                  | KM48V2104A/AL/ALL/ASL-6<br>KM48V2104A/AL/ALL/ASL-7<br>KM48V2104A/AL/ALL/ASL-8 | lcc1   | -        | 100<br>90<br>80        | mA<br>mA<br>mA           |
| Standby Current<br>(RAS=CAS=W=VIH)                                                                                                                                                                                                                                                  | KM48V2104A<br>KM48V2104AL<br>KM48V2104ALL<br>KM48V2104ASL                     | Icc2   | <u>-</u> | 2<br>1<br>1<br>1       | mA<br>mA<br>mA<br>mA     |
| RAS-Only Refresh Current*<br>(CAS=VIH, RAS Cycling @trc=min.)                                                                                                                                                                                                                       | KM48V2104A/AL/ALL/ASL-6<br>KM48V2104A/AL/ALL/ASL-7<br>KM48V2104A/AL/ALL/ASL-8 | lcc3   | -        | 100<br>90<br>80        | mA<br>mA<br>mA           |
| Hyper Page Mode Current* (RAS=VIL, CAS, Address Cycling @trc=min.)                                                                                                                                                                                                                  | KM48V2104A/AL/ALL/ASL-6<br>KM48V2104A/AL/ALL/ASL-7<br>KM48V2104A/AL/ALL/ASL-8 | ICC4   | 1        | 100<br>90<br>80        | mA<br>mA<br>mA           |
| Standby Current (RAS=CAS=W=VDD-0.2V)                                                                                                                                                                                                                                                | KM48V2104A<br>KM48V2104AL<br>KM48V2104ALL<br>KM48V2104ASL                     | lccs   | ı        | 1<br>300<br>200<br>200 | mΑ<br>μΑ<br>μΑ<br>μΑ     |
| CAS-Before-RAS Refresh Current* (RAS and CAS Cycling @trc=min.)                                                                                                                                                                                                                     | KM48V2104A/AL/ALL/ASL-6<br>KM48V2104A/AL/ALL/ASL-7<br>KM48V2104A/AL/ALL/ASL-8 | lcce . |          | 100<br>90<br>80        | mA<br>mA.<br>mA          |
| Battery Back Up Current Average Power Supply Current, Battery Back Up Mode, Input High Voltage (Vi+)=Vob-0.2V, Input Low Voltage (Vi+)=0.2V, CAS=CAS-Before-RAS Cycling or 0.2V, DQ1-DQs=Don't Care, trc=62.5\(\mu\setminus\)(L-Ver.) 125\(\mu\s(s\L)\)-Ver.), tras=tras min.~300ns | KM48V2104AL<br>KM48V2104ASL                                                   | lcc7   | -        | 400<br>300             | μ <b>Α</b><br>μ <b>Α</b> |
| Self Refresh Current  RAS=CAS=0.2V  W=OE=A0-A10=VDD-0.2V or 0.2V  DQ1~DQ8=VDD-0.2V, 0.2V or Open                                                                                                                                                                                    | KM48V2104ALL                                                                  | locs   | -        | 250                    | μΑ                       |



# DC AND OPERATING CHARACTERISTICS (Continued)

(Recommended operating conditions unless otherwise noted)

| Parameter                                                                                 | Symbol | Min | Max | Units |
|-------------------------------------------------------------------------------------------|--------|-----|-----|-------|
| Input Leakage Current (Any input 0≤VIN ≤VDD+0.3V, all other pins not under test=0 volts.) | h(L)   | -10 | 10  | μA    |
| Output Leakage Current (Data out is disabled, 0V \le Vout \le VDD)                        | lo(L)  | -10 | 10  | μΑ    |
| Output High Voltage Level (IoH=-2mA)                                                      | Voн    | 2.4 | -   | ν     |
| Output Low Voitage Level (IoL=2mA)                                                        | Vol    | -   | 0.4 | ν     |

<sup>\*</sup>NOTE: Icc1, Icc3, Icc4 and Icc6 are dependent on output loading and cycle rates. Specified values are obtained with the output open. Icc is specified as an average current. In Icc1 and Icc3, Address can be changed maximum two times while RAS=VIL. In Icc4, Address can be changed maximum once within one Hyper Page cycle.

# CAPACITANCE (TA=25°C, VDD=3.3V, f=1MHz))

| Parameter                           | Symbol | Min | Max | Unit |
|-------------------------------------|--------|-----|-----|------|
| Input Capacitance (Ao-A10)          | Cin1   | -   | 5   | pF   |
| Input Capacitance (RAS, CAS, W, OE) | CIN2   | _   | 7   | pF   |
| Output Capacitance (DQ1~DQ8)        | Сво    | -   | 7   | pF   |

## AC CHARACTERISTICS (0°C ≤TA ≤ 70°C, VDD=3.3V ± 0.3V, See notes 1,2)

Test Condition: Vih/Vil=2.0V/0.8V, Voh/Vol=2.0V/0.8V, Output Loading CL=100pF

| Parameter                             | C      |     | -6     |     | <b>-7</b> . |     | -8     | Units | Notes  |
|---------------------------------------|--------|-----|--------|-----|-------------|-----|--------|-------|--------|
| Parameter                             | Symbol | Min | Max    | Min | Max         | Min | Max    |       |        |
| Random read or write cycle time       | trc    | 110 |        | 130 |             | 150 |        | ns    |        |
| Read-modify-write cycle time          | trwc   | 155 |        | 185 |             | 205 |        | ns    |        |
| Access time from RAS                  | trac   |     | 60     |     | 70          |     | 80     | ns    | 3,4,11 |
| Access time from CAS                  | tgac   |     | 15     |     | 20          |     | 20     | ns    | 3,4,5  |
| Access time from column address       | taa    |     | 30     |     | 35          |     | 40     | ns    | 3,11   |
| CAS to output in Low-Z                | tclz   | . 3 |        | 3   |             | 3   |        | ns    | 3      |
| OE to output in Low-Z                 | toLZ   | 3   |        | 3   |             | 3   |        | ns    | 3      |
| Output buffer turn-off delay from CAS | toez   | 3   | 15     | 3   | 20          | 3   | 20     | ns    | 7,14   |
| Transition time (rise and fall)       | tτ     | 2   | 50     | 2   | 50          | 2   | 50     | ns    | 2      |
| RAS precharge time                    | tre    | 40  |        | 50  |             | 60  |        | ns    |        |
| RAS pulse width                       | tras   | 60  | 10,000 | 70  | 10,000      | 80  | 10,000 | ns    |        |
| RAS hold time                         | tяsн   | 15  |        | 20  |             | 20  |        | ns    |        |
| CAS hold time                         | tcsn   | 45  |        | 50  |             | 60  |        | ns    |        |
| CAS pulse width                       | tcas   | 10  | 10,000 | 15  | 10,000      | 20  | 10,000 | ns.   |        |
| RAS to CAS delay time                 | trco   | 20  | 45     | 20  | 50          | 20  | 60     | пѕ    |        |
| RAS to column address delay time      | trad   | 15  | 30     | 15  | 35          | 15  | 40     | ns    | 4      |
| CAS to RAS precharge time             | torp   | 5   |        | 5   |             | 5   |        | ns    | 11     |

## **AC CHARACTERISTICS (Continued)**

|                                               | Symbol |     | -6      |     | -7      |      | -8      | Units | Notes |
|-----------------------------------------------|--------|-----|---------|-----|---------|------|---------|-------|-------|
| Parameter                                     | Symbol | Min | Max     | Min | Max     | Min  | Max     | Units |       |
| Row address set-up time                       | tasr   | 0   |         | 0   |         | 0    |         | ns    |       |
| Row address hold time                         | trah   | 10  |         | 10  |         | - 10 |         | ns    |       |
| Column address set-up time                    | tasc   | 0   |         | 0   |         | 0    |         | ns    |       |
| Column address hold time                      | tcah   | 10  |         | 15  |         | 15   |         | ns    |       |
| Column address hold time referenced to RAS    | tar    | 45  |         | 55  |         | 60   |         | ns    |       |
| Column address to RAS lead time               | tral   | 30  |         | 35  |         | 40   |         | ns    | 6     |
| Read command set-up time                      | trcs   | 0   |         | 0   |         | 0    |         | ns    |       |
| Read command hold time referenced to CAS      | trch   | 0   |         | 0   |         | 0    |         | กร    |       |
| Read command hold time referenced to RAS      | trrh   | 0   |         | 0   |         | 0    |         | ns    | 9     |
| Write command hold time                       | twch   | 10  |         | 15  |         | 15   |         | ns    | . 9   |
| Write command hold time referenced to RAS     | twcr   | 45  |         | 55  |         | 60   |         | ns    |       |
| Write command pulse width                     | twe    | 10  |         | 15  |         | 15   |         | ns    | 6     |
| Write command to RAS lead time                | trwL   | 15  |         | 20  |         | 20   |         | ns    |       |
| Write command to CAS lead time                | tcwL   | 10  |         | 15  |         | 20   |         | ns    |       |
| Data set-up time                              | tos    | 0   |         | 0   |         | 0    |         | ns    | 10    |
| Data hold time                                | tDH    | 10  |         | 15  |         | 15   |         | ns    | 10    |
| Data hold time referenced to RAS              | tohr   | 45  |         | 55  |         | 60   |         | ns    | 6     |
| Refresh period (Normal)                       | tref   |     | 32      |     | 32      |      | 32      | ms    |       |
| Refresh period (Low power & Self Ref.)        | tref   |     | 128     |     | 128     |      | 128     | ms    |       |
| Refresh period (Super Low power)              | tref   |     | 256     |     | 256     |      | 256     | ms    |       |
| Write command set-up time                     | twcs   | 0   |         | 0   |         | 0    |         | ns    | 8     |
| CAS to W delay time                           | tcwp   | 40  |         | 50  |         | 50   |         | ns    | 8     |
| RAS to W delay time                           | trwd   | 85  |         | 100 |         | 110  |         | ns    | 8     |
| Column address to W delay time                | tawd   | 55  |         | 65  |         | 70   |         | ns    | -8    |
| CAS precharge to W delay time                 | tcpwD  | 60  |         | 70  |         | 75   |         | ns    | 8     |
| CAS set-up time (CAS-before-RAS refresh)      | tcsr   | 10  |         | 10  |         | 10   |         | ns    |       |
| CAS hold time (CAS-before-RAS refresh)        | tchr   | 10  |         | 15  |         | 15   |         | ns    |       |
| RAS to CAS precharge time                     | trpc   | 5   |         | 5   |         | 5    |         | ns    |       |
| CAS precharge time (C-B-R counter test cycle) | tcpt   | 20  |         | 30  |         | 30   |         | ns    |       |
| Access time from CAS precharge                | tcpa   |     | 35      |     | 40      |      | 45      | ns    | 3     |
| Hyper Page cycle time                         | tHPC   | 24  |         | 29  |         | 34   |         | ns    | 17    |
| Hyper Page read-modify-write cycle time       | tHPRWC | 71  |         | 86  |         | 96   |         | ns    | 17    |
| CAS precharge time (Hyper Page cycle)         | tcp    | 10  |         | 10  |         | 10   |         | ns    |       |
| RAS pulse width (Hyper Page cycle)            | TRASP  | 60  | 200,000 | 70  | 200,000 | 80   | 200,000 | ns    |       |
| RAS hold time from CAS precharge              | tRHCP  | 35  |         | 40  |         | 45   |         | ns    |       |
| OE access time                                | toea   |     | 15      |     | 20      |      | 20      | ns    |       |
| OE to data delay                              | toed   | 15  |         | 20  |         | 20   |         | ns    |       |



# 6

## AC CHARACTERISTICS (Continued)

| Parameter                                 | Comple at | -6  |     | -7  |     | -8  |     | Haita | N-4   |
|-------------------------------------------|-----------|-----|-----|-----|-----|-----|-----|-------|-------|
| Parameter                                 | Symbol    | Min | Max | Min | Max | Min | Max | Units | Notes |
| Output buffer turn off delay time from OE | toez      | 3   | 15  | 3   | 20  | 3   | 20  | ns    | 7,14  |
| OE commend hold time                      | toen      | 15  |     | 20  |     | 20  |     | ns    |       |
| Write command set-up time (Test mode in)  | twrs      | 10  |     | 10  |     | 10  |     | ns    |       |
| Write command hold time (Test mode in)    | twīh      | 10  |     | 10  |     | 10  |     | ns    |       |
| W to RAS precharge time (C-B-R refresh)   | twrp      | 10  |     | 10  |     | 10  |     | ns    |       |
| W to RAS hold time (C-B-R refresh)        | twr       | 10  |     | 10  |     | 10  |     | ns    |       |
| Output data hold time                     | tрон      | 5   |     | 5   |     | 5   |     | ns    | 7,15  |
| OE to CAS hold time                       | toch      | 5   |     | 5   |     | 5   |     | ns    |       |
| CAS hold time to OE                       | tсно      | 5   |     | 5   |     | 5   |     | ns    |       |
| OE precharge time                         | toep      | 5   |     | 5   |     | 5   |     | ns    |       |
| W pulse width (Hyper Page Cycle)          | twpe      | 5   |     | 5   |     | 5   |     | ns    |       |
| Output buffer turn off delay from RAs     | trez      | 3   | 15  | 3   | 20  | . 3 | 20  | ns    | 7,14  |
| Output buffer turn off delay from W       | twez      | 3   | 15  | 3   | 20  | 3   | 20  | ns    | 7,14  |
| W to data delay                           | twed      | 15  |     | 20  |     | 20  |     | ns    |       |
| RAS pulse width (LL-ver)                  | trass     | 100 |     | 100 |     | 100 |     | μs    | 16    |
| RAS precharge time (LL-ver)               | trps      | 110 |     | 130 |     | 150 |     | ns    | 16    |
| CAS hold time (LL-ver)                    | tchs      | -50 |     | -50 |     | -50 |     | ns    | 16    |

## **TEST MODE CYCLE**

(Note.12)

|                                         | 0      | -6  |         | -7  |         | -8  |         | I Imiaa | Mata   |
|-----------------------------------------|--------|-----|---------|-----|---------|-----|---------|---------|--------|
| Parameter                               | Symbol | Min | Max     | Min | Max     | Min | Max     | Units   | Notes  |
| Random read or write cycle time         | trc    | 115 |         | 135 |         | 155 |         | ns      |        |
| Read-modify-write cycle time            | trwc   | 160 |         | 190 |         | 210 |         | ns      |        |
| Access time from RAS                    | trac   |     | 65      |     | 75      |     | 85      | ns      | 3,4,11 |
| Access time from CAS                    | tcac   |     | 20      |     | 25      |     | 25      | ns      | 3,4,5  |
| Access time from column address         | tax    |     | 35      |     | 40      |     | 45      | ns      | 3,11   |
| RAS pulse width                         | tras   | 65  | 10,000  | 75  | 10,000  | 85  | 10,000  | ns      |        |
| CAS pulse width                         | tcas   | 15  | 10,000  | 20  | 10,000  | 25  | 10,000  | пѕ      |        |
| RAS hold time                           | trsh   | 20  |         | 25  |         | 25  |         | ns      |        |
| CAS hold time                           | tсsн   | 50  |         | 55  |         | 65  |         | пѕ      |        |
| Column address to RAS lead time         | tral   | 35  | ·       | 40  |         | 45  |         | ns      |        |
| CAS to W delay time                     | tcwp   | 45  |         | 55  |         | 55  |         | ns      | 8      |
| RAS to W delay time                     | trwo   | 90  |         | 105 |         | 115 |         | ns      | 8      |
| Column address to W delay time          | tawd   | 60  |         | 70  |         | 75  |         | ns      | 8      |
| Hyper Page cycle time                   | thec   | 29  |         | 34  |         | 39  |         | ns      |        |
| Hyper Page read-modify-write cycle time | thprwc | 76  |         | 91  |         | 101 |         | ns      |        |
| RAS pulse width (Hyper Page Cycle)      | trasp  | 65  | 200,000 | 75  | 200,000 | 85  | 200,000 | ns      |        |

#### **TEST MODE CYCLE** (Continued)

| . Payamatau                    | Shall  | -6  |     | · -7 |     | -8  |     | Units | Notes |
|--------------------------------|--------|-----|-----|------|-----|-----|-----|-------|-------|
| Parameter                      | Symbol | Min | Max | Min  | Max | Min | Max | Units | Mores |
| Access time from CAS precharge | topa   |     | 40  |      | 45  |     | 50  | ns    | 3     |
| ŌE access time                 | toea   |     | 20  |      | 25  |     | 25  | ns    |       |
| OE to data delay               | toed   | 20  |     | 25   |     | 25  |     | ns    |       |
| OE command hold time           | toeh   | 20  |     | 25   |     | 25  |     | ns    |       |

#### **TEST MODE DESCRIPTION**

The KM48V2104A/AL/ALL/ASL is the CMOS DRAM organized 2,097,152 words by 8 bit internally organized 1,048,576 words by 16 bits. In " Test Mode", data are written into 16 sectors in parallel and retrieved the same way. Column address bit A0 is not used. If upon reading, two bits on one I/O pin are equal (all "1" or "0"s) the I/O pin indicates a "1". If they were not equal, the I/O pin would indicate a "0". In Test Mode", the 2Mx8 DRAM can be tested as if it were a 1Mx8

DRAM. W and CAS before RAS Cycle (WCBR, Test Mode In Cycle) puts the device into "Test Mode", And "CAS before RAS Refresh Cycle" or "RAS Only Refresh Cycle" puts it back into "Normal Mode". In the Test Mode, "W and CAS before RAS Refresh Cycle" peforms the refresh operation with internal CBR refresh address counter. "Test Mode" function reduces test time (1/2 in cases of N test pattern).

#### **NOTES**

- An initial pause of 200µs is required after power-up followed by any 8 CBR or ROR cycles before proper device operation is achieved.
- VIH(min) and VIL(max) are reference levels for measuring timing of input signals. Transition times are measured between VIH(min) and VIL(max) are assumed to be 5ns for all inputs, without the and therewo.
- Measured with a load equivalent to 1TTL loads and 100pF.
- 4. Operation within the tRCD(max) limit insures that tRAC(max) can be met. tRCD(max) is specified as a reference point only. If tRCD is greater than the specified tRCD(max) limit, then access time is controlled exclusively by tCAC.
- 5. Assumes that tRCD≥tRCD (max).
- 6. tar, twcn, tohr are referenced to trad(max).
- This parameter defines the time at which the output achieves the open circuit condition and is not referenced to VoH or VoL.
- 8. twcs, trwd, tcwd and tawd are non restrictive operating parameters. They are included in the data sheet as electric characteristics only. If twcs≥ twcs(min) the cycle is an early write cycle and the data output will remain high impedance for the duration of the cycle. If tcwd≥tcwd(min), trwd≥trwd(min) and tawd≥tawd(min), then the cycle is a read-write cycle and the data output will contain the data read from the selected address. If neither of the above conditions are satisfied, the condition of the data out is indeterminate.

- Either trich or trich must be satisfied for a read cycle.
- These parameters are referenced to the CAS leading edge in early write cycles and to the W leading edge in read-write cycles.
- 11. Operation within the trad(max) limit insures that trac(max) can be met. trad(max) is specified as a reference point only. If trad is greater than the specified trad(max) limit, then access time is controlled by taa.
- 12. These specifications are applied in the test mode.
- 13. In test mode read cycle, the value of trac, taa, tcac is delayed by 2ns to 5ns for the specified value. These parameters should be specified in test mode cycles by adding the above value to the specified value in this data sheet.
- 14. tREZ(max), tCEZ(max), tWEZ(max) and tOEZ(max) define the time at which the output achieves the open circuit condition and are not referenced to output voltage level.
- 15. 2048 cycle of burst refresh must be executed within 16ms before and after self refresh, in order to meet refresh specification.
- 16. If RAS goes high before CAS high going, the open circuit condition of the output is achieved by CAS high going. If CAS goes high before RAS high going, the open circuit condition of the output is achieved by RAS high going
- 17. tasc ≥ tcpmin, Assumn tr=2.0ns

## **TIMING DIAGRAM**

## **READ CYCLE**





## WRITE CYCLE (EARLY WRITE)

NOTE: Dout = OPEN



# WRITE CYCLE ( OF CONTROLLED WRITE )

NOTE: Dout = OPEN





#### **READ - MODIFY - WRITE CYCLE**



#### HYPER PAGE READ CYCLE





## HYPER PAGE WRITE CYCLE (EARLY WRITE)

NOTE: Dout = Open



#### HYPER PAGE READ-MODIFY-WRITE CYCLE





## HYPER PAGE READ AND WRITE MIXED CYCLE







#### RAS-ONLY REFRESH CYCLE

NOTE :  $\overline{W}$ ,  $\overline{OE}$  ,  $D_{IN}$  = Don't care  $D_{OUT}$  = Open



#### CAS-BEFORE-RAS REFRESH CYCLE

NOTE: W, OE, A = Don't Care







## **HIDDEN REFRESH CYCLE (READ)**







## HIDDEN REFRESH CYCLE (WRITE)

NOTE: Dout = OPEN







# **TEST MODE IN CYCLE**

NOTE: OE, A = Don't Care





# PACKAGE DIMENSION 28-LEAD PLASTIC SMALL OUT-LINE J-LEAD

Units: Inches (millimeters)



## 28-LEAD PLASTIC THIN SMALL OUT LINE PACKAGE (Forward and Reverse Type)



