# Advanced Matchlib Topics 2021

Stuart Swan | Platform Architect Siemens EDA, a part of Siemens Digital Industries Software



#### Catapult SystemC / Matchlib Resources

This presentation assumes you have reviewed the slides and examples below:

Matchlib training slides

\$MGC\_HOME/shared/examples/matchlib/toolkit/doc/matchlib\_customer\_training.ppt

Matchlib example kit in Catapult install

\$MGC\_HOME/shared/examples/matchlib/toolkit



#### **Brief Review of Matchlib Interfaces**

- Message Passing Interfaces : Push/Pop, PushNB/PopNB
  - \$MGC\_HOME/shared/examples/matchlib/toolkit/examples/05\_push\_pop
- Data + Valid Protocol :
  - ...toolkit/examples/15\_data\_valid\_protocol
- Event Pulse :
  - ...toolkit/examples/94\_event\_pulse
- Process Sync:
  - ...toolkit/examples/12\_ping\_pong\_mem
- External Dual Port RAM:
  - ...toolkit/examples/12\_ping\_pong\_mem
- ARM AXI4:
  - ...toolkit/examples/08\_dma
- ARM APB:
  - ...toolkit/examples/52\_apb



#### **Brief Review of Matchlib Interfaces (continued)**

- Native SystemC signals :
  - ...toolkit/examples/04\_ready\_valid
- Toggle Protocol :
  - ...toolkit/examples/13\_toggle\_protocol
- FIFO instantiation between modules :
  - ...toolkit/examples/10\_fifo\_channel\_hier
- FIFO instantiation between processes within a module :
  - ...toolkit/examples/11\_fifo\_channel\_flat



#### **Brief Review of Primary Matchlib Features**

- Throughput accurate modeling in Pre-HLS simulation
  - ...toolkit/examples/06\_thruput\_accurate
- Waveform generation in pre-HLS simulation
  - ...toolkit/examples/06\_thruput\_accurate
- Channel log generation in pre-HLS simulation with auto-comparison utilities
- ...toolkit/doc/matchlib\_soc\_debug\_tutorial.pdf
- Supports multiple clocks, sync/async resets with automatic consistency checking
  - ...toolkit/examples/95\_multi\_clk
- Mixed language simulation and debug support in Questa, VCS, and Xcelium
  - ...toolkit/examples/45 vlog tb dma dut



#### **Brief Review of Primary Matchlib Features (continued)**

- ~30X RTL simulation speed in ACCURATE SIM mode
- ~300X RTL simulation speed in FAST\_SIM mode
- Random stall injection in pre-HLS model (Matchlib DUT and TB.)
- ...toolkit/doc/matchlib\_soc\_debug\_tutorial.pdf
- Random stall injection in post-HLS model (Catapult RTL via STALL\_FLAG\_SV)
- Thruput and latency backannotation
  - ...toolkit/examples/71\_annotate\_simple



#### **MatchLib Relationship to SystemC Standards**

Accellera SystemC Synthesizeable Subset Standard focuses on what's in diagram below

Modules, Ports, Processes, clocks, resets, signal IO, datatypes



#### **Proposed SystemC HLS Standards Layers**



## Matchlib Key Coding Guidelines: When do you need to use Non-blocking IO?

- Arbitration requires Peek or PopNB to all arbitrated inputs.
- Time-based splitting and merging of transaction streams requires PushNB and PopNB (respectively)
- Even when using NB IO, it is best to have at least one blocking IO call in each iteration of a loop
  - This ensures Catapult understands a clear relationship between II of loop and IO behavior.
- There are cases where a process will need ALL non-blocking IO (all PopNB and PushNB), but it should be pretty rare.
- In this case the process should be kept as small / simple as possible, ideally communicating with other processes that follow the guidelines above.
- With all non-blocking IO, you will likely be modeling at very close to RTL level, and most likely HLS will just be translating SC RTL into Verilog RTL.

#### Matchlib: Always prefer to use blocking IO over nonblocking IO.

- Your models will be simpler and more likely to have a good process structure.
- 100% blocking IO is called KPN (Kahn Process Networks)
  - KPN is deterministic
  - easier to verify.
- Non-blocking IO is sometimes needed, but introduces timing dependent behavior, and can make verification more difficult in some cases if the timing dependent behavior is externally visible.
- Summary: always ask yourself if use of non-blocking IO is really justified.

#### **Key Guidelines for Coding for Good QOR in SC**

- Simulate and debug your pre-HLS model before you synthesize (!)
- Verify performance and functionality in your pre-HLS model
- In SystemC HLS, you should always have:
  - At least a rough idea of what your HW implementation will be (e.g. pipeline characteristics)
  - An exact idea of what your module pin level interfaces are
- Refine your architecture in your pre-HLS model
- Usually this is by far the most effective way to improve QOR
- If functionality can easily be split into smaller processes, it is usually better to do so
  - Control FSMs generated by Catapult will be smaller
  - Smaller processes may be able to run in parallel

## Can I use "feature X" with Catapult SystemC Flow?

- AC Datatypes Yes
- AC Math Yes
- AC DSP Functions only, no hierarchy or instantiated AC channels
- AC channel No
- "Interface synthesis" Generally, No
- "Interface synthesis for C arrays in single process" Yes
- Ccores Yes
- Blackboxes Yes
- Catapult Directives Generally, Yes
- Coupled\_IO Yes

#### **Matchlib Accuracy**

- Goal of Matchlib is to be "thoughput accurate" in pre-HLS models, even as you scale
  up size of systems.
- Goal is NOT to be precisely cycle accurate wrt RTL
- Even with some differences in accuracy wrt RTL, there is big value in being able to model time/performance in the pre-HLS models.
- It is useful to understand where sources of inaccuracies may arise and how to address them if desired.

#### **Small Example**

- Matchlib assumes all processes are pipelined with an II=1.
- Matchlib assumes stall mode=flush.
- Matchlib assumes coupled\_io=false.
- Matchlib assumes pipeline latency = 1
- Pre-HLS sim of model on right will Pop and Push one transaction on every clock.
  - Output will appear one clock after input.
- Post-HLS RTL will have same behavior except latency will increase.
  - ac\_sqrt likely to require several clock cycles latency in RTL.

```
12
     Connections::Out<uint32> CCS INIT S1(out1);
13
     Connections::In <uint32> CCS INIT S1(in1);
14
15
     SC CTOR(dut) {
16
       SC THREAD(main);
17
       sensitive << clk.pos();
       async reset signal is(rst bar, false);
19
20
21 private:
22
23
    void main() {
24
       out1.Reset();
25
       in1.Reset();
       wait();
27 #pragma hls pipeline init interval 1
28 #pragma pipeline stall mode flush
       while (1) {
30
         uint32 t i = in1.Pop();
31
         uint32 t o = ac sqrt(i);
32
         out1.Push(o);
33
34
35 };
36
```

## Larger Example: AXI4 Bus Fabric using MatchLib



15

SS, Early SOC Performance Verification Using SystemC with MatchLib and Catapult HLS, May 2020

## **AXI4** Bus Fabric using MatchLib – Test #0



Test #0: Concurrently,
DMA0 reads/writes 320 beats to RAM0
DMA1 reads/writes 320 beats to RAM1

(a beat is the data chunk transferred on the bus in 1 clock cycle)

#### **AXI4** Bus Fabric Test #0 simulation logs

```
BEFORE HLS (SystemC simulation)
0 s top Stimulus started
6 ns top Running FABRIC TEST # : 0
44 ns top.ram0 ram read addr: 000000000 len: 0ff
44 ns top.ram0 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram read addr: 000000000 len: 0ff
304 ns top.ram0 ram read addr: 000000800 len: 03f
309 ns top.ram1 ram read addr: 000000800 len: 03f
311 ns top.ram0 ram write addr: 000002800 len: 03f
316 ns top.ram1 ram write addr: 000002800 len: 03f
385 ns top dma done detected. 1 1
385 ns top start time: 46 ns end time: 385 ns
385 ns top axi beats (dec): 320
385 ns top elapsed time: 339 ns
385 ns top beat rate: 1059 ps
385 ns top clock period: 1 ns
425 ns top finished checking memory contents
```

```
AFTER HLS (Verilog RTL simulation)
# 0 s top Stimulus started
# 6 ns top Running FABRIC TEST # : 0
# 55 ns top/ram0 ram write addr: 000002000 len: 0ff
# 60 ns top/ram1 ram write addr: 000002000 len: 0ff
# 68 ns top/ram0 ram read addr: 000000000 len: 0ff
# 70 ns top/ram1 ram read addr: 000000000 len: 0ff
# 340 ns top/ram0 ram write addr: 000002800 len: 03f
# 342 ns top/ram1 ram write addr: 000002800 len: 03f
# 343 ns top/ram0 ram read addr: 000000800 len: 03f
# 345 ns top/ram1 ram read addr: 000000800 len: 03f
# 414 ns top dma done detected. 1 1
# 414 ns top start time: 55 ns end time: 414 ns
# 414 ns top axi beats (dec): 320
# 414 ns top elapsed time: 359 ns
# 414 ns top beat rate: 1122 ps
# 414 ns top clock period: 1 ns
# 454 ns top finished checking memory contents
```

Before and after HLS we get nearly one beat per clock cycle

#### AXI4 Fabric Waveforms Before Catapult HLS-Test #0 (SystemC)



#### **AXI4** Fabric Waveforms After Catapult HLS – Test #0 (Verilog)



## **AXI4** Bus Fabric using MatchLib – Test #1



Test #1: Concurrently,
DMA0 reads/writes 320 beats to RAM0
DMA1 reads 320 beats from RAM1 and writes to RAM0
Note contention on RAM0 writes

#### **AXI4** Bus Fabric Test #1 simulation logs

```
BEFORE HLS (SystemC simulation)
0 s top Stimulus started
6 ns top Running FABRIC TEST #: 1
44 ns top.ram0 ram read addr: 000000000 len: 0ff
44 ns top.ram0 ram write addr: 000002000 len: 0ff
49 ns top.ram1 ram read addr: 000000000 len: 0ff
304 ns top.ram0 ram read addr: 000000800 len: 03f
308 ns top.ram0 ram write addr: 000006000 len: 0ff
560 ns top.ram1 ram read addr: 000000800 len: 03f
566 ns top.ram0 ram write addr: 000002800 len: 03f
632 ns top.ram0 ram write addr: 000006800 len: 03f
701 ns top dma done detected. 1 1
701 ns top start time: 46 ns end time: 701 ns
701 ns top axi beats (dec): 320
701 ns top elapsed time: 655 ns
701 ns top beat rate: 2047 ps
701 ns top clock period: 1 ns
741 ns top finished checking memory contents
```

```
AFTER HLS (Verilog RTL simulation)
# 0 s top Stimulus started
# 6 ns top Running FABRIC TEST # : 1
# 55 ns top/ram0 ram write addr: 000002000 len: 0ff
# 68 ns top/ram0 ram read addr: 000000000 len: 0ff
# 70 ns top/ram1 ram read addr: 000000000 len: 0ff
# 335 ns top/ram0 ram write addr: 000006000 len: 0ff
# 343 ns top/ram0 ram read addr: 000000800 len: 03f
# 598 ns top/ram1 ram read addr: 000000800 len: 03f
# 598 ns top/ram0 ram write addr: 000002800 len: 03f
# 670 ns top/ram0 ram write addr: 000006800 len: 03f
# 736 ns top dma done detected. 1 1
# 736 ns top start time: 55 ns end time: 736 ns
# 736 ns top axi beats (dec): 320
# 736 ns top elapsed time: 681 ns
# 736 ns top beat rate: 2128 ps
# 736 ns top clock period: 1 ns
# 776 ns top finished checking memory contents
```

Two concurrent writes to RAMO cause beat rate to be above two clock cycles.

#### AXI4 Fabric Waveforms Before Catapult HLS –Test#1 (SystemC)



SS, Early SOC Performance Verification Using SystemC with MatchLib and Catapult HLS, May 2020

#### **AXI4** Fabric Waveforms After Catapult HLS – Test #1 (Verilog)



SS, Early SOC Performance Verification Using SystemC with MatchLib and Catapult HLS, May 2020

#### **Key Observations**

- "Throughput accuracy" of Matchlib pre-HLS models is generally retained even as you scale up size of systems.
- Ability to view, analyze, and debug time-based behaviors and waveforms in pre-HLS models is very valuable to:
  - HW architects
  - HLS engineers
  - DV engineers
  - RTL designers on project who will "never touch" HLS or C++/SC models.

## Matchlib "throughput accuracy" is high for:

- Feedforward data streams
- Feedback data streams
- Systems with multiple clocks and multiple data stream rates
- Divergent data streams
- Arbitration of data streams (for any reasonably fair arbitration scheme)
  - e.g. round robin

## Design aspects which require extra handling:

- If II != 1, then need to manually insert waits into pre-HLS model to account for this.
- Currently memory accesses for both internal and external memories are not accounted for in Matchlib timing
  - In other words, Matchlib currently assumes that low level memory accesses themselves are not primary bottlenecks.
  - If they are, then that should be explicitly modeled using Push/Pop or wait() statements.
  - This may be improved in a future release.
- As mentioned earlier, if you use PushNB/PopNB in your DUT or TB, you may introduce timing dependent behavior that can cause pre-HLS vs post-HLS mismatches.
  - But PushNB/PopNB do not introduce timing inaccuracies per se.

```
void main() {
    out1.Reset();
    in1.Reset();
    wait();

#pragma hls_pipeline_init_interval 4
#pragma pipeline_stall_mode flush
    while (1) {

#ifndef _ SYNTHESIS_
        wait();
    wait();
    wait();

#endif

    uint32_t t = in1.Pop();
    out1.Push(t + 0x100);
    }
};
```

## How Catapult changes latency and capacity of design...

- When Catapult synthesizes processes/blocks it typically adds latency
  - In other words, post-HLS model will usually have higher latency than pre-HLS model.
- If loop pipelining is used, then it typically also adds capacity.
  - In effect, the HW pipeline is like a HW fifo with the functionality "folded in".
- The HW pipeline acts very much like a HW fifo, especially if stall\_mode=flush.
- If coupled\_io\_mode=true is used, then this removes a small amount of capacity and elasticity as compared to pre-HLS model.
- Matchlib supports a "latency and capacity" back-annotation feature to easily back-annotate post-HLS values back into pre-HLS model.
  - This increases accuracy significantly of the pre-HLS sim versus the post-HLS sim.
  - However, you should still not expect exact matches in timing behavior.

## Stuttering Design Example (72\*: bagel shop example)

- II=1 for all blocks
- Latency of b0 is 1 pre-HLS (by default)
- Latency of b0 is 7 post-HLS
- Post-HLS waveforms below show stuttering due to reconverging data streams with unbalanced latencies and capacities.







#### Stuttering Design Example Pre-HLS Default Waveforms

- Latency of b0 is 1 pre-HLS (by default)
- Default pre-HLS waveforms below show no stuttering – new output is seen on every clock.







#### Stuttering Design Example Pre-HLS with back-annotation

- Now we back-annotate latency and capacity of b0 and b1
- Pre-HLS waveforms below now show stuttering

```
"dut1.bout0_comb_BA": {
    "latency": 7,
    "capacity": 8,
    "src_name": "dut1.block0_inst.dout_vld",
    "dest_name": "dut1.reconvergence_inst.din0_vld"
},
"dut1.bout1_comb_BA": {
    "latency": 1,
    "capacity": 2,
    "src_name": "dut1.block1_inst.dout_vld",
    "dest_name": "dut1.reconvergence_inst.din1_vld"
},
```



#### Areas where Matchlib "throughput accuracy" is harder

- Stuttering due to re-convergent data streams (the example just shown)
  - Back annotation can fairly easily show existence of issue and point to the solution
  - Achieving exact match with timing behavior of post-HLS model is harder because:
    - Overall thruput is highly dependent on local latencies and capacities in various blocks
    - Even small things like coupled\_io=true or stall\_mode=stall can have a big impact on stuttering in RTL
- Thorough validation that system has no deadlock behaviors
  - Matchlib is useful in finding and resolving many deadlock scenarios in pre-HLS model
  - However, some deadlock scenarios are highly dependent on detailed cycle level behavior and RTL latencies/capacities, and must be verified in the RTL.
- A useful strategy for both of the above scenarios is to "sweep" the latency/capacity values in the pre-HLS back-annotation to stress test the model
  - This will increase the chances that the RTL has no bugs
  - It will also be much easier to debug any issues that are found (as compared to debugging in RTL).

#### Pre-HLS Debugging in Questa, VCS, Xcelium

HW – aware debugging in pre-HLS model, can support mixed language (e.g. SV UVM TB + SC DUT)



#### Pre-HLS Debugging in Questa, VCS, Xcelium

Key advantage: HW aware debugging and throughput accurate modeling with quick edit/debug turnaround..



#### Pre-HLS Debugging in Questa, VCS, Xcelium (cont)



#### Supporting Custom Protocols in Catapult SystemC & Matchlib

- First question: Do you really need a new custom protocol?
  - Most modern on-chip bus protocols use message passing (e.g. AXI3/4, NOC protocols, etc).
  - Message passing means "ready/valid/data" signaling.
  - Message passing protocols are easily layered on top of Matchlib Connections
  - Existing AXI4 transactors are built using this approach:
    - See: \$MGC\_HOME/shared/examples/matchlib/toolkit/doc/matchlib\_customer\_training.ppt
- Second Question: Is it a very simple signal level protocol?
- Very simple signal level protocols can be easily built by combining Connections::In/Out with sc\_signals
- See \$MGC\_HOME/shared/examples/matchlib/toolkit/examples/13\_toggle\_protocol



#### Non-Trivial Custom Protocol Example: ARM APB (52\_apb)

- Step 1: Study the protocol spec (structural interface and state descriptions)
  - See: https://developer.arm.com/documentation/ihi0024/c

|         |                       | 그 그 그 그 그 그 그 그 그 그 그 그 그 그 그 그 그 그 그                                                                                                                                                                                                                                               |
|---------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal  | Source                | Description                                                                                                                                                                                                                                                                         |
| PCLK    | Clock source          | Clock. The rising edge of PCLK times all transfers on the APB.                                                                                                                                                                                                                      |
| PRESETu | System bus equivalent | Reset. The APB reset signal is active LOW. This signal is normally connected directly to the system bus reset signal.                                                                                                                                                               |
| PADDR   | APB bridge            | Address. This is the APB address bus. It can be up to 32 bits wide and is driven by the peripheral bus bridge unit.                                                                                                                                                                 |
| PPROT   | APB bridge            | Protection type. This signal indicates the normal, privileged, or secure protection level of the transaction and whether the transaction is a data access or an instruction access.                                                                                                 |
| PSELx   | APB bridge            | Select The APB bridge unit generates this signal to each peripheral bus slave. It indicates that the slave device is selected and that a data transfer is required. There is a <b>PSELx</b> signal for each slave.                                                                  |
| PENABLE | APB bridge            | Enable. This signal indicates the second and subsequent cycles of an APB transfer.                                                                                                                                                                                                  |
| PWRITE  | APB bridge            | Direction. This signal indicates an APB write access when HIGH and an APB read access when LOW.                                                                                                                                                                                     |
| PWDATA  | APB bridge            | Write data. This bus is driven by the peripheral bus bridge unit during write cycles when <b>PWRITE</b> is HIGH. This bus can be up to 32 bits wide.                                                                                                                                |
| PSTRB   | APB bridge            | Write strobes. This signal indicates which byte lanes to update during a write transfer. There is one write strobe for each eight bits of the write data bus.<br>Therefore, PSTRB[n] corresponds to PWDATA[(8n + 7):(8n)]. Write strobes must not be active during a read transfer. |
| PREADY  | Slave interface       | Ready. The slave uses this signal to extend an APB transfer.                                                                                                                                                                                                                        |
| PRDATA  | Slave interface       | Read Data. The selected slave drives this bus during read cycles when<br>PWRITE is LOW. This bus can be up to 32-bits wide.                                                                                                                                                         |
| PSLVERR | Slave interface       | This signal indicates a transfer failure. APB peripherals are not required to support the PSLVERR pin. This is true for both existing and new APB peripheral designs. Where a peripheral does not include this pin then the appropriate input to the APB bridge is tied LOW.        |



Figure 3-2 Write transfer with wait states

PREADY can take any value when PENABLE is LOW. This ensures that peripherals that have a fixed two cycle access can tie PREADY HIGH.



Figure 3-5 Read transfer with wait states



Figure 4-1 State diagram

Note: FSM perspective is bus, not master or slave. So it is a bit misleading..



- Abstract the protocol up to the message passing level.
  - Goal: User's HLS model uses message passing interfaces only (Connections::In/Out).
  - All timing details and signal handshakes are hidden inside transactor.
  - We need to define transaction types and the number of message passing interfaces that user's model will see.
  - To get good QOR and be as flexible as possible, the strategy is to keep the message passing interfaces "as close to the HW protocol" as possible while still abstracting away timing behaviors.
- User's HLS model will almost always use blocking message passing calls exclusively.
- Protocol transactor will almost always use non-blocking message passing calls exclusively.
  - It does this while simultaneously managing the signal level protocol and detailed timing.
- Note: Catapult does not support Stratus "protocol regions", and we do not need it to support them.
  - What we do instead is push the "protocol region" into its own thread (in the transactor) and use message passing to communicate with it.



# Non-Trivial Custom Protocol Example: Step 2 (cont.)

- For protocols such as AHB which support pipelined behaviors and bursts, it is important to consider how to design the interfaces and transactors to support full throughput.
  - Message passing interfaces make this easier to achieve since they are easily pipelined.
- APB is a simple protocol with no bursts and no simultaneous reads and writes.
- We can simply have a single "req" channel which contains the request, and a single "rsp" channel which contains the response.
  - These two channels are shared between reads and writes because the APB wires for reads and writes are also shared.
  - For a HW protocol which had fully separate wires for reads and writes we would want fully separate wr req/wr rsp and rd req/rd rsp channels.



Create classes to represent APB channels and ports

```
struct apb sig chan
  apb sig chan(const char* name)
   : PSEL(nvhls concat(name, " PSEL"))
     PADDR(nvhls concat(name,
                              " PADDR"))
                                " PWRITE"))
     PWRITE(nvhls concat(name,
     PENABLE(nvhls concat(name, " PENABLE"))
     PWDATA(nvhls concat(name, " PWDATA"))
     PSTRB(nvhls concat(name, " PSTRB"))
     PPROT(nvhls concat(name, " PPROT"))
     PRDATA(nvhls concat(name, " PRDATA"))
     PSLVERR(nvhls concat(name, " PSLVERR"))
     PREADY(nvhls concat(name, " PREADY"))
   {}
  SC SIG(bool,
                   PSEL):
  SC SIG(Addr,
                   PADDR);
  SC SIG(bool,
                   PWRITE);
  SC SIG(bool,
                   PENABLE);
  SC SIG(Data,
                   PWDATA);
  SC SIG(Wstrb,
                   PSTRB);
  SC SIG(Prot t,
                   PPROT);
  SC SIG(Data,
                   PRDATA):
  SC SIG(bool,
                   PSLVERR);
  SC SIG(bool,
                   PREADY);
```

```
struct apb master ports
  apb master ports (const char* name)
   : PSEL(nvhls concat(name, " PSEL"))
     PADDR(nvhls concat(name,
                              " PADDR"))
     PWRITE(nvhls concat(name, " PWRITE"))
     PENABLE(nvhls concat(name, " PENABLE"))
     PWDATA(nvhls concat(name, " PWDATA"))
     PSTRB(nvhls concat(name, " PSTRB"))
     PPROT(nvhls concat(name, " PPROT"))
     PRDATA(nvhls concat(name, " PRDATA"))
     PSLVERR(nvhls concat(name, " PSLVERR"))
     PREADY(nvhls concat(name, " PREADY"))
   {}
  sc out<bool> PSEL:
  sc out<Addr> PADDR;
  sc out<bool> PWRITE;
  sc out<bool> PENABLE;
  sc out<Data> PWDATA;
  sc out<Wstrb> PSTRB;
  sc out<Prot t> PPROT;
  sc in<Data> PRDATA;
  sc in<bool> PSLVERR;
  sc in<bool> PREADY:
  template <class C>
  void operator()(C &c) {
        PADDR(c.PADDR);
```

```
struct apb slave ports
  apb slave ports(const char* name)
   : PADDR(nvhls concat(name, " PADDR"))
     PWRITE(nvhls concat(name,
                               " PWRITE"))
     PENABLE(nvhls concat(name, " PENABLE"))
    PSEL(nvhls concat(name, " PSEL"))
     PWDATA(nvhls concat(name, " PWDATA"))
     PSTRB(nvhls concat(name, " PSTRB"))
     PPROT(nvhls concat(name, " PPROT"))
    PRDATA(nvhls concat(name,
                               " PRDATA"))
     PSLVERR(nvhls concat(name, " PSLVERR"))
    PREADY(nvhls concat(name, " PREADY"))
   {}
  sc in<Addr> PADDR;
  sc in<bool> PWRITE;
  sc in<bool> PENABLE;
  sc in<bool> PSEL;
  sc in<Data> PWDATA;
  sc in<Wstrb> PSTRB;
  sc in<Prot t> PPROT;
  sc out<Data> PRDATA;
  sc out<bool> PSLVERR:
  sc out<bool> PREADY;
  template <class C>
  void operator()(C &c) {
        PADDR(c.PADDR):
```



Define transaction message classes

```
struct apb reg : public nvhls message {
             is write { false };
addr payload addr;
w payload
 static const unsigned int width = 1 + addr payload::
 template <unsigned int Size> void Marshall(Marshalle
   m &is write;
   m &addr;
   m &w;
 inline friend void sc trace(sc trace file *tf, const
   sc trace(tf,v.is write, NAME + ".is write");
   sc trace(tf, v.addr, NAME + ".addr");
   sc trace(tf, v.w, NAME + ".w");
 inline friend std::ostream & operator << (ostream & os,
   os << rhs.is write << " ";
   os << rhs.addr << " ";
   os << rhs.w << " ";
   return os:
```

```
struct apb_rsp : public nvhls_message {
  r_payload     r; // if req was a write, then write resp

static const unsigned int width = r_payload::width;
  template <unsigned int Size> void Marshall(Marshaller
        m &r;
  }
  inline friend void sc_trace(sc_trace_file *tf, const a sc_trace(tf,v.r, NAME + ".r");
  }
  inline friend std::ostream &operator<<(ostream &os, const < const
```



Create the protocol transactor code

- Strategy: Use PopNB/PushNB to set "got\_req" and "got\_rsp" flags while simultaneously managing the

```
signal level protocol.
                                    191 class apb master xactor : public sc module {
                                    192 public:
                                    193
                                          sc in<bool> CCS INIT S1(clk);
     void main() {
                                          sc in<bool> CCS INIT S1(rst bar);
231
        // reset all sigs here..
232
        wait();
                                         Connections::In<apb req, PortType> CCS INIT S1(req port);
233
                                          Connections::Out<apb rsp, PortType> CCS INIT S1(rsp port);
234
        bool got reg = false;
                                          sc out<Addr>
                                                          CCS INIT S1(PADDR);
235
        bool got rsp = false;
                                          sc out<bool>
                                                          CCS INIT S1(PWRITE);
236
        apb req req;
237
        apb rsp rsp;
238
239
        while (1) {
240
         // See ARM APB spec for state description.
241
         do {
242
          // IDLE state
243
          wait();
244
          if (!got req)
245
246
           got req = req port.PopNB(req);
247
248
249
          if (got rsp)
250
           if (rsp port.PushNB(rsp))
251
252
             got rsp = 0;
253
254
255
         } while (got rsp || !got reg);
256
```

```
259
         wait():
260
          if (!got req)
261
262
          got req = req port.PopNB(req);
263
265
          if (got rsp)
266
          if (rsp port.PushNB(rsp))
268
             got rsp = 0;
269
         // SETUP state
271
         PSEL = 1;
         PENABLE = 0;
         PADDR = req.addr.addr.to uint64();
          PWRITE = req.is write;
          if (req.is write) {
            PWDATA = req.w.data.to uint64();
            PSTRB = req.w.wstrb.to uint64();
278
279
          else {
280
            PWDATA = 0:
281
            PSTRB = 0;
282
283
284
         wait();
285
          got req = 0;
287
          PSEL = 1:
          PENABLE = 1;
290
          do {
291
           wait():
292
         } while (PREADY == 0);
293
          // ACCESS state
294
          rsp.r.data = PRDATA.read().to uint64();
          rsp.r.resp = PSLVERR.read();
```

## Non-Trivial Custom Protocol Example: Step 5 (cont.)

Create the protocol transactor code (apb\_slave\_transactor here)

```
306 template <Connections::connections port t PortType = AUTO PORT>
     void main() {
                                                    307 class apb slave xactor : public sc module {
       // reset all sigs here..
349
       bool got req = false;
                                                          sc in<bool> CCS INIT S1(clk):
350
       bool got rsp = false;
351
       bool pending read = false;
                                                          sc in<bool> CCS INIT S1(rst bar);
352
       apb reg reg;
                                                          Connections::Out<apb req, PortType> CCS INIT S1(req port);
353
       apb rsp rsp;
                                                          Connections::In<apb rsp, PortType> CCS INIT S1(rsp port);
                                                    313
354
355
       wait();
                                                    314
                                                          sc in<Addr>
                                                                            CCS INIT S1(PADDR);
                                                    315
                                                          sc in<bool>
                                                                            CCS INIT S1(PWRITE);
356
                                                    316
                                                          sc in<bool>
                                                                            CCS INIT S1(PENABLE);
357
       while (1) {
        // See ARM APB spec for state description. 317
                                                          sc in<bool>
                                                                            CCS INIT S1(PSEL);
358
                                                                                                        384
                                                                                                                  do {
359
                                                    318 sc in<Data>
                                                                            CCS INIT S1(PWDATA);
                                                                                                         385
                                                                                                                   wait();
                                                    319 sc in<Wstrb >
                                                                            CCS INIT S1(PSTRB);
360
                                                                                                         386
                                                                                                                   if (!got rsp)
361
         wait():
                                                                                                         387
362
         } while (PSEL == 0);
                                                                                                         388
                                                                                                                     got rsp = rsp port.PopNB(rsp);
363
                                                                                                         389
364
         req.is write = PWRITE.read();
                                                                                                         390
                                                                                                                  } while ((PENABLE == 0) || !got rsp);
365
         reg.w.data = PWDATA.read().to uint64();
                                                                                                         391
366
         reg.w.wstrb = PSTRB.read().to uint64();
                                                                                                         392
                                                                                                                  PREADY = 1:
367
         reg.addr.addr = PADDR.read().to uint64();
                                                                                                         393
                                                                                                                  if (pending read)
368
         got req = 1;
                                                                                                         394
369
                                                                                                         395
                                                                                                                    PRDATA = rsp.r.data.to uint64();
370
         if (req.is write)
                                                                                                         396
                                                                                                                    pending read = false;
371
           pending read = false;
                                                                                                         397
372
373
           pending read = true;
                                                                                                                  PSLVERR = rsp.r.resp; // works for both reads and writes..
374
                                                                                                         400
                                                                                                                  wait();
375
                                                                                                         401
                                                                                                                  PREADY = 0;
376
          if (got reg)
                                                                                                         402
                                                                                                                  PSLVERR = 0;
377
           if (req port.PushNB(req))
                                                                                                         403
                                                                                                                  qot rsp = 0;
378
                                                                                                         404
379
            got req = 0;
                                                                                                         405
380
381
           wait();
382
         } while (got req);
```

Page 42 | © Siemens 2021 | 2021-04-15 | Siemens Digital Industries Software | Where today meets tomorrow.



Instantiate transactor in user's HLS model

```
50 class dma : public sc module, public local apb {
51 public:
52 sc in<bool> CCS INIT S1(clk);
    sc in<bool> CCS INIT S1(rst bar);
    apb master xactor<> CCS INIT S1(master0 xactor);
    apb master ports <> CCS INIT S1(master0 ports);
    apb reg chan CCS INIT S1(master0 reg chan);
    apb rsp chan CCS INIT S1(master0 rsp chan);
    apb slave xactor<> CCS INIT S1(slave0 xactor);
    apb slave ports<> CCS INIT S1(slave0 ports):
    apb reg chan CCS INIT S1(slave0 reg chan);
    apb rsp chan CCS INIT S1(slave0 rsp chan);
    Connections::Out<bool> CCS INIT S1(dma done);
    Connections::Out<uint32 t> CCS INIT S1(dma dbg);
68
69
    SC CTOR(dma)
70
      SC THREAD(slave process);
71
72
      sensitive << clk.pos();
      async reset signal is(rst bar, false);
      SC THREAD(master_process);
75
      sensitive << clk.pos();
      async reset signal is(rst bar, false);
      slave0 xactor.clk(clk);
      slave0 xactor.rst bar(rst bar);
      slave0 xactor.req port(slave0 req chan);
      slave0 xactor.rsp port(slave0 rsp chan);
      slave0 xactor(slave0 ports);
      master0 xactor.clk(clk);
      master0 xactor.rst bar(rst bar);
      master0 xactor.req port(master0 req chan);
      master0 xactor.rsp port(master0 rsp chan);
      master0 xactor(master0 ports);
```

```
99
      void master process() {
100
101
        dma cmd chan.ResetRead();
102
        dma dbg.Reset();
103
        dma done.Reset();
104
105
        master0 req chan.ResetWrite();
        master0 rsp chan.ResetRead();
106
107
108
        wait();
109
110
        while(1) {
111
          dma cmd cmd = dma cmd chan.Pop();
112
          bool status = Enc::XRESP::OKAY;
113
          while (1)
114
115
            apb req req;
116
            apb rsp rsp;
117
118
            req.is write = false;
119
            reg.addr.addr = cmd.ar addr;
120
            master0 reg chan.Push(reg);
121
            rsp = master0 rsp chan.Pop();
122
123
            req.is write = true;
124
            reg.addr.addr = cmd.aw addr;
125
            req.w.data = rsp.r.data;
126
            master0 req chan.Push(req);
127
            rsp = master0 rsp chan.Pop();
128
129
            if (rsp.r.resp != Enc::XRESP::OKAY)
130
              status = 0;
131
132
            if (cmd.len-- == 0)
133
              break:
134
135
            cmd.aw addr += bytesPerBeat;
136
            cmd.ar addr += bytesPerBeat;
137
138
          dma done.Push(status);
139
```



# 52\_apb Design Example





# **Running 52\_apb Example RTL**

Note clean preservation of all APB signal names in the Catapult generated Verilog RTL.





## **Custom Protocol Concluding Thoughts**

- If you are more comfortable writing Verilog RTL than SystemC, one approach is to write transactors in Verilog RTL first and then just translate to SC Matchlib afterwards.
  - After all, we are really just writing RTL in the transactors.



## **Shared Memories in SystemC Designs – Approach #1**

Definition: A shared memory is an array in HLS that is preserved thru HLS that is accessed by more than one thread.

Approach #1: "Make the shared memory go away"

- This approach is what many Matchlib users do in practice.
- Use only preserved arrays which are accessed by a single thread
- Use architectural directives in Catapult to allocate ports for those rams, etc.
- Use Matchlib components such as Scratchpad, ArbitratedScratchpad, etc., to route requests from other threads to those arrays.
- If throughput is top concern, and a few extra cycles of latency is OK, this is a very robust and flexible approach.
- Pre-HLS sim will be throughput accurate under assumption that mem rd wr access to arrays within threads are not the bottleneck

## **Shared Memories in SystemC Designs – Approach #2**

#### Approach #2: Use memory model from Catapult Memory Generator

- This is demonstrated in 12\_ping\_pong\_mem
- Each thread accessing memory needs a dedicated RAM port
- There needs to be some synchronization scheme to avoid data races between threads
  - 12\_ping\_pong\_mem uses Connections::SyncChannel
- Catapult memory generator SC models currently need "wait(0.3, SC\_NS)" statements deleted from them so they work properly in Matchlib sims
- Catapult memory generator SC models currently do not participate in Matchlib "thruput accurate" simulation mechanism, so sim will not be thruput accurate if thread has > 1 mem accesses per clock

```
void thread2() {
      bool ping pong = false;
      out1.Reset();
      sync1.reset sync in();
        #pragma hls pipeline init interval 1
        #pragma pipeline stall mode flush
51
      while (1)
        sync1.sync in();
                                                                   Memory read operation
        for (int i=0; i < 8; i++)
55
          out1.Push(mem[i + (8 * ping pong)]);
        ping pong = !ping pong;
58
59
60
    Connections::SyncChannel INIT S1(sync1); // memory synchronization between threads
    RAM 1R1W model<>::mem<ac int<16>,128> INIT_S1(mem);//Ping-pong shared memory
64 };
```

Memory instance

## **Shared Memories in SystemC Designs – Approach #2 (cont.)**

Example 12 ping pong mem shows shared memory shared by threads in same module.

• In this case, you do not need to explicitly code the mem read and write ports

You can also have memory ports on modules, so that memories can be external and/or shared between multiple modules.

In this case, you do need to explicitly code the mem read and write ports on module interfaces

```
9 #include "RAM 1R1W.h"
11 typedef NVUINTW(32) design T;
13 typedef RAM 1R1W model<>::mem<design T,16> mem t;
14 typedef RAM 1R1W model<>::rd0 port<design T,16> mem rd t;
16
17 #pragma hls design top
                                                        Memory types
18 class dut : public sc module {
    sc in<bool> INIT S1(clk);
    sc in<bool> INIT S1(rst bar);
    Connections::Out<NVUINTW(32)> INIT S1(out1);
    Connections::In <NVUINTW(32)> INIT S1(in1);
    mem rd t INIT S1(mem rd port0);
                                                      Memory read port
27
    ac channel<design T> chan in1, chan out1;
28
29
    SC CTOR(dut)
30
    {
31
      chan in1.bind(in1);
32
      chan outl.bind(outl);
33
      SC THREAD(main);
34
35
      sensitive << clk.pos();
      async reset signal is(rst bar, false);
37
38
```

```
13 class Top : public sc module {
    NVHLS DESIGN(dut) INIT S1(dut1);
16
     sc clock clk:
17
18
     SC SIG(bool, rst bar);
19
20
     Connections::Combinational<NVUINTW(32)>
                                                   INIT S1(out1);
21
     Connections::Combinational<NVUINTW(32)>
                                                   INIT S1(in1);
22
23
     mem t INIT S1(mem0);
24
25
     SC CTOR(Top)
26
        : clk("clk", 1, SC_NS, 0.5,0,SC_NS,true)
27
28
       Connections::set sim clk(&clk):
29
       sc object tracer<sc clock> trace clk(clk);
30
31
       dut1.clk(clk);
32
       dutl.rst bar(rst bar);
33
       dut1.out1(out1);
34
       dut1.in1(in1);
35
       dut1.mem_rd_port0(mem0);
                                                 Bind memory read port to memory instance
36
37
       mem0.CK(clk);
38
39
       for (int i=0; i < 16; i++)
40
        mem0[i] = i;
```

## **External Catapult SystemC / Matchlib Resources**

#### Catapult SystemC MatchLib On-Demand Training (ODT)

https://eda.learn.sw.siemens.com/training/courses/catapult-high-level-synthesis-library

#### 2021 Catapult Virtual Seminar (ML Accelerator using Matchlib):

https://event.on24.com/wcc/r/3187802/BF0CAE586A768CDB1314C956F64ABA35

#### Catapult Matchlib Webinars:

- https://webinars.sw.siemens.com/how-matchlib-and-systemc-enables
- https://webinars.sw.siemens.com/nvidia-design-and-verification-of-a-1
- https://webinars.sw.siemens.com/early-axi-soc-performance

#### Youtube video from NVidia:

https://www.youtube.com/watch?v=n8 G-CaSSPU

#### Accellera SystemC Evolution Day 2020 Matchlib Presentation and Open Source Example Kit:

https://forums.accellera.org/files/category/2-systemc/



# Thank you!

**SIEMENS**