# ECOLE POLYTECHNIQUE FÉDÉRALE DE LAUSANNE

## CS-473

#### EMBEDDED SYSTEMS

# ${\bf Lab~4:~Camera~Implementation}$

Authors:

Victor Casas - 237770 Hugo Miranda Queiros - 336706 Co-group (LCD): Francesco Nonis - 300540 Eric Richter - 287433

 $Supervisors: \\ Prof. René Beuchat$ 

Due January 5, 2022



# Contents

| 1   | Documentation   |                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|     | 1.1             | Problem statement                                                                                                                    |  |  |  |  |  |  |  |  |  |
|     | 1.2             | High level architecture                                                                                                              |  |  |  |  |  |  |  |  |  |
|     | 1.3             | Low level architecture                                                                                                               |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.1 Camera pixels reading and formatting                                                                                           |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.2 Memory organisation                                                                                                            |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.3 Camera configuration                                                                                                           |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.4 Description of the Avalon Slave                                                                                                |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.5 Description of the Camera Interface                                                                                            |  |  |  |  |  |  |  |  |  |
|     |                 | 1.3.6 Description of the Avalon Master                                                                                               |  |  |  |  |  |  |  |  |  |
| 2   | Wri             | ting VHDL code and testing on ModelSim 14                                                                                            |  |  |  |  |  |  |  |  |  |
|     | 2.1             | VHDL code                                                                                                                            |  |  |  |  |  |  |  |  |  |
|     | 2.2             | ModelSim testing                                                                                                                     |  |  |  |  |  |  |  |  |  |
| 3   | Qsy             | s implementation and execute C-code to FPGA board 19                                                                                 |  |  |  |  |  |  |  |  |  |
|     | 3.1             | Qsys implementation                                                                                                                  |  |  |  |  |  |  |  |  |  |
|     | 3.2             | C code                                                                                                                               |  |  |  |  |  |  |  |  |  |
| 4   | Con             | clusion 24                                                                                                                           |  |  |  |  |  |  |  |  |  |
| т : | •               | C. T.'                                                                                                                               |  |  |  |  |  |  |  |  |  |
| L   | ist C           | of Figures                                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | 1               | Board and camera pins                                                                                                                |  |  |  |  |  |  |  |  |  |
|     | 2               | $I2c\ controller\ \dots \dots$ |  |  |  |  |  |  |  |  |  |
|     | 3               | High level diagram                                                                                                                   |  |  |  |  |  |  |  |  |  |
|     | 4               | Camera control                                                                                                                       |  |  |  |  |  |  |  |  |  |
|     | 5               | Camera control IP component                                                                                                          |  |  |  |  |  |  |  |  |  |
|     | 6               | Camera pixels organisation                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | 7               | Bayer configuration                                                                                                                  |  |  |  |  |  |  |  |  |  |
|     | 8               | Organisation of the memory                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | 9               | State machine explaining how we write the informations from the cam-                                                                 |  |  |  |  |  |  |  |  |  |
|     | 4.0             | era in the first two FIFOS (entry)                                                                                                   |  |  |  |  |  |  |  |  |  |
|     | 10              | State machine explaining how we empty the first two FIFOS and write                                                                  |  |  |  |  |  |  |  |  |  |
|     |                 | in FIFO exit                                                                                                                         |  |  |  |  |  |  |  |  |  |
|     | 11              | State machine explaining how we empty FIFO exit and write to the DMA                                                                 |  |  |  |  |  |  |  |  |  |
|     | 12              | Signals on Avalon master                                                                                                             |  |  |  |  |  |  |  |  |  |
|     | 13              | State machine of DMA                                                                                                                 |  |  |  |  |  |  |  |  |  |
|     | $\frac{13}{14}$ | Code master                                                                                                                          |  |  |  |  |  |  |  |  |  |
|     |                 | Code camera acquisition                                                                                                              |  |  |  |  |  |  |  |  |  |
|     | 15<br>16        |                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|     | 16<br>17        |                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|     |                 | Code to send pixels to DMA                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | 18              | cmos settings for testbench                                                                                                          |  |  |  |  |  |  |  |  |  |
|     | 19              | RGB pattern for testbench                                                                                                            |  |  |  |  |  |  |  |  |  |
|     | 20              | Testbench simulation: frame $(8x8)$                                                                                                  |  |  |  |  |  |  |  |  |  |
|     | 21              | Code to initialize the simulation                                                                                                    |  |  |  |  |  |  |  |  |  |

| 22 | Code to write and read the main registers                                                                                               | 18 |
|----|-----------------------------------------------------------------------------------------------------------------------------------------|----|
| 23 | Testbench simulation: writedata                                                                                                         | 18 |
| 24 | Testbench simulation: readdata                                                                                                          | 18 |
| 25 | Testbench simulation: DMA first Burst transfer of 4 words of 32 bits .                                                                  | 19 |
| 26 | Testbench simulation: operations on pixels and written to FIFO exit                                                                     | 19 |
| 27 | $Qsys \ architecture \dots \dots$ | 20 |
| 28 | $C\ code\ main$                                                                                                                         | 21 |
| 29 | Memory start address of the two frames                                                                                                  | 21 |
| 30 | Camera Configuration for test pattern                                                                                                   | 22 |
| 31 | Monochrome vertical bars generated by the TRDB-D5M camera                                                                               | 22 |
| 32 | Camera Configuration for pictures                                                                                                       | 23 |
| 33 | Image of a hand taken with the TRDB-D5M camera                                                                                          | 23 |
| 34 | RGB                                                                                                                                     | 24 |

## 1 Documentation

#### 1.1 Problem statement

In the last lab, we proposed a detailed design of an FPGA-based system which could interface with the TRDB-D5M camera on the DE0-Nano-SoC. In this lab, we implement this design in the Quartus environment. We are satisfied with the design proposed in the last lab but some slight changes have to be made so our system works perfectly. In summary, we add some registers, change the length of some registers and add two state machines for the FIFO to work properly. The changes are detailed in each part.

#### 1.2 High level architecture

The TRDB-D5M is a 5 megapixel digital camera available as an extension card for Terasic FPGAs. It connects to a development board through a 2x20 pin GPIO connector. In Figure 1, one can see how we will connect the pins of the camera on the GPIO\_1 connector on the development board (DE0-Nano-SoC).



Figure 1: Board and camera pins

A provided I2C controller will also be used to communicate with the camera for configuration purposes. One can also see in Figure 2 how it will communicate with the Camera.



Figure 2: *I2c controller* 

In Figure 3 the high level diagram of our full system with the camera and the LCD is

represented.



Figure 3: *High level diagram* 

To read the pixels from the Camera, convert them to the format and resolution of the LCD and to store them in the SDRAM memory, we created a custom IP component named Camera\_Ctrl (Camera Controller). This component is directly connected to the camera through a conduit and to the Avalon bus through a Master and Slave interface.

Our Camera Ctrl IP component is composed of the three main blocks in Figure 4:

- one Avalon Master to send the pixels read from the Camera to the DDR3 memory through the Avalon Bus.
- one Avalon Slave that will be used to configure/read the registers of Camera\_Ctrl and to receive the orders from the NIOS CPU to start/stop the storage of new frames or to know how to access memory.
- one Camera Interface with three FIFO :
  - 2 entry FIFO that both receive, one row of color pixel of each pair of rows, and then empty themselves in parallel in a component that will convert the color pixels sent by the Camera into the resolution and the format that is compatible with the LCD.
  - 1 exit FIFO that stores the final pixels that will be sent to the DDR3 memory.

The whole Camera\_Ctrl component will be a functional DMA unit to allow the processor to offload tasks of packet data transfer (here the pixels of the camera).



Figure 4: Camera control



Figure 5: Camera control IP component

#### 1.3 Low level architecture

#### 1.3.1 Camera pixels reading and formatting

The TRDB-D5M camera has by default a 2592x1944 active color pixel image as one can see in the Figure 6.



Figure 6: Camera pixels organisation

These pixels are output in a Bayer pattern format consisting of four "colors"—Green1, Green2, Red, and Blue (G1, G2, R, B)—representing three filter colors each in a size of 12 bits as one can see the Figure 7.



Figure 7: Bayer configuration

However, the LCD driver that will be created by the other group is only compatible with RGB pixels of total size 16 bits and with a resolution of 320x240. To achieve this format, the first thing to do is to configure the camera to output a frame of resolution 640 x 480. To do so,

we will order the camera to apply binning x4 to the columns and the rows, i.e that there are 4 columns to be read and averaged per column, and 4 rows to be read and averaged per row. This operation allows us to reduce the impact of aliasing introduced by the use of skip modes. Then, the camera will also apply skipping x4 to the rows and the columns, i.e that for 1 pair of rows the next 3 pairs are skipped and for 1 pair of columns the next 3 pairs are skipped.

After doing all these operations, we can deduce from the datasheet that with a clock of 50 MHz, the camera will output new frames at a rate of 40.3 fps (as opposed to the 77.4 fps with 96 MHz clock in the datasheet).

#### 1.3.2 Memory organisation

We chose with the group that is creating the LCD driver to store two frames in memory. Therefore we will use two buffers, one for each frame (Double buffering). As each frame needs to have 320 RGB pixels of 16 bits per row, that means that we have 160 words of 32 bits per row. As a frame has 240 rows the total size of a frame in the memory will be: 160 \* 240 = 38400 words of 32 bits, i.e 38 400 \* 32 = 1 228 800 bits.

As we will send the pixels in burst transfers of 16 words of 32 bits (this value may change while merging the system with the other group) we will need to do: 38400/16 = 2400 burst transfers to write a full frame in memory. The Figure 8 shows an illustration of our memory.



Figure 8: Organisation of the memory

#### 1.3.3 Camera configuration

In order to achieve the pixel reading and formatting explained before with the right resolution, we needed to configure the registers of the camera with particular values.

First, the datasheet gives us in Table 1 below, the values to put into the registers in order to achieve binning x4 and skipping x4 both on rows and columns with a final resolution of 640 \* 480.

| Resolution       | Frame<br>Rate | Sub-<br>sampling<br>Mode | Column _Size (R0x04) | Row_<br>Size<br>(R0x03) | Shutter_<br>Width_<br>Lower<br>(R0x09) | Row_<br>Bin<br>(R0x22<br>[5:4]) | Row_<br>Skip<br>(R0x22<br>[2:0]) | Column_<br>Bin<br>(R0x23<br>[5:4]) | Column_<br>Skip<br>(R0x23<br>[2:0]) |
|------------------|---------------|--------------------------|----------------------|-------------------------|----------------------------------------|---------------------------------|----------------------------------|------------------------------------|-------------------------------------|
| 640 x 480<br>VGA | 77.4          | bining                   | 2559                 | 1919                    |                                        | 3                               | 3                                | 3                                  | 3                                   |

Table 1: Datasheet of the camera for bining 4x and skipping x4 for both columns and rows

We also put the register R0x00A bit 15 (Invert Pixel Clock) at 1 in order to capture new data on the rising edge of the clock. We let the default values of register R0x001 Row\_Start = 54 and register R0x002 Column\_start = 16 because they already respect all the requirements for the binning and skipping that we will need, i.e they are both even and Column\_start is a multiple of 16. Finally, to respect the minimal blanking requirements we wrote in the register R0x005 Horizontal Blank = 906 and in the register R0x006 Vertical Blank = 25.

#### 1.3.4 Description of the Avalon Slave

Our Camera\_Ctrl component has a register interface that can be configured by the NIOS CPU to start/stop the storage of new frames or to know how to access memory. We are going to use the following register interface:

- RegAdr A location in the register interface where the start address of the new frame to write in memory is updated by the CPU.
- RegLength A location in the register interface where the length of the frame to write in memory is given by the CPU.
- RegEnable A location in the register interface where the status of the acquisition of data from the Camera by "Camera Interface" is enabled or stopped by the CPU.
- RegBurst A location in the register interface where the length of the burst transfer in words to write in memory is given by the CPU.
- RegLight A location in the register where we can choose if we take the less or most significant bits of pixels depending on the light conditions.

Since there are 5 registers in our register map, the smallest address bus width we could use to index all registers is 3 bits. Table 2 summarizes the write and read behavior of these registers.

In comparison with lab 3, we add here the RegLight register.

| Address | Write register | Writedata $[310]$        | Read register | Readdata $[310]$                 |
|---------|----------------|--------------------------|---------------|----------------------------------|
| 0       | RegAdr         | $\rightarrow$ iRegAdr    | RegAdr        | $iRegAdr \rightarrow$            |
| 1       | RegLength      | $\rightarrow$ iRegLength | RegLength     | $\mathrm{RegLength} \rightarrow$ |
| 2       | RegEnable      | $\rightarrow$ iRegEnable | RegEnable     | $iRegEnable \rightarrow$         |
| 3       | RegBurst       | $\rightarrow$ iRegBurst  | RegBurst      | $iRegBurst \rightarrow$          |
| 4       | RegLight       | $\rightarrow iRegLight$  | RegLight      | $iRegLight \rightarrow$          |
| 5       | -              | Don't care               | -             | 0x00                             |
| 6       | -              | Don't care               | -             | 0x00                             |
| 7       | -              | Don't care               | -             | 0x00                             |

Table 2: Register map of the camera

#### 1.3.5 Description of the Camera Interface

Each pixel data D[11... 0] is catched on the rising edge of the clock of PIXCLK. The two entry FIFO will both receive, one row of each pair of rows, and then when they both receive a full row, they will empty themselves in parallel in a component that will convert the color pixels sent by the Camera into the resolution and the format that is compatible with the LCD.

Figure 9 shows the state machine that explains the logic to write the informations from the camera to the entry FIFOS. Its states are the following ones:

- Idle: Stays idle till a frame ends and camera interface is enabled
- WaitLine 1 : Waits for the beginning of the first line
- ReadLine 1 : Reads the first line
- WaitLine 2: Waits for the beginning of the second line
- ReadLine 2 : Reads the second line



Figure 9: State machine explaining how we write the informations from the camera in the first two FIFOS (entry)

Afterwards, Figure 10 explains how we empty the first two FIFOS and how we write to FIFO exit after executing some operations on these pixels. The operations consist in averaging the two green pixel (G1, G2) to form only one green pixel, and will store the R, G, B 12 bit bayer color pixels to form only one RGB pixel of 36 bit. This will be done with binary operation over both rows in one pair. Then the component will convert all the 36 bit RGB pixels into 16 bit RGB pixels with 5 bit for blue, 6 bits for green, and 5 bits for red. Thanks to the register iRegLight, we decide whether we keep the most or less significant bits.

The states defining this state machine are the following ones:

- Idle: Stays idle till the second FIFO is not empty
- WaitRead: Waits one clock cycle before reading the two first pixels of the pair of rows
- Read G1 B: Reads the pixels G1 and B
- Read G1 B: Reads the pixles R and G2
- Ops: Averages G1 and G2 to create G
- WritePixels : Writes the previous pixel RGB into FIFO\_Exit



Figure 10: State machine explaining how we empty the first two FIFOS and write in FIFO exit

Every time that two 16 bits RGB pixels are ready, they will be sent to the exit FIFO. For this report, we chose a burst count of 16, but we will tune this value in the real system. So when this FIFO will have at least 32 pixels ready (i.e 16 words of 32 bits ready to be sent) the signal NewData will be set to '1' thanks to usedw signal of FIFO\_Exit (see Figure ??) and will warn the Avalon Master that a burst transfer of 16 new 32 bit words of data is possible. The machine state that explains how we empty FIFO exit and we write to the DMA can be seen in Figure 11. Its states are:

- Idle: Stays idle till FIFO Exit has at least iRegBurst 32 bit words ready in its buffer
- SenData: Sends iRegBurst data to DMA and finishes by putting NewData to '0'



Figure 11: State machine explaining how we empty FIFO exit and write to the DMA.

#### 1.3.6 Description of the Avalon Master

When the Camera Interface is enabled, the exit FIFO will store the pixels that are ready to be sent, and every time that iRegBurst pixels are ready to be sent, i.e 16 words of 32 bits are ready, the DMA will send those words in a BurstCount of 16 (16 words of 32 bits) to the DDR3 memory through the Avalon Bus. We can see an example of transfer in Figure 12. Every time that a burst transfer is made, we will then need to increment the writing address by RegBurst  $^*$  4 units (i.e  $^*$  4 =  $^*$  64 ) before starting the next burst transfer. The state machine of the avalon master is represented in Figure 13 and its states are the following ones:

- Idle: Stays idle till iRegLength /=0
- WaitData : Waits for a new Burst transfer
- WriteData: Writes on memory
- AcqData: Waits end of request
- WaitCPU: Waits for CPU polling to start a new frame



Figure 12: Signals on Avalon master



Figure 13: State machine of DMA

When it finishes writing a frame in the memory, iRegEnable is set to '0' and the CPU who is continuously reading this register will know that it finishes writing a frame and that it wants the permission to write a new frame in the second buffer. Similarly, the LCD controller will also have the same behaviour when it finishes to read a frame in a buffer.

# 2 Writing VHDL code and testing on ModelSim

#### 2.1 VHDL code

The VHDL code below illustrates the behavior of the state machine of Figure 13. We added a condition at line 120-121 that forces the CPU to enter "wait" mode whenever iRegenable is set to zero.

```
-- Acquisition process
process (Clk, nReset)
begin
if nReset = '0' then
DataAck
-- Default values at Reset
                    DataAck
SM
M_Write
EndBuffer
AM_ByteEnable
AM_DataWrite
AM_BurstCount
AM_Adr
CntAddress
                                             <= '0';

<= Idle;

<= '0';

<= '0';

<= '00000

<= (othe

<= (othe

<= (othe

<= (othe

<= (othe

<= (othe

<= (othe
                     CntLength
CntBurst
                -- Starts if iRegLength /=0
                           when WaitData =>
if iRegLength
                                                                                                      -- goes Idle if iRegLength = 0
                                                                                                      -- Receives new data burst
                                                                                                      -- Can receive next 32 bit word when the first is sent
                         -- Can receive next 32 bit word when the previous is sent
                          hen AcqData =>
if NewData <= '0' then
DataAck <= '0';
                                if CntLength /= iRegBurst then
   CntLength <= CntLength - iRegBurst;
SM <= WaitData;</pre>
                                                                                                         Not End of buffer - goes back to WaitData for a new Burst Transfer
                                else
EndBuffer
                                                                                                      -- Yes - disable camera interface and put EndBuffer to '1'
                                                    <= '1';
<= WaitCPU;
                                end if;
                             end if;
                             en WaitCPU =>
EndBuffer <= '0';|
if iRegEnable = '1';
SM <= Idle;
end if;
                                                                                                         Waits for CPU polling to start a new frame
                                                        and EndBuffer = '0' then
                    if iRegEnable = '0' then
   SM <= WaitCPU;</pre>
                                                                                                      -- When acquisition is disabled, state goes to WaitCPU
                    SM
end if;
            end process;
```

Figure 14: Code master

The following code illustrates the behaviour of the state machine in Figure 9 (entry FIFO):

```
-- Acquisition rows from Camera
process (nReset, PIXCLK)
begin
if nReset = '0' then
-- Default values at Reset
                                                                                                <= '0';

<= '0';

<= Idle;

<= '1';

<= (others => '0');

<= (others => '0');
                                      nReset = '0' then
wrreq_FIFO_Entry_1
wrreq_FIFO_Entry_2
SM_Entry
Clear
data_FIFO_Entry_1
data_FIFO_Entry_2
                               elsif rising_edge(PIXCLK) then
case SM_Entry is
when Idle =>
wrreq_FIFO_Entry_1
wrreq_FIFO_Entry_2
data_FIFO_Entry_1
data_FIFO_Entry_2
                                                                                                                                                           -- Stays idle while a frame ends and camera interface is enabled
                                                                                                               <= '0';
<= '0';
<= (others => '0');
<= (others => '0');
                                                     if iRegEnable = '1' and FVAL = '0' then
    SM_Entry <= WaitLine1;
end if;</pre>
                                             when WaitLine1 =>
if LVAL = '1' then
data_FIFO_Entry_1
wrreq_FIFO_Entry_1
wrreq_FIFO_Entry_2
SM_Entry
end if;
                                                                                                                                                           -- Waits for the beginning of the first line
             ė
                                                                                                                <= D;
<= 'l';
<= '0';
<= ReadLine1;
                                             when ReadLine1 =>
  data_FIFO_Entry_1
  if LVAL = '0' then
    wrreq_FIFO_Entry_1
    wrreq_FIFO_Entry_2
    data_FIFO_Entry_1
    SM_Entry
end if;
                                                                                                                                                           -- Reads the first line
                                                                                                                <= D;
                                                                                                                <= '0';
<= '0';
<= (others =>
<= WaitLine2;
                                             when WaitLine? =>
if LVAL = 'l' then
data_FIFO_Entry_2
wrreq_FIFO_Entry_1
wrreq_FIFO_Entry_2
SM_Entry
end if;
                                                                                                                                                           -- Waits for the beginning of the second line
                                                                                                                <= D;
<= '0';
<= '1';
<= ReadLine2;
                                     when ReadLine2 =>
data_FIFO_Entry_2
if LVAL = '0' then
wrreq_FIFO_Entry_1
wrreq_FIFO_Entry_2
data_FIFO_Entry_2
SM_Entry
end if;
end case;
                                                                                                                                                           -- Reads the second line
                                                                                                               <= D;
                                                                                                               <= '0';
<= '0';
<= (others =>
<= WaitLine1;
                                      Clear <= '0';
if iRegEnable = '0' then
SM_Entry <= Idle;
Clear <= '1';
end if;
                                                                                                                                                           -- When acquisition is disabled, state goes to idle and FIFOs are cleared
                        end if
end if;
end process;
```

Figure 15: Code camera acquisition

Below, the code represents the state machine of Figure 10, which transforms the pixels. The 4 pixels are read from line 220 to 239, transformed on lines 243 and written on lines 247-274.

```
-- Transformation Pixels from Camera to LCD format process (Clk, nReset) begin if nReset = '0' then
nReset = '0' then
rdreq_FIFO_Entry_1
rdreq_FIFO_Entry_2
wrreq_FIFO_Exit
R
                                                                                                                                                                                                                -- Default values at Reset
                                                в
PixelsReady
CntPixels
SM
                                     elsif rising_edge(Clk) then
case SM is
when Idle =>
rdreq_FIFO_Entry_1
rdreq_FIFO_Entry_2
wrreq_FIFO_Exit
R
                                                                                                                                                                                                                 -- Stays idle till the second FIFO is not empty
                                                                 B
PixelsReady
CntPixels
                                                                if empty_FIFO_2 = '0'
    rdreq_FIFO_Entry_1
    rdreq_FIFO_Entry_2
    SM
end if;
                                                         when WaitRead =>
wrreq_FIFO_Exit
SM
                                                                                                                                                                                                                  -- Waits one clock cycle before reading the two first pixels of the pair of rows
                                                                                                                                <= '0';
<= Read_G1_B;
                                                         when Read_G1_B =>
wrreq_FIFO_Exit
G1
B
SM
                                                                                                                                                                                                                  -- Reads the pixels G1 and B
                                                                                                                               <= '0';

<= q_FIFO_Entry_1;

<= q_FIFO_Entry_2;

<= Read_R_G2;
                                                                  rdreq_FIFO_Entry_1
rdreq_FIFO_Entry_2
                                                          when Read_R_G2 =>
                                                                                                                                 <= q_FIF0_Entry_1;
<= q_FIF0_Entry_2;
<= Ops;
                                                                                                             -- Averages Gl and G2 to create G
<= cntPixels + 1;
<= WritePixels;</pre>
                                                          when Ops =>
                                                                 G
CntPixels
SM
                                                        -- Writes the previous pixel RGB into PixelsReady
                                                                         else PixelsReady(15 downto 0) <= B(11 downto 7) & G(11 downto 6) & R(11 downto else PixelsReady(15 downto 0) <= B(4 downto 0) & G(5 downto 0) & R(4 downto 0); end if;
                                                                else
if iRegLight = '1' then
PixelsReady(31 downto 16) <= 8(11 downto 7) & G(11 downto 6) & R(11 downto 7);
                                                                                                                                                                                                                -- When CntPixels = 2, these two 16 pixels are written into FIFO Exit
                                                                         PixelsReady(31 downto 16) <= B(11 downto 7) & G(11 downto 6) & R(11 downto 7) & G(11 downto
                                                                                                                                                  <= '1';
<= (others => '0');
                                                                 if Empty_FIFO_2 = '1' then
SM <= Idle;</pre>
                                                                                                                                                                                                                 -- If FIFO Entry 2 is empty we go back to idle state
                                              else rdreq_FIFO_Entry_1 rdreq_FIFO_Entry_2 Send if; end case;
                                                                                                                                                                                                                  -- If not we go to WaitRead to read the next pixel in the row
                                               if iRegEnable = '0' then
    SM <= Idle;
end if;</pre>
                                                                                                                                                                                                                 -- When acquisition is disabled, state goes to idle
```

Figure 16: Code pixel transformation

Finally, the code below handles the state machine on Figure 11, which sends the pixels to the DMA at each burst transfer.

Figure 17: Code to send pixels to DMA

#### 2.2 ModelSim testing

To test if the implementation of the architecture is correct we use a VHDL testbench, ModelSim.

To simulate, we generate 8x8 RGB frames with the cmos\_sensor\_output\_generator (see Figures 18 and 19) which then leaves us, after doing the operations on the bayer pixels, with 16 RGB pixels of 16 bits. Finally, we have 8 words of 32 bits that we send with 2 Bursts of length 4.

Figure 18: cmos settings for testbench

```
if reg_frame_height_counter(0) = '0' and reg_frame_width_counter(0) = '0' then -- G2
    data <= (others => '0');
end if;

if reg_frame_height_counter(0) = '0' and reg_frame_width_counter(0) = '1' then -- B
    data <= (others => '1');
end if;

if reg_frame_height_counter(0) = '1' and reg_frame_width_counter(0) = '0' then -- R
    data <= (others => '1');
end if;

if reg_frame_height_counter(0) = '1' and reg_frame_width_counter(0) = '1' then -- G1
    data <= (others => '0');
end if;
```

Figure 19: RGB pattern for testbench

The following Figure 20 shows how the bayer pixels are sent by the camera via the data signal to our Camera Ctrl.



Figure 20: Testbench simulation: frame (8x8)

The code below (a snippet from "tb\_Camera\_Ctrl-with\_cmos") shows how we start our simulation.

```
| Degin | Degi
```

Figure 21: Code to initialize the simulation

Then, the next code (Figure 22) shows how we write and read to the registers of Camera\_Ctrl so that it is ready to receive 8x8 RGB frames with 2 bursts of length 4. We can visualize the results in Figure 23 (write) and Figure 24 (read).

Figure 22: Code to write and read the main registers



Figure 23: Testbench simulation: writedata



Figure 24: Testbench simulation: readdata

In Figure 25 one can see the waves signals of the Avalon Master to realise the first Burst transfer of 4 words of 32 bits.



Figure 25: Testbench simulation: DMA first Burst transfer of 4 words of 32 bits

Finally, in Figure 26 one can see in (a) how we store the first RGB pixel in PixelsReady (15 downto 0) and in (b) how we store the second RGB pixel in PixelsReady (31 downto 16). Then PixelsReady is written into FIFO\_Exit to be sent after to the DMA.



Figure 26: Operation on pixels before being written to FIFO\_Exit (a) Pixel 1; (b) Pixel 2;

# 3 Qsys implementation and execute C-code to FPGA board

#### 3.1 Qsys implementation

After, designing and testing our components, we added them in Qsys (Figure 27). This configuration is valid when we use the cmos\_sensor\_output\_generator and when we use the real camera the only difference is to remove the cmos\_sensor\_output\_generator from this Qsys architecture.



Figure 27: Qsys architecture

# 3.2 C code

In Figure 28 one can see the main that we used to write two frames in the DDR3 memory and to read them with our host computer.

```
#define IREGADR 0
#define IREGLENGTH 1
#define IREGENBLE 2
#define IREGBURST 3
#define IREGBURST 4
#define CAMERA_CTRL_BASE (0x10000840)
int main(void) {
         //Configures the car
configure_camera();
        //Writes in Camera_Ctrl registers
IOWR 32DIRECT(CAMERA_CTRL BASE, IREGADR * 4, HPS_0_BRIDGES_BASE_1);
IOWR 32DIRECT(CAMERA_CTRL BASE, IREGBURST * 4, 16);
IOWR 32DIRECT(CAMERA_CTRL BASE, IREGLENSTH * 4, 38400);
IOWR_32DIRECT(CAMERA_CTRL_BASE, IREGLENSTH * 4, 38400);
IOWR_32DIRECT(CAMERA_CTRL_BASE, IREGLENSTH * 4, 1);
                                                                                                                                                                    // sets the start address of the frame in memory
// sets the length of the burst to transfer in words of 32 bits
// sets the length of one frame in memory in number of 32 bit words
// sets the lighting conditions of the camera
// sets the state of the camera interface to enable
         volatile unsigned int read_enable = IORD_32DIRECT(CAMERA_CTRL_BASE, IREGENABLE * 4);
         // Waits that the first frame is written in memory while (read_enable == 1) {
    read_enable = IORD_32DIRECT(CAMERA_CTRL_BASE, IREGENABLE * 4);
}
         //Reads the first frame in memory
read_memory(HPS_0_BRIDGES_BASE_1, "/mnt/host/image_1_camera.ppm");
         //Changes the start address for the next frame and enables camera acquisition again IOWR_32DIRECT(CAMERA_CTRL_BASE, IREGADR * 4, HPS_0_BRIDGES_BASE_2); IOWR_32DIRECT(CAMERA_CTRL_BASE, IREGENABLE * 4, 1);
         read_enable = IORD_32DIRECT(CAMERA_CTRL_BASE, IREGENABLE * 4);
         // Waits that the second frame is written in memory
while (read_enable == 1) {
    read_enable = IORD_32DIRECT(CAMERA_CTRL_BASE, IREGENABLE * 4);
         //Reads the second frame in memory
read_memory(HPS_0_BRIDGES_BASE_2, "/mnt/host/image_2_camera.ppm");
        return EXIT_SUCCESS;
int read_memory(uint32_t base_address_memory, char* filename) {
         FILE *foutput = fopen(filename, "w");
if (!foutput) {
   printf("Error: could not open \"%s\" for writing\n", filename);
   return false;
         printf("Begin writing file \n");
         fprintf(foutput,"P3\n320 240\n31\n");
         for (int j = 0; j < 240; j += 1) {
    for (int i = 0; i < 320; i += 1) {
        uint32_t addr = base_address_memory + sizeof{uint16_t) * (i + j * 320);
}</pre>
                          //Reads the 16 bit RGB pixel at addr in memory
uint16 t readdata = IORD 16DIRECT(addr, 0);
uint16 t R = readdata & 31;
uint16 t G = (readdata & 2016) >> 5;
//Green Pixel
uint16 t B = (readdata & 2046) >> 11;
//Blue Pixel
fprintf(foutput, "%" FRIu16 " ", R;
fprintf(foutput, "%" PRIu16 " ", G/2);
//We only keep 5 bits in the ppm file
fprintf(foutput, "%" FRIu16 " ", B);
                  fprintf(foutput, "\n");
         printf("End writing file \n\n");
fclose(foutput);
         return EXIT SUCCESS;
```

Figure 28: C code main

In Figure 29 one can see the base address that we chose to write the frames in memory. As the size of a frame is: 1 228 800 bits, we chose to start the second frame at address 2 000 000, to let enough space.

Figure 29: Memory start address of the two frames

Firstly, we generated a test pattern of Monochrome vertical bars with the TRDB-D5M camera (see Figure 31) by using the following configuration for the camera:

```
int configure_camera(void) {
    i2c_dev i2c = i2c_inst((void *) TRDB_D5M_0_I2C_0_BASE);
i2c_init(&i2c, I2C_FREQ);
    bool success = true;
    uint16_t writedata = 0;
    //Makes correct values available at rising edge of PIXCLK
    writedata = 1 << 15;
    success &= trdb_d5m_write(&i2c, 0x00A, writedata);
    //Sets row size
    //writedata = 1919;
writedata = 479;
    success &= trdb_d5m_write(&i2c, 0x003, writedata);
    //Sets column size
    //writedata = 2559;
    writedata = 639;
    success &= trdb_d5m_write(&i2c, 0x004, writedata);
//Sets binning and skipping to 3 for rows and columns
    //writedata = 0b110011;
    writedata = 0;
    success &= trdb_d5m_write(&i2c, 0x022, writedata);
    success &= trdb_d5m_write(&i2c, 0x023, writedata);
    //Sets Horizontal Blank
    writedata = 0u;
    success &= trdb_d5m_write(&i2c, 0x005, writedata);
    //Test part
    success &= trdb_d5m_write(&i2c, 0x0A0, 0b111001);
                                                                  // Vertical Monochrome bars
    success &= trdb_d5m_write(&i2c, 0x0A1, 1);
                                                                 // Green
    success &= trdb_d5m_write(&i2c, 0x0A2, 7);
                                                                 // Red
    success &= trdb_d5m_write(&i2c, 0x0A3, 7);
                                                                 // Blue
    success &= trdb_d5m_write(&i2c, 0x0A4, 61);
                                                             // bar width
    success &= trdb_d5m_write(&i2c, 0x062, 0<<1);
                                                                 //Disable BLC
    //Restart a new frame
    writedata = 1;
    success &= trdb d5m write(&i2c, 0x00B, writedata);
```

Figure 30: Camera Configuration for test pattern



Figure 31: Monochrome vertical bars generated by the TRDB-D5M camera

Then, we took a picture of a hand with the TRDB-D5M camera (see Figure 33) by using the following configuration for the camera :

```
int configure_camera(void) {
    i2c_dev i2c = i2c_inst((void *) TRDB_D5M_0_I2C_0_BASE);
    i2c_init(&i2c, I2C_FREQ);
    bool success = true;
    uint16 t writedata = 0;
    //Makes correct values available at rising edge of PIXCLK
    success &= trdb_d5m_write(&i2c, 0x00A, writedata);
    //Sets row size
    writedata = 1919;
    //writedata = 479;
    success &= trdb_d5m_write(&i2c, 0x003, writedata);
    //Sets column size
    writedata = 2559;
    //writedata = 639;
    success &= trdb_d5m_write(&i2c, 0x004, writedata);
    //Sets binning and skipping to 3 for rows and columns
    writedata = 0b110011;
    //writedata = 0;
    success &= trdb_d5m_write(&i2c, 0x022, writedata);
success &= trdb_d5m_write(&i2c, 0x023, writedata);
    //Sets Horizontal Blank
    writedata = 906u;
    success &= trdb d5m write(&i2c, 0x005, writedata);
    //Test part
    success &= trdb_d5m_write(&i2c, 0x0A0, 0);
                                                        // Vertical Monochrome bars
    success &= trdb_d5m_write(&i2c, 0x0A1, 0);
                                                        // Green
    success &= trdb_d5m_write(&i2c, 0x0A2, 0);
                                                        // Red
    success &= trdb_d5m_write(&i2c, 0x0A3, 0);
                                                        // Blue
    success &= trdb_d5m_write(&i2c, 0x0A4, 0);
                                                        // bar width
    success &= trdb_d5m_write(&i2c, 0x062, 0<<1);
                                                        //Disable BLC
    //Restart a new frame
    writedata = 1;
    success &= trdb_d5m_write(&i2c, 0x00B, writedata);
```

Figure 32: Camera Configuration for pictures



Figure 33: Image of a hand taken with the TRDB-D5M camera

Finally, in Figure 34 one can see the full red, green and blue images generated with the cmos\_sensor\_output\_generator.



Figure 34: RGB

## 4 Conclusion

To conclude, we were really eager to learn how to read pixels from a camera during this project. We tried to find the best strategies to accomplish this project. In the end, the results were successful: we were able to read the image from the camera, execute some operations on the pixels and finally send it in memory and verify the results. At this stage of the project, we could not manage to test in real life with the other group if the full system (camera + LCD) was working fine but the image that we sent in memory should be compliant with the LCD part. All will be tested for the presentation. We would like to thanks the professor and the assistants for their help throughout this project. This work was really challenging for us and their guidance was key to success.