



# Random Stability In SystemVerilog

Doug Smith Doulos

### Random stability



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



### Random number generators







#### Random number quality



## Number quality depends on:





## Random number generators (RNG)



# Middle-square Method



## Random number generators (RNG)



## Linear Congruential Generator (LCG)



$$X_0 = seed$$
  
a = prime number

$$m = range$$

$$X_{n+1} = (a X_n + c) \mod m$$

Better, but still repeats!



## Random number generators (RNG)



## LFSR RNG





Best (currently)



## SystemVerilog RNG?



**DOULOS** 

randomiz

Verilog:



### Random stability



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



#### Seeds to avoid



- Zero not good for most LCG
- Limited range values
  - Small number of bits 1 byte == 256 values!
  - Process id (pid) usually only 32767 values
  - Time and date limited variations
  - Shell \$RANDOM only 15-bit result
  - \$random to seed \$random strong correlation between values



### What makes a good seed?



- Generated from a random source
- Not from the same RNG
- Not limited to a small subset of values
- Source that relies on physical randomness
- As many bits as possible



#### Recommendation



- In Unix, use /dev/urandom
  - Uses entropy pools inside the kernel
  - Injects random kernel jitter measurements

% head -4 /dev/urandom | od -N 4 -D -A n | awk '{print \$1}'



### Random stability



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



### **SV Hierarchical Seeding**



- Thread and object locality
  - Each thread and object has its own RNG
  - RNG calls in different threads/objects are independent
- Hierarchically seeded
  - Initialization RNG default seed
  - Testbench is seeded from initial RNG



#### Structural elements







#### **Processes**



**DOULOS** 



#### **Objects**



**DOULOS** 



#### Simulator differences



- SV-2009 standard is unclear on processes:
  - "An initialization RNG shall be used in the creation of static processes and static initializers..."
  - "Each initialization RNG is seeded with the default seed." [S<sub>0</sub>]
  - Static processes are seeded with the "next value [S<sub>1</sub>] from the initialization RNG of the module instance, interface instance, program instance, or package containing the thread declaration."
- Is it the default seed (S<sub>0</sub>) or next value (S<sub>1</sub>)?
- Does next value == next random number?



#### Simulator differences (cont'd)



```
module test;
  process m = process::self();

initial begin
  process p;
  p = process::self();

$display("Module randstate = ", m.get_randstate());
  $display("Module randstate = ", p.get_randstate());
  end
endmodule
```

- Statically declared processes and objects:
  - VCS: (object) same seed instead of the next random value
  - IUS: (process) different random values
  - Questa: (process) same initial value instead of the next random value

### Random instability



- So where does random instability come from?
- Test stimulus:
  - → The order of random calls changes
- Testbench:
  - ★ A new process is inserted before an existing one
  - → The order of the creation of forks changes
  - ★ The order of the creation of objects changes

This we can control



### Locking down the seed



- Ways to lock down the seed
  - 1. Control order of creation

Hard to manage

- 2. Use a template generator and seed it
- 3. Manually seed each testbench component



### **Template object**



**DOULOS** 



### Statically declared initializer







## Manual seeding (recommended)



#### srandom()

```
initial begin
  process::self.srandom( 1234 );  // initial block seed = 1234

fork
  begin
    process::self.srandom( 1 );  // fork process seed = 1
    ...
  end
  ...
  join
```

## Manual seeding (not recommended)



set\_randstate()

```
string state;
initial begin
  process p;
  p = process::self();
  state = p.get_randstate();  // Grab the current RNG state
  ...
  p.set_randstate( state );  // Restore RNG state
end
```

Randstate string examples from VCS:



### **Random stability**



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



### VMM strengths



- Uses get\_randstate() to save state
- Uses set\_randstate() to restore state when simulation reset
- Favors the use of a data factory (i.e., template generator)





### Random stability in VMM



- Does not manually seed or control seeding
- get\_/set\_randstate() works within a simulation, not between simulations
  - Used in xactors and env, but not vmm\_data!

VMM Guideline: Manually seed all objects





#### **Suggested VMM enhancements**



- Manually seed with srandom!!
  - Use a good seeding algorithm
- Provide a +VMM\_SEED command line argument for portability





### Random stability



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



#### **UVM** strengths



UVM manually seeds all objects ©

```
int unsigned uvm_global_random_seed = $urandom;
```

UVM avoids duplicates seeds

```
// Function- uvm_oneway_hash
//
// A one-way hash function that is useful for creating srandom seeds. An
// unsigned int value is generated from the string input. An initial seed can
// be used to seed the hash, if not supplied the uvm_global_random_seed
// value is used. Uses a CRC like functionality to minimize collisions.
//
```





#### Random stability in UVM



Environmental changes still break seeding

 No portable way of setting a seed across simulators (+UVM\_SEED?)

UVM Guideline: Avoid changing instance names once an environment is created





#### **Suggested UVM enhancements**



 Provide portable mechanism to set the seed (+UVM\_SEED)

```
int unsigned uvm_global_random_seed = $urandom(UVM_SEED);
```

- Print to log/console the UVM\_SEED
- Separate seeding from instance name (is this possible?)
- Provide additional DPI 64-bit RNG functions

```
int myRandomInteger;
int randomData = open("/dev/urandom", O_RDONLY);
read(randomData, &myRandomInteger, sizeof(myRandomInt));
close(randomData);
return (myRandomInteger);
```



### **Random stability**



- Random Number Generators
- Random Seeds
- SystemVerilog Hierarchical Seeding
- Random Stability in VMM and UVM
- Summary



## Summary (1)



- Use high quality seeds (/dev/urandom)
- Ensure random stability:
  - Control order of creation
  - Use a stimulus template generator
  - Manually seed
- Ask vendors to standardized on SV hierarchical seeding



## Summary (2)



- Manually seed your VMM environments
- Use UVM for random stable environments
- Suggested enhancements for UVM:
  - +UVM\_SEED=
  - Use /dev/urandom if no seed provided
  - Possibly provide 64-bit DPI RNG functions





#### Questions?

Delivering Know-How www.doulos.com

#### **Hardware Design**

- » VHDL » Verilog » SystemVerilog
- » Altera » Microsemi » Xilinx

#### **Embedded Systems and ARM**

- » C » C++ » UML » RTOS » Linux
- » ARM Cortex A/R/M series

#### **ESL & Verification**

- » SystemC » TLM-2.0 » SystemVerilog
- » OVM/VMM/UVM » Perl » Tcl/Tk