

# Transaction Based Assertion for Transaction Level Coverage, Property and Protocol Checking

Thinh Ngo & Sakar Jain





### **Agenda**

- Introduction
- Transaction Level Coverage/Checking
- Procedural Checking, TBA and SVA Comparison
- When to Use TBA
- TBA Structure
- Example of a Real-life TBA
- TBA Example Implementation
- What Next?
- Conclusion





#### Introduction

- Transaction Based Assertion (TBA)
  - Works on transactions instead of signals
  - Natural and necessary extension of SVA
  - Higher level of abstraction
  - Increased productivity





# Transaction Level Coverage & Checking

- Currently exists for intra-block
- Need more
  - At inter-block, system-level, inter-IP, SoC-level
  - For end-to-end and global checking
- Challenge
  - Requires expertise of multiple blocks/IPs (Inter-block & Intra-block protocols)
- Solution
  - TBA





# Procedural Checking – SVA Comparison





# Procedural Checking - TBA - SVA Comparison





#### When to Use TBA

- Coverage & Checking
  - Groups of related signals (e.g. transactions)
  - Simple transformations and data structures
  - Global and transaction level protocol
    - SoC transaction traffic, packet switch, networking
    - Transformed from signal-based protocol (i.e. Cache)
  - End-to-end among external interfaces:
    - dma, cache, memory coherency, livelock/deadlock, ordering, semaphore, etc.
    - protocol participants & participation types





# End-to-end Coverage & Checking without TBA



What kind of transactions
were sent from IP\_B to
IP\_C?





# End-to-end Coverage & Checking with TBA









#### **TBA Structure**

#### Transaction class

- Emulates the role of SVA signals
- Encapsulates interface behavior
- Performs transformations for structural relationships among transactions at various interfaces

#### Assert\_Cover class

- Emulates a SVA cover assertion
- Accepts Transactions and their relationships

#### Assert\_Property class

- Emulates a SVA property assertion
- Accepts cause & effect Assert\_Covers and their relationships



### **Example of a Real-life TBA**

- Used TBA to verify 3 caches at the cache wrapper level where the following cache functionalities are accessible
  - miss/hit
  - fetch
  - write
  - invalidate





### **Protocols for the TBA Example**

- 1. A cache miss must not be consecutively followed by a cache miss of the same cache line.
- 2. A cache miss must not be consecutively followed by a cache hit of the same cache line.
- 3. A cache miss must not be consecutively followed by a cache write of the same cache line.
- 4. A cache hit must not be consecutively followed by a cache miss of the same cache line.
- 5. A cache hit must not be consecutively followed by a cache write of the same cache line.
- 6. A cache hit must not be consecutively followed by a cache fetch of the same cache line.
- 7. A cache write must not be consecutively followed by a cache miss of the same cache line.
- 8. A cache write must not be consecutively followed by a cache write of the same cache line.
- 9. A cache write must not be consecutively followed by a cache fetch of the same cache line.
- 10. A cache fetch must not be consecutively followed by a cache miss of the same cache line.
- 11. A cache fetch must not be consecutively followed by a cache hit of the same cache line.
- 12. A cache fetch must not be consecutively followed by a cache fetch of the same cache line.
- 13. A cache invalidate must not be consecutively followed by a cache hit of the same cache line.
- 14. A cache invalidate must not be consecutively followed by a cache write of the same cache line.
- 15. A cache invalidate must not be consecutively followed by a cache fetch of the same cache line.





## TBA Example Implementation Transaction class

<u>Properties</u>: Type, Triggered, Comparing\_Tag

Transaction Cache Write monitor method:

<u>Methods</u>: Monitor(), Compute\_Comparing\_Tag()

```
task PCacheWriteTxn::monitor ();
@(PCacheIF.cb);
 if (PCacheIF.cb.pamu pcache write) begin
   Txn.Address[24:57] = PCacheIF.cb.pcache updt req addr[24:57];
   Txn.Triggered = 1'b1;
   Txn.Comparing Tag = Compute Comparing Tag();
Transaction Cache Write Compute Comparing Tag:
function logic [0:39] PCacheWriteTxn::Compute Comparing Tag();
logic [0:11] liodn;
logic [0:63] pcache base addr;
pcache base addr[0:63] = {pcache base addr h[0:31],
                                          pcache base addr 1[0:31]};
liodn[0:11] = Txn.Address[46:57] - pcache_base_addr[46:57];
Compute Comparing Tag={(pcache base addr[24:57] + liodn[0:11]), 6'b0};
```





### TBA Example Implementation Assert\_Cover class

- Properties: Asserted, Comparing\_Tag
- Methods: Monitor()
  - Check the triggering status of each transaction
  - Check logical, temporal and structural relationships
  - Assert if involved transactions' triggerings and relationships are met
- new function prototype
  - Accepts Transactions and their relationships

```
function new(string name, string negate1 = "", CacheTxnType_enum
txn1type, string logical = "", string temporal = "", string
structural = "=", string negate2 = "", CacheTxnType_enum txn2type
= "");
```

Example

A cache miss and a cache hit of same cache line occur at the same time

```
Assert_Cover MISS_and_HIT;

MISS_and_HIT = new("MISS_and_HIT",, MISS, "and", "=",, HIT);
```



### TBA Example Implementation Assert\_Property class (1)

- Properties: Asserted, Comparing\_Tag
- Methods: Monitor()
  - Check the assert status of cause Assert\_Cover and effect Assert\_Cover TBAs
  - Check logical, temporal and structural relationships of Assert\_Cover TBAs
  - Assert if Assert\_Cover TBAs' Asserted status and relationships are met





### TBA Example Implementation Assert\_Property class (2)

- new function prototype
  - Accepts cause & effect Assert\_Covers and their relationships

```
function new(string name, string relax = "", string Pnegate = "",
  string negate1 = "", CacheTxnType_enum txn1type, string logical1
= "", string temporal1 = "", string structural1 = "=", string
  negate2 = "", CacheTxnType_enum txn2type = "", string Pimplicate
= "|=>", string Ptemporal = "", string Pstructural = "=", string
  negate3 = "", CacheTxnType_enum txn3type, string logical2 = "",
  string temporal2 = "", string structural2 = "=", string negate4 =
"", CacheTxnType enum txn4type = "");
```

#### Example

A cache miss must not be consecutively followed by a cache hit of same cache line

```
Assert_Property PCACHE_NOT_MISS_then_same_MISS;

PCACHE_NOT_MISS_then_same_MISS =

new("PCACHE_NOT_MISS_then_same_MISS",

"NOT",,, MISS,,,,,, "|->", "=",, HIT);

freescale
```



#### What Next?

- Make it part of the SystemVerilog language
  - Assert\_Cover is like a SVA cover assertion
  - Assert\_Property is like a SVA property assertion
- Add features to handle transaction streams
  - Producer-consumer
  - One-to-one, one-to-many or many-to-one
  - In-order, out-of-order, priorities





#### Conclusion

- Transaction Based Assertion
  - Is a natural extension of SVA
  - Works on transactions instead of signals
  - Combines the simplicity of SVA and the complexity of procedural checking
  - Is good for global and end-to-end coverage/checking on multiple interfaces

