



# Stateful Transaction and Automatic UVM Testbench Generation

Jie Ding Qualcomm Inc.

August 12th, 2014 SNUG Boston



## Agenda

Stateful Sequence Item

**Application Scenarios** 

Automatic UVM generation

Conclusion



## Stateful Sequence Item

Parallel or Sequencial?

Sequence/agent interaction recount

Stateful Sequence Item

## Parallel or Sequencial



- UVM\_component (parallel), UVM\_sequence (sequencial)
- Two module level environment style
  - Minimum agent, complexity in sequence library
    - Top level State machine
    - Handshaking protocols
  - Minimum sequence, complexity in agents and checkers
    - Out of order engine.
    - Bus pipleline
    - SOC environments

Simple and easy to use communicate method is key.

## **UVM Agent Control Flow**





## **UVM Agent Data Flow**





## **UVM Agent Response Control Flow**





## **UVM Agent Response Data Flow**





#### **Stateful Transaction**





#### **Stateful Transaction**



- Response inside request transaction
  - No ID needed to match request and response
  - Request data, response data strictly separate
- State is added for synchronization
  - Request/response data update BE atomic
  - Data update always follow by state update

## Stateful Sequence Item (inside)





```
class sis base extends uvm object;
local string status;
          status change;
event
task tb_status::set_as(string status);
     process sem.get(); // Don't remove this, this is needed to resolve race
                 // condition
#0;
                  // Wait a delta time for all other wait to get triggered.
     this.status = status;
     -> status_change;
     process sem.put();
endtask
task tb status::wait for(string status, time timeout = 0);
     while(this.status != status) begin
          @(status change);
     end
endtask
endclass
```

#### **Howto Use it**



Instantiate "tb\_status" in your sequence\_item or sequence.

```
class my_sequence_item ...
tb_status status = new();
...
endclass
```



## And you get



- status.wait\_for(string status);
  - Block current thread until status match
- status.set\_as(string status);
  - Set status to a string
  - Unblock any waiting components
- And other functions
  - get(), wait\_for\_list(string status[\$]), etc.

#### **Stateful Transaction**



- Is it global data?
  - Access control is available
  - Created when needed
  - Destructed after use
- Easy Debug
  - Follow the state change and data change in transaction



## **Usage Scenarios**

Multiphase scenario

Out of Order responses

Multi-component scenario

Multi-component, multi-phase, out-of-order scenario

## Stateful Transaction-Multiple Phase





### **Out-of-order Scenario**





# Stateful Transaction-Multiple Requestions Users



## Multiple component out-of-order





# Stateful Transaction-Multiple Components









## **Building Block**



- Basic Building Block is a transactor
  - Multiple input ports
    - Each input is a sequencer containing a TLM fifo
    - Sequencer is for sequence
    - TLM is for component
  - Multiple output ports
    - Each output port is UVM port to TLM fifo
  - Derived from UVM\_driver
  - Can contain other transactors
- Sequence Item is Transaction
  - Status automatically added

### **Operators**



- '->' connect operators
  - Connect input ports to output ports
  - Broadcasting from input port to all output ports
  - Unicast function available
- '=>' replace operators
  - Will override internal component
- User code are 'included' into generated coded
  - EDA compiler can locate user source code
- XF language compiler will generate all UVM framework

## Xf file example





More information will be freely available.

#### Conclusion



- Propose a new way of communication
  - Combine request and response
  - Add status to sequence item(transaction)
- Created a quick prototyping model and language
  - No more manual testbench construction, focus on function.





