



# Dual Core SoC Debug with Synopsys Hardware Software Debug Tool

A. Mark Jesensky
Andy Sha
Analog Devices, Inc

September 11, 2014 SNUG Boston



## **Agenda**

Brief review of SoC debug methods - Traditional method

Brief review of SoC debug methods – HWSW Debug

Multicore implementation

Debug cases

Feature requests

Conclusions





#### **SoC Traditional Code Debug**







# SoC Debug Files Single Core

Run log: Timestamps, debug messages

.elf/.out File:

C code, assembled core code, memory segments

Waveform file:
Internal signal
waves, timestamps

Debug/Trace File:

Core register and pipeline information, with timestamps

#### SoC Debug Files

Multi Core

.elf/.out File n:

.elf/.out File2:

.elf/.out File1:

C code, assembled core code, memory segments

Run log:

Timestamps, debug messages

Waveform file: Internal signal waves, timestamps Debug/Trace File ALIGITICA FILE Debug/Trace File n Core register and pipeline information, with timestamps

SNUG 2014

# More Cores, More challenges



- SoC have become a blend of reuse blocks, IP black boxes, and custom fabrics often coming from unrelated groups
- Complexity drives debug times longer
  - Have you ever heard of a more complex design with a lower debug time?
- The right person for debug
  - Get all verification engineers experts on all aspects

Have an expert who goes from problem to problem

#### More cores, better solution



- Have the knowledgeable verification engineer do one setup of the project in a tool that multiple others can use
- Combine all of the debug files into one interface
- Automate as much of the cross referencing as possible
- More importantly, find a way to compress hours of test debug into minutes







# Verdi HW SW Debug Tool



#### Combines and links all of these files into GUIs



#### **Hardware Software Tool GUI**



Scope and Stepping – choosing a processor



#### **Hardware Software Tool GUI**



Multi Core Debug in a single GUI



#### Main drawback of the tool:



- Name is too clunky:
   Verdi Hardware Software Debug Tool
- No cool name: DaVinci, Certitude, Hector
- No Three Letter Acronym: DVE, VCS
- VHWSWDT doesn't roll off the tongue

Tried opening a support ticket for this, was unsuccessful





# Waveform, Core Debug, Linker files



 No difference for these from single core Verdi HW/SW Debug Tool Implementation

- .fsdb waveforms
  - Dumpvars with all switches and options
- Linker files
  - With debug info and source file paths



- Trace logs:
  - ARM instantiated, with Tarmac switches
  - Custom trace logs





```
`include "verdiRecorderCore0.svp"
`include "verdiRecorderCore1.svp"
```

#### Include one recorder per core type

```
module verdiHwswDebugTop;
Core0 cluster Core0 cluster();
Core1 cluster Core1 cluster();
    // FSDB dumper: change FSDB file name if needed.
    initial #0 $fsdbDumpvars(0,"verdiHwswDebuqTop","+all","+parameter");
`VERDI HWSW INIT TOP
endmodule // verdiHwswDebugTop
module Core0 cluster();
    verdiRecorderCore0 #(.clusterId(0), .cpuId(0), .tarmacFileName("dfile Core0.log"))
   cpu0(.cpuClock(1'b0));
endmodule
module Core1 cluster();
    verdiRecorderCore1 #(.clusterId(1), .cpuId(0), .tarmacFileName("dfile Core1.log"))
   cpu0(.cpuClock(1'b0));
endmodule
```



```
`include "verdiRecorderCore0.svp"
`include "verdiRecorderCore1.svp"
module verdiHwswDebugTop;
                                        Instantiate one per core in design
Core0 cluster Core0 cluster();
Core1 cluster Core1 cluster();
    // FSDB dumper: change FSDB file name if needed.
    initial #0 $fsdbDumpvars(0,"verdiHwswDebuqTop","+all","+parameter");
`VERDI HWSW INIT TOP
endmodule // verdiHwswDebugTop
module Core0 cluster();
   verdiRecorderCore0 #(.clusterId(0), .cpuId(0), .tarmacFileName("dfile Core0.log"))
   cpu0(.cpuClock(1'b0));
endmodule
module Core1 cluster();
    verdiRecorderCore1 #(.clusterId(1), .cpuId(0), .tarmacFileName("dfile Core1.log"))
   cpu0(.cpuClock(1'b0));
endmodule
```



```
`include "verdiRecorderCore0.svp"
`include "verdiRecorderCore1.svp"
module verdiHwswDebugTop;
                                    Waves the same as single core
Core0 cluster Core0 cluster();
Core1 cluster Core1 cluster();
    // FSDB dumper: change FSDB file name if needed.
    initial #0 $fsdbDumpvars(0,"verdiHwswDebugTop","+all","+parameter");
 VERDI HWSW INIT TOP
module Core0 cluster();
   verdiRecorderCore0 #(.clusterId(0), .cpuId(0), .tarmacFileName("dfile Core0.log"))
   cpu0(.cpuClock(1'b0));
endmodule
module Core1 cluster();
    verdiRecorderCore1 #(.clusterId(1), .cpuId(0), .tarmacFileName("dfile Core1.log"))
   cpu0(.cpuClock(1'b0));
endmodule
```



```
`include "verdiRecorderCore0.svp"
`include "verdiRecorderCore1.svp"
module verdiHwswDebugTop;
Core0 cluster Core0 cluster();
Core1 cluster Core1 cluster();
    // FSDB dumper: change FSDB file name if needed.
    initial #0 $fsdbDumpvars(0,"verdiHwswDebugTop","+all","+parameter");
VERDI HWSW INIT TOP
                                              Define modules for each core
endmodule // verdiHwswDebugTop
module Core0 cluster();
   verdiRecorderCore0 #(.clusterId(0), .cpuId(0), .tarmacFileName("dfile Core0.log"))
   cpu0(.cpuClock(1'b0));
andmodulla
module Core1 cluster();
    verdiRecorderCore1 #(.clusterId(1), .cpuId(0), .tarmacFileName("dfile Core1.log"))
   cpu0(.cpuClock(1'b0));
endmodule
```

## Further Multicore Implementation



```
/// Add includes for all core types
`include "verdiRecorderCore0.svp"
                                      Include recorders for
include "verdiRecorderCore1.svp"
                                      each core TYPE
include "verdiRecorderCoreN.svp"
module verdiHwswDebugTop;
  /// Instantiate each core
  Core0 cluster Core0 cluster();
                                      Instantiate each core
  Core1 cluster Core1 cluster();
  Core1 cluster CoreN cluster();
```

# **Further Multicore Implementation**





 If cores have shared memory that they are executing from, and a single linker file, then they will be the same clusterID and different cpuIDs.

```
module Core0_cluster();
    verdiRecorderCore0 #(.clusterId(0), .cpuId(0),
    .tarmacFileName("dfile_dbg_drv_Core0.log")) cpu0(.cpuClock(1'b0));
endmodule

module Core1_cluster();
    verdiRecorderCore1 #(.clusterId(0), .cpuId(1),
    .tarmacFileName("dfile_dbg_drv_Core1.log")) cpu0(.cpuClock(1'b0));
Endmodule
```

# **Further Multicore Implementation**





• If cores have separate memory, they have separate linker files, and they will be separate clusterIDs.

```
module Core0_claster();
    verdiRecorderCore0 #(.clusterId(0), .cpuId(0),
    .tarmacFileName("dfile_dbg_drv_Core0.log")) cpu0(.cpuClock(1'b0));
endmodule

module Core1_cluster();
    verdiRecorderCore1 #(.clusterId(1), .cpuId(0),
    .tarmacFileName("dfile_dbg_drv_Core1.log")) cpu0(.cpuClock(1'b0));
endmodule
```





# **Memory Aliasing**



- •The code for Core0 executes an output to some flags on the processor to track execution flow. Core1 had some randomized local memory write/reads
- In the flow, the CoreO execution became corrupted
- •A day was spent on this with traditional debug methods without any positive result
- Depending on how much additional code was added for debug, the test would pass correctly, pass prematurely, or fail as before

# **Memory Aliasing (con't)**



- •Using the HW/SW Debug Tool, Core0 was stepped through and the PC was monitored, but the test just ended on a fault
- •The HW/SW Tool's message window was flagged with an unexpected memory location change, which detailed the time at which an address in the instruction memory was changing

. Warning—[HwSwDbgMemPred] @7077400fs: The value read at address 0x200f4d56 by core0\_cluster.cpu0 (=0xa5a5) is different from the last value written by the CPU to this address (=0x0041).

This could indicate a change of the memory not issued by a CPU, for example:

- a DMA writing to the memory.
- a change in a memory mapped HW register.

GDB connection established on port 1024.

- a cache inconsistency.

Further warnings for this address will be suppressed.

•Using the Verdi waveform, an expression was added to the memory interface address pins to flag when this location was accessed. It happened more often than expected

# Memory Aliasing (con't)



One step before the offending memory access occurs.



# Memory Aliasing (con't)



One step after the offending memory access occurs.



# **Memory Aliasing Conclusion**



- After stepping through Core1 code, it did not show any access to that memory location, though a local memory access was occurring
- The waveform view showed the corrupted address was seen on the Core1 memory interface
- •The address was traced back through the design to an aliasing offset register in Core1 that had been randomized without proper constraints, corrupting the Core0 program stack

Debug time using the tool was a little over an hour

#### Mailbox lockup



- A handshaking protocol between Core0 and Core1 was locking up
- Simple test: send\_message, expect message
- Messages originally printed in the log file showed that traffic in both directions worked properly for a number of transactions and then the execution stalled

# Mailbox lockup (con't)



First step was to open the waveform in Verdi and click cursor in waveform at last interesting









The stack tracing and C code of Core0 and Core1 are below, where both are locked up at the same register access for expect\_message()



# Mailbox lockup (con't)



We can see that the write signal never deasserts for Core0, while Core1 functioned as expected. We single stepped through the assembly to see where the Core0 write happens.



# **Mailbox lockup Conclusion**



- •Core1 wrote it's data and then went to the expect wait state while the Core0 RTL fabric was waiting for arbitration from it's own write register access
- •But after the write out to the fabric Core 0 execution continued on.
- •Stepping though the code, we could see where Core0 sent out the data and the bus was stalled without feedback to this RTL logic
- •The subsequent "expect\_data" read caused the bus to lockup.

# **Compiler Issue**



- A test was running to timeout on Core0, and messages showed it was stuck in a status check loop.
- The interesting note is that executing on Core1, the test passed (same code, same peripheral, etc)
- Based on this, first suspect was Core0 fabric logic
- Stepping into the loop with the HW/SW Debug Tool the status bit was observed being read out but it was not triggering the check.





```
21
                                       Boolean check bit
22 void UARTO STAT IVSR() {
       MESSAGE (0xc003);
23
                                       defined
       uint32 t var0 = 0x0000
24
25
       uint32 t varl = 0 \times 0000
            bool cc0;
26
27
28
29
30
31
       cc0 = bittst(*pREG UART0 STAT, BITP UART STAT 0E);
32
       if(!cc0) goto UAF NEXT CHECK 1;
33
       *pPTR UARTO RXCORE DIS CHECK = 0x0001
       cc0 = bittst(*pREG UARTO IMSK, BITE
34
                                          STAT register read
       if(!cc0) goto UARTO NEXT CHECK 1;
35
36
                                          and bittst function
37
38
                                          call
39
```







## **Compiler Issue Conclusion**



- Comparing to Core1 there were assembly differences for such a simple function
- Core1 could support 32bit boolean checks, while Core0 could only support 8bit boolean checks

The compiler "helpfully" truncated the data to 8 bits for the compare



# Things I whine about like a 2 year old **Feature Requests**

#### Great tool, warts and all:



- No tracking of delta time between instruction steps
- Cannot map RTL register information into the Eclipse GUI for same-window debug of registers
- Cannot send C variables to the waveform from the GUI
- No restart trace button
  - Need to set a breakpoint at the start and then resume backwards, or go to line number of startup

 No scope independence for any Eclipse window, even for user defined expressions





#### Add snapshot of red expression not found in windows





#### "Worst" Issue With the Tool



- Name is too clunky:
   Verdi Hardware Software Debug Tool
- No cool name: DaVinci, Certitude, Hector
- No Three Letter Acronym: DVE, VCS
- VHWSWDT doesn't roll off the tongue





#### Conclusion



#### Who Shouldn't Use the HWSW Debug Tool?

- People who really like print messages for debug
- People who need to do neck exercises by switching views between multiple windows
- People who get paid by the hour
- The tooth fairy

#### Who Should Use the HWSW Debug Tool?

People who actually exist



#### Conclusion



#### Who Should Use the HWSW Debug Tool?

- Use Case test writers and verification engineers porting legacy tests
- Algorithm engineers doing debug, optimization, and benchmarking
- RTL designers debugging logic blocks, system fabrics, and SoCs

Verification engineers who want it all (when things fail)

#### Conclusion



#### Results

- We've found the fault isolation time using this tool versus traditional methods was reduced by about 80%
  - Save your time for Coverage Closure!
- The options of debug allow a broader range of user to be in a comfort zone while using it:
  - Waveforms and opcodes for RTL designers
  - C code for test writers and algorithm developers
  - Benchmarkers tracing performance
  - All of these for DV engineers

# Acknowledgements



- Andy Sha (co author), ADI: Implementing the first single core HWSW Debug Tool at ADI, and standardized a lot of the flows
- Alex Wakefield, Synopsys: Providing the templates for the implementation and instruction for even the simplest things I didn't grasp at first
- Dave Brownell, ADI: Assisting with integration into our testbench and sim environment





