



## SystemVerilog's always\_comb

#### **Problems and Solutions**

Matt Cohen

Oracle

April 27, 2017 Boston







## Agenda

History lesson: always through the years

Deep dive: The problem with always\_comb

Solutions: How to make always\_comb work the way it should





## History

"Those who cannot remember the past are condemned to repeat it."

George Santayana

"History, as long as it continues to happen, is always another chance."

- R. Jackson Wilson





#### "Making a list, checking it twice"

- Initial language standard defines a control construct (always)
- always can be controlled by a #delay:

```
always
#50 a = ~a;
```

For synthesizable logic, always requires an event expression (aka sensitivity)

list) instead:

```
always @(a or b)
    c = a & b;
```

What's the danger here?



# ORACLE'



#### "Making a list, checking it twice"

Simulation respects the sensitivity list:

```
always @(a)
c = a & b;
```

- c does not update when b changes
- Does not simulate as an AND gate
- Synthesis ignores the sensitivity list
  - Produces an AND gate
- "An incomplete sensitivity list on a combinational always block will typically cause a mismatch between pre-synthesis and post-synthesis simulations." – IEEE STD 1364.1
- Very dangerous not caught until gate sims or silicon



#### "Making a list, checking it twice"

- How did we deal with this?
- Many ad hoc solutions:
  - Linters can look for incomplete sensitivity list
  - Synthesis tools can provide warnings
  - Equivalence tools can give errors
  - Editor tricks like emacs AUTOSENSE
- Better solution: Move to v2k!





#### "Born to be wild(carded)"

- V2k introduces "implicit event\_expression", @\*
- Shortcut to producing complete sensitivity list:

Simulators and synthesis tools agree:



Is the problem solved for good?







# ORACLE' S

Same as

incomplete

sensitivity list!

"Born to be wild(carded)"

Functions can still break things:

```
wire b;
function and with b;
  input a in;
 begin
    and with b = a in & b; // b is global to the module here
  end
endfunction
always @(*) begin // b is left out of the sensitivity list
    c = and with b(a);
end
```



- Still rely on linters, etc.
- Better solution: Move to System Verilog!

## System Verilog

## ORACLE"



"Well this could be the last time"

- System Verilog 2005 introduced always\_comb
- Sensitivity:
  - Implicit sensitivity list (similar to always @\*)
  - Correctly handles functions with global variables (better than always @\*)



- All tools, including simulators, know that a block is supposed to be combinational, and may issue a warning or error if it's not
- This is everything we want, right???







## The problem with always\_comb

"The implicit sensitivity list of an always\_comb includes the expansions of the longest static prefix of each variable or select expression that is read within the block or within any function called within the block with the following exceptions: 1) any expansion of a variable declared within the block or within any function called within the block. 2) any expression that is also written within the block or within any function called within the block" – System Verilog LRM

"Why'd you have to go and make things so complicated?" - Avril Lavigne

## **Motivating Example**







How do we code this?

## **Motivating Example**





Assume both logic clouds are pass-through for simplest case:

```
always_comb begin
   b = a;
   c = b;
end
```

- What's the sensitivity list?
  - LRM says it excludes "any expression that is also written within the block"
  - Equivalent code:

```
always @(a) begin
  b = a;
  c = b;
end
```



This is still ok!

#### The Problem

# ORACLE<sup>®</sup>



#### Sequential always\_comb!

What about this?



What's the sensitivity list?



Sequential logic in always\_comb!!!

Compare to v2k:

```
always @* begin
    c = b;
    b = a;
end
```



What's the sensitivity list?

```
always @ (a or b) begin
   c = b;
   b = a;
end
```

Combinational logic in always @\*!

## **Simulation Summary**





Simulation summary:

```
always @* begin
  b = a;
  c = b; Combinational
end

always @* begin
  c = b;
  b = a;
  b = a;
end
Combinational
```

```
always_comb begin
  b = a;
  c = b;
end

always_comb begin
  c = b;
  b = a;
end
Sequential
```

## What about Synthesis?





- As always, synthesis ignores sensitivity lists
- All 4 examples synthesize to simple wires:



 always\_comb, supposed to solve the problem of RTL/gate mismatches, has created a whole new class of them!



Official mug of always\_comb

#### Disclaimer!!!





This presentation is not intended to encourage code like this:

```
always_comb begin
  c = b;
  b = a;
end
```

 Combinational always blocks have a definite order of execution, which makes things like this one-hot decoder possible:

```
always_comb begin
  foo = '0;
  foo[bar] = 1'b1;
End
```

But always\_comb should save us from these mistakes!

#### Disclaimer #2!!!





This example is artificial and is reduced to the simplest possible problem case:

```
always_comb begin
  c = b;
  b = a;
end
```

- Real examples of this issue have been seen (and caught because the RTL behaved incorrectly) in much more complicated code involving case statements and multiple signals interacting
- Would have been much worse had RTL behaved correctly (designer missed inverter, for example) giving gates that behaved wrong!
- It is a real thing!





### Solutions

"Stop talking about your problems and start thinking about solutions."

Random inspirational quote found on the Internet

"Beer. Now there's a temporary solution."

Homer Simpson

### Solution 1 – Linters

# ORACLE<sup>®</sup>



### Synopsys VC-Lint

- Linting has always been necessary to make always blocks safe
  - VC-lint rule SYN\_9\_2: Incomplete sensitivity list for v95-style
  - VC-lint rule VER\_2\_1\_2\_3: Function uses global variable for v2k-style
- Does VC-lint detect the always\_comb issue?
  - VC-lint rule FM\_2\_36: Signal is read before being assigned
- After our first discovery of this problem, used VC-lint to check our other code
  - Found one instance in a design that had taped out
  - Luckily it used always @\* so it was a non-issue
  - If we had been using always\_comb without FM\_2\_36 we might have had a bug in silicon

#### Solution 1 – Linters

# ORACLE\*



#### Other ways to Lint

- What about Spyglass?
  - No personal experience with Spyglass
  - I am told it can do this!
- Another approach: Ban always\_comb altogether
  - My preferred method
  - Years of success with always @\*, no need to introduce a dangerous replacement
  - Linters can do this also!

## Solution 2 – Equivalence Checking

## ORACLE'



#### **Synopsys Formality**

- Formality catches this mismatch, but it can be overlooked!
- Test case, comparing these two modules:

```
// Golden
                                           // Revised
                                          module always_test (
module always test (
   input a,
                                              input a,
   output logic c );
                                              output logic c );
                        Only difference
logic b;
                                           logic b;
  always comb begin
                                             always @* begin
     c = b;
                                                c = b:
     b = a;
                                                b = a;
  end
                                             end
endmodule
                                           endmodule
```







#### Synopsys Formality

Initial run through Formality gives this result:

- Great news! Formality recognized the problem and errored out
- What happens if this message is waived or downgraded to a warning for some reason?
  - Perhaps errors are temporarily downgraded to push design through flow, but never removed?

## Solution 2 – Equivalence Checking





#### **Synopsys Formality**

Actual Formality log for the preceding case:

| 1 | Passing | compare | points |
|---|---------|---------|--------|
|---|---------|---------|--------|

| Matched Compare Points   | BBPin | Loop | BBNet | Cut | Port | DFF | LAT | TOTAL |  |  |  |
|--------------------------|-------|------|-------|-----|------|-----|-----|-------|--|--|--|
|                          |       |      |       |     |      |     |     |       |  |  |  |
| Passing (equivalent)     | 0     | 0    | 0     | 0   | 1    | 0   | 0   | 1     |  |  |  |
| Failing (not equivalent) | 0     | 0    | 0     | 0   | 0    | 0   | 0   | 0     |  |  |  |
| ************************ |       |      |       |     |      |     |     |       |  |  |  |
| Verification Successful  |       |      |       |     |      |     |     |       |  |  |  |

- Is Formality wrong?
- Formality gives you the option of shooting yourself in the foot. Don't waive those mismatch errors!





## Summary

"Those who cannot remember the past are condemned to repeat it."

George Santayana

## Summary





- Different always blocks have always been susceptible to different synthesis/simulation mismatches
- always\_comb is no different
- Signals on LHS and RHS in same always\_comb block are the problem
- Linters and Formality can catch the problem
- The language committee's work is not done yet!





# **Thank You**

