

# Terrestrial Verification Methodology: A Down-to-Earth Approach to Developing a UVM VIP

Bryan Morris, P.Eng.

Ciena Ottawa, ON, Canada

www.ciena.com

## **ABSTRACT**

The Universal Verification Methodology (UVM) is a comprehensive class library and framework to effectively develop structured reusable verification environments. However, when a simple (or quick-n-dirty) environment is required, the UVM structure enforces an arguably large overhead and complexity that presents a barrier to developing such an environment.

This paper describes a simple class structure using the Façade software pattern that enables you to create a simple UVM-based environment, while still allowing the future potential of expanding to more typical UVM structure. In this pattern, the UVM 'plumbing' code is handled under-the-hood, and the user only need create the driving, monitoring and scoreboarding functions specific to their environment.

## **Table of Contents**

| 1. | Introduction                                     | 2  |
|----|--------------------------------------------------|----|
| 2. | Façade Pattern                                   | 4  |
|    | But UVM is not that Complicated                  | 5  |
| 3. | Terrestrial Verification Methodology (TVM) Agent | 6  |
|    | TVM Use Model                                    | 6  |
|    | TVM Implementation                               | 7  |
|    | TVM Call Flow                                    | 10 |
|    | Driving Call Flow (tvm_driver)                   | 10 |
|    | Monitoring Call Flow (tvm_monitor)               | 12 |
|    | Comparing Call Flow (tvm_scoreboard)             | 13 |
|    | All Together Now                                 | 14 |
|    | Ummm where's the Façade-Thing in all that?       | 15 |
| 4. | Conclusions                                      | 15 |

## **Table of Figures**

- Figure 1 Facade Pattern
- Figure 2 TVM UML Class Diagram (Facade)
- Figure 3- TVM UML Class Diagram
- Figure 4 Example tvm\_agent based environment
- Figure 5 TVM UML Sequence Diagram (Driving)
- Figure 6 TVM UML Sequence Diagram (Monitoring)
- Figure 7 TVM UML Sequence Diagram (Comparing)

## 1. Introduction

The Universal Verification Methodology (UVM) is a comprehensive class library and framework providing all the 'plumbing' and utilities required to effectively develop a reusable verification environment for ASICs and FPGAs. However, it is argued that there is some overhead with using

the UVM class library for all verification environments<sup>1</sup>. The phrase that always comes to mind is the Law of the Instrument: "If all you have is a hammer, everything looks like a nail."<sup>2</sup>. While the author doesn't think that's entirely fair for many of the environments we create, there is some merit to the statement when creating a simpler verification environment.

To illustrate this point, to create a simple Verification Intellectual Property (VIP) using the recommended UVM structure requires a minimum of nine classes: (derived from) uvm\_env, uvm\_agent, uvm\_sequencer, uvm\_sequence, uvm\_sequence\_item, uvm\_driver, uvm monitor, an interface class and a uvm scoreboard.

This paper proposes an approach allowing the rapid development of these simpler VIPs using UVM as the underlying methodology.

This approach uses the Façade pattern [2] to create a simpler API on top of the existing UVM verification components. Briefly, the Façade takes a complicated use-case model and wraps it into a simpler API. In this paper, I create a Façade class where the engineer implements the functionality of the UVM monitor, driver and scoreboard. Compared to the "Universal" methodology, my proposed "Terrestrial" Verification Methodology (TVM) should seem less intimidating. However, I'll give a fair warning that this paper does assume a solid understanding of the UVM class library and the typical best practices for UVM.

In addition, the TVM provides the common 'plumbing' aspects of a verification environment e.g.. building and connecting the verification components -- eliminating the boiler-plate coding required to hook up the various components within a typical UVM environment. Potentially reducing the number of classes needed to create a simple VIP from nine down to 1. This approach contrasts to the UVM code-generators that spew out all the (as discussed above, nine) classes and connecting logic, leaving you to fill in the blanks with your application-specific logic. The TVM provides the simplicity by creating an API where you are expected to add your "fill in the blanks" application-specific logic.

At this point, let me clarify the main purpose of this paper: I want to demonstrate the value of the Façade pattern using a concrete example. I believe the Façade pattern is a valuable addition to a verification engineer's 'toolkit'. But rather than put up pretty diagrams with abstract or 'toy problem' classes, I'm demonstrating a concrete implementation using the TVM classes. While the TVM is an interesting idea, and may be useful for some simpler environments, the tradeoff in using TVM is a simpler environment versus a more flexible one that you get by using the normal UVM environment structure. To summarize: the TVM classes are a demonstration of the Façade pattern, and are not (at this time) an optimal solution for all UVM VIP developments.

The remainder of this paper provides the following information:

- Articulate the difference between the TVM approach and the existing set of codegenerators. The code generators make it easy to create a new environment, by creating all the boiler-plate code for you.
- Then provide a general description of the Façade pattern and what problems it can be useful for. I also identify the issues with using the Façade pattern e.g., by aggregating all the functionality into one class you reduce the good design principle of "separation of

<sup>&</sup>lt;sup>1</sup> "You're Either With Me Or You're With: The UVM Register ... - AgileSoC." 9 Mar. 2014, <a href="http://www.agilesoc.com/2014/03/09/youre-either-with-me-or-youre-with-the-uvm-register-package/">http://www.agilesoc.com/2014/03/09/youre-either-with-me-or-youre-with-the-uvm-register-package/</a>. Accessed 15 Jan. 2017.

<sup>&</sup>lt;sup>2</sup> "Law of the instrument - Wikipedia." <a href="https://en.wikipedia.org/wiki/Law of the instrument">https://en.wikipedia.org/wiki/Law of the instrument</a>. Accessed 15 Jan. 2017.

concerns". Meaning that it may be difficult to extend a TVM-based environment beyond a simple structure.

- Then provide the specific details into the design, implementation and use-model for the Terrestrial Verification Methodology class.
- Lastly explore the set of situations where this is and is NOT appropriate and/or known limitations of this approach.
- Describe other possibilities for this

## 2. Façade Pattern

This section provides a brief introduction to the Façade pattern. See the Wikipedia<sup>3</sup> entry for more detailed information.

The justification for creating a Façade class is to reduce complexity in a system that needs multiple collaborating classes to complete some piece of functionality. In some systems, the complexity has evolved naturally over time. It's generally a *good thing* to use the Single Responsibility Principle<sup>4</sup> to ensure that your classes do just one thing, and then use a set of classes for some complex functionality.

However, at some point when a recurring functionality requires a set of steps to be done in a particular order, then creating a Façade class can help reduce the complexity by performing these steps.

In the following diagram, a call to the Façade class' doSomething function replaces the set of calls: Class1::doStuff(), Class3::setX() and Class3::getY().

<sup>&</sup>lt;sup>3</sup> "Facade - Wikipedia." <a href="https://en.wikipedia.org/wiki/Façade">https://en.wikipedia.org/wiki/Façade</a>. Accessed 7 Jan. 2017.

<sup>&</sup>lt;sup>4</sup> "solid - Wikipedia." <a href="https://en.wikipedia.org/wiki/SOLID">https://en.wikipedia.org/wiki/SOLID</a> (object-oriented design). Accessed 7 Jan. 2017.



Figure 1 - Facade Pattern

You may not be aware but if you've used any of the callback mechanisms in your environments, these are examples of the Façade pattern<sup>5</sup>, where the Façade is the callback class and this is instantiated in another class to provide additional functionality.

## But UVM is not that Complicated

For the remainder of the paper I provide a concrete implementation of the Façade pattern by creating an API to drive, monitor and compare sequence items in a simple VIP. Generally, these functions are handled in the UVM by many collaborating classes. In our example, I'll aggregate them into one Façade class that provides the API, along with collaborating classes that the engineer can safely ignore.

Why do we need the Façade pattern for this functionality since the UVM driver, monitor and scoreboard are not *that* complicated? Using the UVM scoreboarding "compare/miscompare" functionality as a concrete example, the following sequence of events needs to happen (let's ignore for brevity's sake that all of these objects need to be built and connected):

- $\bullet$  A uvm\_sequence generates a uvm\_sequence\_item and passes it to a uvm\_sequencer.
- The uvm\_sequencer passes the uvm\_sequence\_item to a uvm\_driver who drives it onto an interface as a series of pin wiggles.
- A uvm monitor is listening to the interface and captures the signals and correctly

\_

<sup>&</sup>lt;sup>5</sup> "Verification Martial Arts » Blog Archive » How to use VMM callbacks." 19 Nov. 2008, <a href="https://www.vmmcentral.com/vmartialarts/2008/11/how-to-use-vmm-callbacks/index.html">https://www.vmmcentral.com/vmartialarts/2008/11/how-to-use-vmm-callbacks/index.html</a>. Accessed 7 Jan. 2017.

transforms the pin wiggles back into a uvm\_sequence\_item, which is in turn, delivered to a uvm scoreboard.

• The uvm\_scoreboard might transform the uvm\_sequence\_item into an expected item, or accept it as the actual item and compare it against a matching expected item.

Whew! A total of six classes all working together to deliver a compare/miscompare at the scoreboard. *Unnecessarily* complicated? Perhaps not, but certainly there are a lot of "moving parts" involved in delivering this functionality.

The goal of the TVM Façade and supporting TVM classes is to implicitly handle all the following steps from above:

- creating and connecting all the underlying sequencer, driver, monitor and scoreboard
- delivering the collected sequence items to the scoreboard
- creating a simple in-order, head-of-queue comparison scoreboard algorithm.

While aggregating the VIP-specific functionality into one Façade class to:

- drive and monitor the pin-wiggles on the interface
- transform the uvm sequence item into the expected item
- if required, provide a more sophisticated scoreboarding comparison algorithm.

## 3. Terrestrial Verification Methodology (TVM) Agent

This section outlines the classes comprising the TVM, and an overview of their functionality. Using the Façade pattern, we create a tvm\_agent class (the Façade) providing a hook to the user (through polymorphism) to implement the functionality of the driver, monitor and agent.

#### TVM Use Model

The use model of this twm agent is:

- Derive your VIP-specific agent from the tvm\_agent class (providing the required set of parameterized types for the sequence items and sequencers to the tvm agent).
- Implement a drive() method in your derived agent that accepts a sequence item and translates the sequence item to the pin-wiggles on your VIP's interface.
- Implement a collect() method in your derived agent that monitors your VIP's interface pin-wiggles, and collects the information to populate the supplied sequence item.
- If your VIP can use a simple in-order, head-of-queue scoreboarding methodology, then you're done. Otherwise, implement any or all of the following methods:
  - o convert2expected(): converting the supplied sequence item to the expected sequence item.
  - o is\_criteria\_met(): to indicate to the scoreboard that you have all the information you need to do a comparison e.g., at least one sequence item on both the *expected* and *actual* queues in the scoreboard
  - o compare (): compares the supplied *expected* and *actual* sequence items and a returns a boolean value to indicate whether they compare or mis-compare.

The classes comprising the TVM take care of the following:

- *Creating* all the underlying verification components: monitor, driver, scoreboard and their associated 'plumbing', e.g., analysis ports and write\* implementations.
- Connecting all the verification components as required, i.e., sequencer to driver, monitor to scoreboard.

- Automatically starting all the verification components.
- The in-order, head-of-queue comparison as described above. NOTE: this relies on the uvm\_sequence\_item::compare() functionality of the expected and actual sequence items' base class.

The TVM approach of pulling all the VIP-specific functionality into one class is in contrast to the typical (and useful) "make UVM easier" frameworks that generate all the derived classes and boiler-plate code to build and connect the verification components. These frameworks then expect the engineer to add the VIP-specific functionality into the individual classes.

## **TVM Implementation**

Similar to a typical uvm\_agent, the tvm\_agent class holds the following set of parameterized classes:

- tvm\_config
- tvm monitor
- tvm driver
- tvm scoreboard.
- tvm agent and tvm agent api

The tvm\_monitor, tvm\_driver and tvm\_scoreboard derive from the UVM classes that you'd expect, and perform the functions you've come to know and love. As indicated in the UML diagram (see Figure 2 - TVM UML Class Diagram (Facade) below), the tvm\_agent\_api derives from the uvm\_agent, but this class provides the API discussed above to drive, collect and compare functions. In turn, the tvm\_agent derives from the tvm\_agent\_api to inherit this API. The tvm\_agent\_api is the Façade class providing virtual functions to collect and simplify the functionality of a typical VIP into one class.

## Terrestrial Verification Methodology - Class Diagram (Facade)



Figure 2 - TVM UML Class Diagram (Facade)

Figure 3- TVM UML Class Diagram is the UML Class diagram providing a high-level overview of all these classes.



Figure 3- TVM UML Class Diagram

These are virtual tasks defined in the tvm\_agent\_api and should be defined in the user's derived class, providing the functionality as described above. Although not indicated in the above UML diagram, the tvm\_agent is a parameterized class where the user should specify which uvm sequence item is used by the drive, collect and compare functions, respectively.

A typical UVM environment containing a  $ubus_agent$  (derived from the  $tvm_agent$ ) is shown in the following block diagram:



Figure 4 - Example tvm\_agent based environment

The tvm\_config class is an empty base class allowing you to derive a class to hold environment-specific configuration information e.g., random variables and associated constraints. While available to any of the TVM classes it is most likely useful to the logic found in the tvm agent api's drive(), collect() and compare() tasks.

### **TVM Call Flow**

At this point it's easier to demonstrate the utility of the TVM classes by describing the call flow for the driving and then monitoring process of a TVM-based VIP. For clarity, I separate the TVM into three concurrent processes<sup>6</sup>:

- *driving*: pushing sequence items onto the DUT interface;
- *monitoring*: receiving sequence items from the DUT interface;
- *comparing*: comparing the *expected* and *actual* sequence items.

Each of these are discussed in more detail below. In the following I use a ubus\_agent as an example of a derived twm agent.

## Driving Call Flow (tvm driver)

In the driving process we separate the sequence item going into the DUT and converted to the predicted sequence item as the *expected* sequence item; and the sequence item coming from the DUT as the *actual* sequence item.

As well, we create a ubus\_agent derived from a tvm\_agent. It provides the drive(), collect() tasks and convert2expected() function.

1. The test environment creates an ubus\_agent, the base tvm\_agent creates the associated tvm\_sequencer, tvm\_driver, tvm\_monitor and tvm\_scoreboard. The ubus\_agent also creates a ubus\_config class (derived from the tvm\_config) class to hold the configuration information for this VIP. The tvm\_config derived classes hold random variables and associated constraints that the logic found the driver, monitor and scoreboard can use in their functionality. For example, this information can include environmental parameters on the number of

Terrestrial Verification Methodology

<sup>&</sup>lt;sup>6</sup> NOT to be confused with uvm phases

<sup>&</sup>lt;sup>7</sup> Which are all parameterized classes providing the type of the various UVM classes they work with.

frames/packets to send.

An important point to remember is that the tvm\_driver, tvm\_monitor and tvm\_scoreboard hold the handle to their parent the tvm\_agent\_api object so that they can call the derived ubus\_agent's virtual drive(), collect() and compare() tasks.

The test environment should create the appropriate interface classes for the UBUS DUT, and place the handle to these interface objects into the uvm\_config\_db. The ubus\_agent can then get access to that interface for its drive(), and collect() tasks.

- 2. The tvm\_agent class connects the sequencer to the tvm\_driver, and the tvm\_monitor to the tvm\_scoreboard (let's assume it's in UVM\_ACTIVE mode) via the scoreboard's analysis ports.
- 3. The tvm\_agent grab their associated interfaces for the driver (request path) and the monitor (response path) from the uvm\_config\_db. The tvm\_driver and tvm\_monitor start their processes of waiting for the sequence item (the driver), or waiting for interface pin wiggles (monitor).
- 4. The test creates a uvm\_sequence (where the body() of the sequence generates a set of random sequence items) and starts the request sequence item by calling the tvm\_agent's go() task with the handle to the uvm\_sequence object.
- 5. The tvm\_agent starts this uvm\_sequence on its attached tvm\_sequencer. The tvm\_sequencer uses the default arbitration algorithm, and passes the set of sequence items to the tvm agent's tvm driver object.
- 6. Typically, a uvm driver uses the flow:

## Loop:

- Waits for the next driving sequence item.
- Convert the abstract sequence item to the pin wiggles on the attached interface as required by the protocol.
- Indicate to the sequence that the driving is done.
- Back to the top of the loop.

Instead, the twm driver delegates the driving of this flow to the twm agent:

#### Loop:

- twm driver waits for the next request sequence item.
- Calls its parent tvm\_agent\_api::drive() pure virtual task with the sequence item.
  Control passes to the ubus\_agent::drive() -- the concrete implementation of the tvm\_agent\_api::drive() virtual task -- converts the incoming sequence item to the pin wiggles on the attached interface as required by the protocol.
- Control returns back to the tvm\_driver which indicates to the sequencer that the driving is done.
- Back to the top of the loop.

In summary, the tvm\_driver handles receiving the sequence item stream from the sequencer and any responses back to the sequence, but delegates the driving of the sequence item it receives to the derived ubus\_agent::drive() task. This is shown in Figure 5 - TVM UML Sequence Diagram (Driving) below

## Terrestrial Verification Methodology - Sequence Diagram (Driving Phase) tvm\_sequencer tvm\_driver tvm\_agent ubus\_agent loop [driving] 1 send next seq item 2 drive 3 get and drive 4 push seq item into pin wiggles 5 6 7 'done' tvm\_sequencer tvm\_driver tvm\_agent ubus\_agent

Figure 5 - TVM UML Sequence Diagram (Driving)

## Monitoring Call Flow (tvm monitor)

The usual flow for a uvm monitor is:

- Create a new sequence item.
- Wait for the indication from the attached interface of a start of transaction.
- As per the interface protocol, collect the pin wiggles and convert to a sequence item.
- Send the sequence item to monitor's analysis port (usually destined to a scoreboard).
- Back to the top of the loop.

Similar to the tvm\_driver, the tvm\_monitor delegates the monitoring responsibility (or specifically, the collecting of the interface signals) to the tvm\_agent\_api::collect() virtual task, as follows:

- Create a new sequence item.
- Call the tvm\_agent\_api()::collect() pure virtual task's derived ubus\_agent::collect() with the handle to the new sequence item. The collect() task:
  - Waits for the indication from the attached interface of a start of transaction.
  - As per the interface protocol grab the pin wiggles and convert to the sequence item.
  - Send sequence item to tvm\_monitor's analysis port (usually destined for a scoreboard).
- Back to the top of the loop.

This TVM Monitoring process is shown in the UML sequence diagram below:

## Terrestrial Verification Methodology - Sequence Diagram (Monitoring Phase) tvm monitor tvm scoreboard ubus scoreboard ubus\_agent [monitoring] loop 1 collect 2 collect pin wiggles into seq item 3 populated seq item 4 convert2expected 5 convert2expected 6 expected seq item 7 add to expected q ubus\_scoreboard tvm\_monitor ubus\_agent tvm\_scoreboard

Figure 6 - TVM UML Sequence Diagram (Monitoring)

## Comparing Call Flow (tvm scoreboard)

Lastly, describing the call sequence for the comparing process that takes care of scoreboarding the *expected* and *actual* sequence items:

The typical flow for the scoreboard is:

### Expected Seq Item Loop:

- wait for the driving sequence item from the input monitor (via a call to the analysis import write () task).
- convert the received sequence item to the *expected* sequence item (as per the DUT's specified behaviour for the provided stimulus and configuration.
- place the expected sequence item on an "expected" queue.
- back to top of loop.

### Actual Seq Item Loop:

- wait for the received sequence item (in this case, the *actual* sequence item) from the output monitor (via a call to the analysis import write () task).
- attempt to find a match to this response sequence item in the *expected* queue.
- if a match is found, remove the sequence item from the *expected* queue
- if no match is found (and a match is expected), issue an error.
- back to top of loop.

The flow in the  $tvm\_scoreboard$  is similar, except it delegates some functions to the  $tvm\_agent's$  convert2expected(), is\_criteria\_met() and compare() virtual tasks:

### Request Loop:

• wait for the request sequence item from the input monitor (via a call to the analysis import write() task).

- call the tvm\_agent\_api::convert2epxected()pure virtual with the received sequence item
- the tvm\_agent\_api::convert2expected() delegates to the derived ubus\_agent::convert2expected() functionality as above: converting the received sequence item to the *expected* sequence item (as per the DUT's specified behaviour for the provided stimulus and configuration).
- place the *expected* sequence item returned from convert2expected() onto an "expected" queue..
- back to top of loop.

### Actual Loop:

- wait for the *actual* sequence item from the output monitor (via a call to the analysis import write() task).
- attempt to find a match to this response sequence item in the expected queue.
- if a match is found, remove the sequence item from the expected queue
- if no match is found, issue an error.
- back to top of loop.

In summary,  $tvm_monitor$ ,  $tvm_driver$  and  $tvm_scoreboard$  tasks handle the functionality that was generic in nature and dealt with moving sequence items between components; while all the tasks unique to the VIP, such as converting abstract sequence items to pin wiggles, etc., are now delegated to tasks inside the  $tvm_agent's$  derived class.

The TVM Comparing process -- while not inspiring -- is included for completeness with the following UML Sequence Diagram.

## Terrestrial Verification Methodology - Sequence Diagram (Comparing Phase)



Figure 7 - TVM UML Sequence Diagram (Comparing)

## All Together Now...

The following UML sequence diagram pulls these three driving, monitoring and comparing processes together. It illustrates how the objects in the twm agent and derived classes interact.



## Ummm... where's the Façade-Thing in all that?

Getting back to the original intent of this paper... the Façade pattern. Recall that the Façade pattern provides a simplified API to introduce common functionality. For TVM, we want to simplify the building and connecting of a VIP's verification components, *and* driving, monitoring and comparing the sequence items that test a DUT's functionality.

For TVM, the abstract class tvm\_agent\_api provides a set of pure virtual tasks defining the API to:

- drive() the sequence item onto the interface as a series of pin-wiggles;
- collect() the pin-wiggles from the interface and create a sequence item to deliver to TVM's compare function;
- compare () the *expected* and *actual* sequence items.

While the tvm\_agent provides the base functionality to build and connect the verification components. Both classes then implement the Façade pattern with the tvm\_agent\_api providing the API and the tvm agent providing the 'glue' logic for.

## 4. Conclusions

In this paper we discussed the Façade pattern as a useful construct where you can simplify functionality requiring multiple collaborating classes into a single Façade class. The value of this pattern is that it allows you to refactor existing functionality into something simpler, with no changes to the existing functionality. As well, you can add new functionality in the Façade building

on already working code.

We then took the (arguably) complex but typical functionality of an UVM agent and collapsed the main functionality into one Façade class: the tvm\_agent -- providing the functionality to drive, collect and compare sequence items.

While the value of the TVM is likely not suitable for any significantly complex agent functionality, it could be used in a simple, or potentially a temporary 'throw-away', agent (i.e., one that could in the future be replaced with a full UVM agent architecture). The main purpose of the TVM classes is to demonstrate the value of the Façade pattern -- which should be a valuable pattern in every verification engineer's toolkit.