



# Global Event Handling with UVM Custom Phasing

Jeremy Ridgeway, Dolly Mehta Avago Technologies, Ltd.

September 18, 2015 SNUG AUSTIN





# Agenda

Problem

Why Phasing

**Custom Phasing Architecture** 

**Custom Phasing Framework** 

Master Component

Conclusions

#### **Problem**



- Must perform catastrophic event mid-simulation
  - HARD RESET
- Find a common way to handle global events
  - Quiescence

How to prepare the environment before the event?

## Goals



- Centralized event notification service
- Push style notification



## Goals



- Centralized event notification service
- Push style notification
- Handshake to ensure environment is ready



## **Events to Handle**



- Catastrophic
  - Hard reset
  - DUT Configuration change
- Non-catastrophic
  - Quiescence

# **Solution: Phasing!**



- Already connected with all components
- Extensible for custom phases
- Centralized control
  - Provides push-style notification via tasks
  - Passive reception
  - Easy to wait for ready

Nothing new to learn



## Agenda

Problem

Why phasing

**Custom Phasing Architecture** 

**Custom Phasing Framework** 

Master Component

Conclusions

## **Overall Run-time Phase Schedule**



| UVM    | Reset             | Configure             | Main         | Shutdown |
|--------|-------------------|-----------------------|--------------|----------|
| Action | DUT<br>Hard Reset | DUT Initial<br>Config | Data Traffic | Checking |
|        |                   |                       |              |          |
|        | Testing phase     |                       |              |          |

- Not changing the overall phasing schedule
- Add a parallel schedule

## **Overall Run-time Phase Schedule**





- Hard reset jumps from Main to Reset Phase
- Quiescence in Main Phase only
- Custom phasing in Main Phase

## **Custom Phase Schedule**



#### Parallel with Main Phase Only



## **Custom Phase Schedule**



Parallel with Main Phase only



- Control implemented in 1 component only (Master)
- Control Request
  - Push notification: prepare for event (raise objection)
  - Handshake: I am prepared (lower objection)

# **Handling Hard Reset**





Request to jump back to UVM pre-reset phase

Component

Requesting Component

## **Custom Phase Schedule**



#### Parallel with Main Phase only



- Control implemented in 1 component only (Master)
- Control Request
  - Push notification: prepare for event (raise objection)
  - Handshake: I am prepared (lower objection)

Control Idle – Quiescence

## **Custom Phase Schedule**



#### Parallel with Main Phase only



- Control implemented in 1 component only (Master)
- Control Request
  - Push notification: prepare for event (raise objection)
  - Handshake: I am prepared (lower objection)
- Control Idle Quiescence
- Control Complete Quiescence complete

## Restart after Quiescence





#### **Execution Flow**

- Quiescence does not affect UVM main phase
- Loop back and restart control phases



# Agenda

Problem

Why phasing

**Custom Phasing Architecture** 

**Custom Phasing Framework** 

Master Component

Conclusions

# **Custom Phasing Framework**



Control

**Control Request** 

Control Idle

**Control Complete** 

- Define run-time phase schedule
- Identify where phases will execute
- Project-specific component base classes
- Schedule custom phases and their domain
- Phase proxy



## **Component Base Classes**





- Project-specific components inherit custom phases
  - Component, Environment, Agent, Driver, Monitor, etc.

#### Phases are Classes





- UVM Scheduler calls exec\_task in custom phase class
- Custom phase calls task in base component classes

#### **Custom Phases Issue #1**



#### Parameterized Classes are Hard to Cast



- Custom phase is passed uvm\_component reference
- Cast to project base component class

#### **Custom Phases Issue #1**



#### Parameterized Classes are Hard to Cast



- No easy way to cast to parameterized class
  - Try all possible parameters?

## **Phase Proxy Class**

Solution to issue #1



- Similar to UVM Factory
- Instantiated inside project-specific component
- Execute component custom phase task through proxy

pcie\_phase\_proxy\_base
task pcie\_control\_phase(uvm\_phase p)

pcie\_phase\_proxy#(T)

T m\_parent function new(T parent)

task pcie\_control\_phase(uvm\_phase p)

# **Using a Phase Proxy**





- Phase executes task in proxy
- Proxy via parent reference executes task in driver

#### **Custom Phase Execution**



```
class pcie_control_phase extends uvm_task_phase;
  task exec_task(uvm_component c, uvm_phase ph);
   pcie_phase_proxy_base p =
        pcie_domain_cfg::is_pcie_comp(c);
   if (p != null)
        p.pcie_control_phase(ph);
  endtask
endclass
```

- Execution is straightforward with phase framework
  - All custom phases are implemented the same

#### **Custom Phase Execution**



- Execution is straightforward with phase framework
  - All custom phases are implemented the same



## Agenda

Problem

Why phasing

**Custom Phasing Architecture** 

**Custom Phasing Framework** 

Master Component

Conclusions

## **Master Component**



#### pcie\_component

#### pcie\_sideband\_master

m\_sideband\_request[\$]
task pcie\_control\_phase
function phase\_ready\_to\_end

task main phase

#### pcie\_cfg

int control\_req;
uvm\_component control\_req\_owner;

- Is a pcie\_component
- Processes requests
  - pcie\_control\_phase
- Posts to bulletin board
- Processes phase jumps
  - phase\_ready\_to\_end
- Monitor main phase for phase exit

## **Custom Phasing Issue #2**



#### Main Phase Exit



 When main phase objections are all dropped, scheduler synchronizes main with child and sibling phases before phase\_ready\_to\_end is executed

## Solution to issue #2

#### Monitor Objections in Main Phase



- Master component implements main phase
  - Wait for all objections dropped up to uvm\_root

# **Monitoring Objections**





**Test bench Component Instance Hierarchy** 

# **Monitoring Objections**





**Test bench Component Instance Hierarchy** 

#### Solution to issue #2

# Synopsys Users Group

#### Monitor Objections in Main Phase

- Master component implements main phase
  - Wait for all objections dropped up to uvm\_root
  - Disables PCIe side-band control loop
    - No more phases execute allowing all phases to exit
  - Requests control phase to drop objection and exit



SNUG 2015 SNUG 2015

#### Solution to issue #2

# Synopsys Users Group

#### Monitor Objections in Main Phase

```
class pcie_sideband_master extends pcie_component;
  task main_phase(uvm_phase ph);
    uvm_root top = uvm_root::get();
    uvm_objection done = ph.get_objection();
    if(!done.m_top_all_dropped)
        done.wait_for(UVM_ALL_DROPPED, top);
    pcie_domain_cfg::disable_sideband_phases();
    request_exit_control_phase();
  endtask
endclass
```

Use reference uvm\_root in wait\_for all dropped

## **Master Component**



#### pcie\_component

#### pcie\_sideband\_master

m\_sideband\_request[\$]
task pcie\_control\_phase

function phase\_ready\_to\_end
task main\_phase

#### pcie\_cfg

int control\_req;
uvm component control req owner;

- Is a pcie\_component
- Processes requests
  - pcie\_control\_phase
- Posts to bulletin board
- Processes phase jumps
  - phase\_ready\_to\_end
- Monitor main phase for phase exit

## **Custom Phasing Issue #3**



#### **Control Complete Exit**



**Execution Flow** 

- Control complete has same as issue #2
  - Jump to control at phase\_ready\_to\_end(control-complete)

#### Solution to issue #3

# Synopsys Users Group

#### **Terminal Phase**



Execution Flow

- Dummy terminal phase synchronizes with main
- Control complete executes phase\_ready\_to\_end

### **Custom Phasing Issue #4**

# Synopsys Users Group

#### Multiple Phase Executions



**Execution Flow** 

- Simultaneous jumps and executes target phase
  - Threads merge at end of target phase

#### Solution to Issue #4

# Synopsys Users Group

#### **Dummy Target Phase**



- Dummy phase executes no task
- Dummy phase allows threads to join



```
class pcie sideband master extends pcie component;
  function phase ready to end(uvm phase ph);
    uvm phase imp = ph.get imp();
    if (imp == pcie control complete phase::get())
      ph.jump(pcie control phase::get());
    if (imp == pcie control request phase::get()
        request == HARD RESET)
      pcie domain::jump all(
                       pcie dummy phase::get());
  endfunction
endclass
```



```
class pcie_sideband_master extends pcie_component;
function phase_ready_to_end(uvm_phase ph);
uvm_phase imp = ph.get_imp();
```

endfunction
endclass



```
class pcie_sideband_master extends pcie_component;
function phase_ready_to_end(uvm_phase ph);
uvm_phase imp = ph.get_imp();
if (imp == pcie_control_complete_phase::get())
    ph.jump(pcie_control_phase::get());
```

## endfunction endclass

Local jump with phase reference



```
class pcie sideband master extends pcie component;
  function phase ready to end(uvm phase ph);
    uvm phase imp = ph.get imp();
    if (imp == pcie control complete phase::get())
      ph.jump(pcie control phase::get());
    if (imp == pcie control request phase::get()
        request == HARD RESET)
      pcie domain::jump all(
                       pcie dummy phase::get());
  endfunction
endclass
```

- Local jump with phase reference
- Global jump with domain reference



## Agenda

Problem

Why phasing

**Custom Phasing Architecture** 

**Custom Phasing Framework** 

Master Component

Conclusions

#### Results



- Gracefully handle two kinds of global events
  - Catastrophic -- hard reset, re-configuration
  - Non-catastrophic -- quiescence
- Used for ~1.5 years
- Have taped-out 2 customer programs

Ongoing project

#### Conclusions



- Custom phasing is viable for global event handling
  - passive, push-style notification
  - synchronization with handshake
- Setup of custom phasing is fairly straightforward
  - Phase proxies to handle type-parameterized components
- Phasing hijinks solved with dummy phases
- Details in the paper!





## **Thank You**



## **Phase Proxy Instantiation**





- PCIe base component class
  - Instantiates proxy with reference to self
- Proxy registers self in global access associative array

Key is reference to base component class